]> Git Repo - linux.git/blob - drivers/gpu/drm/msm/mdp/mdp4/mdp4_kms.c
Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/gerg/m68knommu
[linux.git] / drivers / gpu / drm / msm / mdp / mdp4 / mdp4_kms.c
1 /*
2  * Copyright (C) 2013 Red Hat
3  * Author: Rob Clark <[email protected]>
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of the GNU General Public License version 2 as published by
7  * the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program.  If not, see <http://www.gnu.org/licenses/>.
16  */
17
18
19 #include "msm_drv.h"
20 #include "msm_mmu.h"
21 #include "mdp4_kms.h"
22
23 static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev);
24
25 static int mdp4_hw_init(struct msm_kms *kms)
26 {
27         struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
28         struct drm_device *dev = mdp4_kms->dev;
29         uint32_t version, major, minor, dmap_cfg, vg_cfg;
30         unsigned long clk;
31         int ret = 0;
32
33         pm_runtime_get_sync(dev->dev);
34
35         mdp4_enable(mdp4_kms);
36         version = mdp4_read(mdp4_kms, REG_MDP4_VERSION);
37         mdp4_disable(mdp4_kms);
38
39         major = FIELD(version, MDP4_VERSION_MAJOR);
40         minor = FIELD(version, MDP4_VERSION_MINOR);
41
42         DBG("found MDP4 version v%d.%d", major, minor);
43
44         if (major != 4) {
45                 dev_err(dev->dev, "unexpected MDP version: v%d.%d\n",
46                                 major, minor);
47                 ret = -ENXIO;
48                 goto out;
49         }
50
51         mdp4_kms->rev = minor;
52
53         if (mdp4_kms->dsi_pll_vdda) {
54                 if ((mdp4_kms->rev == 2) || (mdp4_kms->rev == 4)) {
55                         ret = regulator_set_voltage(mdp4_kms->dsi_pll_vdda,
56                                         1200000, 1200000);
57                         if (ret) {
58                                 dev_err(dev->dev,
59                                         "failed to set dsi_pll_vdda voltage: %d\n", ret);
60                                 goto out;
61                         }
62                 }
63         }
64
65         if (mdp4_kms->dsi_pll_vddio) {
66                 if (mdp4_kms->rev == 2) {
67                         ret = regulator_set_voltage(mdp4_kms->dsi_pll_vddio,
68                                         1800000, 1800000);
69                         if (ret) {
70                                 dev_err(dev->dev,
71                                         "failed to set dsi_pll_vddio voltage: %d\n", ret);
72                                 goto out;
73                         }
74                 }
75         }
76
77         if (mdp4_kms->rev > 1) {
78                 mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER0, 0x0707ffff);
79                 mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER1, 0x03073f3f);
80         }
81
82         mdp4_write(mdp4_kms, REG_MDP4_PORTMAP_MODE, 0x3);
83
84         /* max read pending cmd config, 3 pending requests: */
85         mdp4_write(mdp4_kms, REG_MDP4_READ_CNFG, 0x02222);
86
87         clk = clk_get_rate(mdp4_kms->clk);
88
89         if ((mdp4_kms->rev >= 1) || (clk >= 90000000)) {
90                 dmap_cfg = 0x47;     /* 16 bytes-burst x 8 req */
91                 vg_cfg = 0x47;       /* 16 bytes-burs x 8 req */
92         } else {
93                 dmap_cfg = 0x27;     /* 8 bytes-burst x 8 req */
94                 vg_cfg = 0x43;       /* 16 bytes-burst x 4 req */
95         }
96
97         DBG("fetch config: dmap=%02x, vg=%02x", dmap_cfg, vg_cfg);
98
99         mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_P), dmap_cfg);
100         mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_E), dmap_cfg);
101
102         mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG1), vg_cfg);
103         mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG2), vg_cfg);
104         mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB1), vg_cfg);
105         mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB2), vg_cfg);
106
107         if (mdp4_kms->rev >= 2)
108                 mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD, 1);
109         mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG, 0);
110
111         /* disable CSC matrix / YUV by default: */
112         mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG1), 0);
113         mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG2), 0);
114         mdp4_write(mdp4_kms, REG_MDP4_DMA_P_OP_MODE, 0);
115         mdp4_write(mdp4_kms, REG_MDP4_DMA_S_OP_MODE, 0);
116         mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(1), 0);
117         mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(2), 0);
118
119         if (mdp4_kms->rev > 1)
120                 mdp4_write(mdp4_kms, REG_MDP4_RESET_STATUS, 1);
121
122         dev->mode_config.allow_fb_modifiers = true;
123
124 out:
125         pm_runtime_put_sync(dev->dev);
126
127         return ret;
128 }
129
130 static void mdp4_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
131 {
132         struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
133         int i, ncrtcs = state->dev->mode_config.num_crtc;
134
135         mdp4_enable(mdp4_kms);
136
137         /* see 119ecb7fd */
138         for (i = 0; i < ncrtcs; i++) {
139                 struct drm_crtc *crtc = state->crtcs[i];
140                 if (!crtc)
141                         continue;
142                 drm_crtc_vblank_get(crtc);
143         }
144 }
145
146 static void mdp4_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
147 {
148         struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
149         int i, ncrtcs = state->dev->mode_config.num_crtc;
150
151         /* see 119ecb7fd */
152         for (i = 0; i < ncrtcs; i++) {
153                 struct drm_crtc *crtc = state->crtcs[i];
154                 if (!crtc)
155                         continue;
156                 drm_crtc_vblank_put(crtc);
157         }
158
159         mdp4_disable(mdp4_kms);
160 }
161
162 static void mdp4_wait_for_crtc_commit_done(struct msm_kms *kms,
163                                                 struct drm_crtc *crtc)
164 {
165         mdp4_crtc_wait_for_commit_done(crtc);
166 }
167
168 static long mdp4_round_pixclk(struct msm_kms *kms, unsigned long rate,
169                 struct drm_encoder *encoder)
170 {
171         /* if we had >1 encoder, we'd need something more clever: */
172         return mdp4_dtv_round_pixclk(encoder, rate);
173 }
174
175 static void mdp4_preclose(struct msm_kms *kms, struct drm_file *file)
176 {
177         struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
178         struct msm_drm_private *priv = mdp4_kms->dev->dev_private;
179         unsigned i;
180
181         for (i = 0; i < priv->num_crtcs; i++)
182                 mdp4_crtc_cancel_pending_flip(priv->crtcs[i], file);
183 }
184
185 static void mdp4_destroy(struct msm_kms *kms)
186 {
187         struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
188         if (mdp4_kms->blank_cursor_iova)
189                 msm_gem_put_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id);
190         if (mdp4_kms->blank_cursor_bo)
191                 drm_gem_object_unreference_unlocked(mdp4_kms->blank_cursor_bo);
192         kfree(mdp4_kms);
193 }
194
195 static const struct mdp_kms_funcs kms_funcs = {
196         .base = {
197                 .hw_init         = mdp4_hw_init,
198                 .irq_preinstall  = mdp4_irq_preinstall,
199                 .irq_postinstall = mdp4_irq_postinstall,
200                 .irq_uninstall   = mdp4_irq_uninstall,
201                 .irq             = mdp4_irq,
202                 .enable_vblank   = mdp4_enable_vblank,
203                 .disable_vblank  = mdp4_disable_vblank,
204                 .prepare_commit  = mdp4_prepare_commit,
205                 .complete_commit = mdp4_complete_commit,
206                 .wait_for_crtc_commit_done = mdp4_wait_for_crtc_commit_done,
207                 .get_format      = mdp_get_format,
208                 .round_pixclk    = mdp4_round_pixclk,
209                 .preclose        = mdp4_preclose,
210                 .destroy         = mdp4_destroy,
211         },
212         .set_irqmask         = mdp4_set_irqmask,
213 };
214
215 int mdp4_disable(struct mdp4_kms *mdp4_kms)
216 {
217         DBG("");
218
219         clk_disable_unprepare(mdp4_kms->clk);
220         if (mdp4_kms->pclk)
221                 clk_disable_unprepare(mdp4_kms->pclk);
222         clk_disable_unprepare(mdp4_kms->lut_clk);
223         if (mdp4_kms->axi_clk)
224                 clk_disable_unprepare(mdp4_kms->axi_clk);
225
226         return 0;
227 }
228
229 int mdp4_enable(struct mdp4_kms *mdp4_kms)
230 {
231         DBG("");
232
233         clk_prepare_enable(mdp4_kms->clk);
234         if (mdp4_kms->pclk)
235                 clk_prepare_enable(mdp4_kms->pclk);
236         clk_prepare_enable(mdp4_kms->lut_clk);
237         if (mdp4_kms->axi_clk)
238                 clk_prepare_enable(mdp4_kms->axi_clk);
239
240         return 0;
241 }
242
243 #ifdef CONFIG_OF
244 static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
245 {
246         struct device_node *n;
247         struct drm_panel *panel = NULL;
248
249         n = of_parse_phandle(dev->dev->of_node, name, 0);
250         if (n) {
251                 panel = of_drm_find_panel(n);
252                 if (!panel)
253                         panel = ERR_PTR(-EPROBE_DEFER);
254         }
255
256         return panel;
257 }
258 #else
259 static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
260 {
261         // ??? maybe use a module param to specify which panel is attached?
262 }
263 #endif
264
265 static int modeset_init(struct mdp4_kms *mdp4_kms)
266 {
267         struct drm_device *dev = mdp4_kms->dev;
268         struct msm_drm_private *priv = dev->dev_private;
269         struct drm_plane *plane;
270         struct drm_crtc *crtc;
271         struct drm_encoder *encoder;
272         struct drm_connector *connector;
273         struct drm_panel *panel;
274         int ret;
275
276         /* construct non-private planes: */
277         plane = mdp4_plane_init(dev, VG1, false);
278         if (IS_ERR(plane)) {
279                 dev_err(dev->dev, "failed to construct plane for VG1\n");
280                 ret = PTR_ERR(plane);
281                 goto fail;
282         }
283         priv->planes[priv->num_planes++] = plane;
284
285         plane = mdp4_plane_init(dev, VG2, false);
286         if (IS_ERR(plane)) {
287                 dev_err(dev->dev, "failed to construct plane for VG2\n");
288                 ret = PTR_ERR(plane);
289                 goto fail;
290         }
291         priv->planes[priv->num_planes++] = plane;
292
293         /*
294          * Setup the LCDC/LVDS path: RGB2 -> DMA_P -> LCDC -> LVDS:
295          */
296
297         panel = detect_panel(dev, "qcom,lvds-panel");
298         if (IS_ERR(panel)) {
299                 ret = PTR_ERR(panel);
300                 dev_err(dev->dev, "failed to detect LVDS panel: %d\n", ret);
301                 goto fail;
302         }
303
304         plane = mdp4_plane_init(dev, RGB2, true);
305         if (IS_ERR(plane)) {
306                 dev_err(dev->dev, "failed to construct plane for RGB2\n");
307                 ret = PTR_ERR(plane);
308                 goto fail;
309         }
310
311         crtc  = mdp4_crtc_init(dev, plane, priv->num_crtcs, 0, DMA_P);
312         if (IS_ERR(crtc)) {
313                 dev_err(dev->dev, "failed to construct crtc for DMA_P\n");
314                 ret = PTR_ERR(crtc);
315                 goto fail;
316         }
317
318         encoder = mdp4_lcdc_encoder_init(dev, panel);
319         if (IS_ERR(encoder)) {
320                 dev_err(dev->dev, "failed to construct LCDC encoder\n");
321                 ret = PTR_ERR(encoder);
322                 goto fail;
323         }
324
325         /* LCDC can be hooked to DMA_P: */
326         encoder->possible_crtcs = 1 << priv->num_crtcs;
327
328         priv->crtcs[priv->num_crtcs++] = crtc;
329         priv->encoders[priv->num_encoders++] = encoder;
330
331         connector = mdp4_lvds_connector_init(dev, panel, encoder);
332         if (IS_ERR(connector)) {
333                 ret = PTR_ERR(connector);
334                 dev_err(dev->dev, "failed to initialize LVDS connector: %d\n", ret);
335                 goto fail;
336         }
337
338         priv->connectors[priv->num_connectors++] = connector;
339
340         /*
341          * Setup DTV/HDMI path: RGB1 -> DMA_E -> DTV -> HDMI:
342          */
343
344         plane = mdp4_plane_init(dev, RGB1, true);
345         if (IS_ERR(plane)) {
346                 dev_err(dev->dev, "failed to construct plane for RGB1\n");
347                 ret = PTR_ERR(plane);
348                 goto fail;
349         }
350
351         crtc  = mdp4_crtc_init(dev, plane, priv->num_crtcs, 1, DMA_E);
352         if (IS_ERR(crtc)) {
353                 dev_err(dev->dev, "failed to construct crtc for DMA_E\n");
354                 ret = PTR_ERR(crtc);
355                 goto fail;
356         }
357
358         encoder = mdp4_dtv_encoder_init(dev);
359         if (IS_ERR(encoder)) {
360                 dev_err(dev->dev, "failed to construct DTV encoder\n");
361                 ret = PTR_ERR(encoder);
362                 goto fail;
363         }
364
365         /* DTV can be hooked to DMA_E: */
366         encoder->possible_crtcs = 1 << priv->num_crtcs;
367
368         priv->crtcs[priv->num_crtcs++] = crtc;
369         priv->encoders[priv->num_encoders++] = encoder;
370
371         if (priv->hdmi) {
372                 /* Construct bridge/connector for HDMI: */
373                 ret = hdmi_modeset_init(priv->hdmi, dev, encoder);
374                 if (ret) {
375                         dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
376                         goto fail;
377                 }
378         }
379
380         return 0;
381
382 fail:
383         return ret;
384 }
385
386 static const char *iommu_ports[] = {
387                 "mdp_port0_cb0", "mdp_port1_cb0",
388 };
389
390 struct msm_kms *mdp4_kms_init(struct drm_device *dev)
391 {
392         struct platform_device *pdev = dev->platformdev;
393         struct mdp4_platform_config *config = mdp4_get_config(pdev);
394         struct mdp4_kms *mdp4_kms;
395         struct msm_kms *kms = NULL;
396         struct msm_mmu *mmu;
397         int ret;
398
399         mdp4_kms = kzalloc(sizeof(*mdp4_kms), GFP_KERNEL);
400         if (!mdp4_kms) {
401                 dev_err(dev->dev, "failed to allocate kms\n");
402                 ret = -ENOMEM;
403                 goto fail;
404         }
405
406         mdp_kms_init(&mdp4_kms->base, &kms_funcs);
407
408         kms = &mdp4_kms->base.base;
409
410         mdp4_kms->dev = dev;
411
412         mdp4_kms->mmio = msm_ioremap(pdev, NULL, "MDP4");
413         if (IS_ERR(mdp4_kms->mmio)) {
414                 ret = PTR_ERR(mdp4_kms->mmio);
415                 goto fail;
416         }
417
418         mdp4_kms->dsi_pll_vdda =
419                         devm_regulator_get_optional(&pdev->dev, "dsi_pll_vdda");
420         if (IS_ERR(mdp4_kms->dsi_pll_vdda))
421                 mdp4_kms->dsi_pll_vdda = NULL;
422
423         mdp4_kms->dsi_pll_vddio =
424                         devm_regulator_get_optional(&pdev->dev, "dsi_pll_vddio");
425         if (IS_ERR(mdp4_kms->dsi_pll_vddio))
426                 mdp4_kms->dsi_pll_vddio = NULL;
427
428         /* NOTE: driver for this regulator still missing upstream.. use
429          * _get_exclusive() and ignore the error if it does not exist
430          * (and hope that the bootloader left it on for us)
431          */
432         mdp4_kms->vdd = devm_regulator_get_exclusive(&pdev->dev, "vdd");
433         if (IS_ERR(mdp4_kms->vdd))
434                 mdp4_kms->vdd = NULL;
435
436         if (mdp4_kms->vdd) {
437                 ret = regulator_enable(mdp4_kms->vdd);
438                 if (ret) {
439                         dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
440                         goto fail;
441                 }
442         }
443
444         mdp4_kms->clk = devm_clk_get(&pdev->dev, "core_clk");
445         if (IS_ERR(mdp4_kms->clk)) {
446                 dev_err(dev->dev, "failed to get core_clk\n");
447                 ret = PTR_ERR(mdp4_kms->clk);
448                 goto fail;
449         }
450
451         mdp4_kms->pclk = devm_clk_get(&pdev->dev, "iface_clk");
452         if (IS_ERR(mdp4_kms->pclk))
453                 mdp4_kms->pclk = NULL;
454
455         // XXX if (rev >= MDP_REV_42) { ???
456         mdp4_kms->lut_clk = devm_clk_get(&pdev->dev, "lut_clk");
457         if (IS_ERR(mdp4_kms->lut_clk)) {
458                 dev_err(dev->dev, "failed to get lut_clk\n");
459                 ret = PTR_ERR(mdp4_kms->lut_clk);
460                 goto fail;
461         }
462
463         mdp4_kms->axi_clk = devm_clk_get(&pdev->dev, "mdp_axi_clk");
464         if (IS_ERR(mdp4_kms->axi_clk)) {
465                 dev_err(dev->dev, "failed to get axi_clk\n");
466                 ret = PTR_ERR(mdp4_kms->axi_clk);
467                 goto fail;
468         }
469
470         clk_set_rate(mdp4_kms->clk, config->max_clk);
471         clk_set_rate(mdp4_kms->lut_clk, config->max_clk);
472
473         /* make sure things are off before attaching iommu (bootloader could
474          * have left things on, in which case we'll start getting faults if
475          * we don't disable):
476          */
477         mdp4_enable(mdp4_kms);
478         mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
479         mdp4_write(mdp4_kms, REG_MDP4_LCDC_ENABLE, 0);
480         mdp4_write(mdp4_kms, REG_MDP4_DSI_ENABLE, 0);
481         mdp4_disable(mdp4_kms);
482         mdelay(16);
483
484         if (config->iommu) {
485                 mmu = msm_iommu_new(&pdev->dev, config->iommu);
486                 if (IS_ERR(mmu)) {
487                         ret = PTR_ERR(mmu);
488                         goto fail;
489                 }
490                 ret = mmu->funcs->attach(mmu, iommu_ports,
491                                 ARRAY_SIZE(iommu_ports));
492                 if (ret)
493                         goto fail;
494         } else {
495                 dev_info(dev->dev, "no iommu, fallback to phys "
496                                 "contig buffers for scanout\n");
497                 mmu = NULL;
498         }
499
500         mdp4_kms->id = msm_register_mmu(dev, mmu);
501         if (mdp4_kms->id < 0) {
502                 ret = mdp4_kms->id;
503                 dev_err(dev->dev, "failed to register mdp4 iommu: %d\n", ret);
504                 goto fail;
505         }
506
507         ret = modeset_init(mdp4_kms);
508         if (ret) {
509                 dev_err(dev->dev, "modeset_init failed: %d\n", ret);
510                 goto fail;
511         }
512
513         mutex_lock(&dev->struct_mutex);
514         mdp4_kms->blank_cursor_bo = msm_gem_new(dev, SZ_16K, MSM_BO_WC);
515         mutex_unlock(&dev->struct_mutex);
516         if (IS_ERR(mdp4_kms->blank_cursor_bo)) {
517                 ret = PTR_ERR(mdp4_kms->blank_cursor_bo);
518                 dev_err(dev->dev, "could not allocate blank-cursor bo: %d\n", ret);
519                 mdp4_kms->blank_cursor_bo = NULL;
520                 goto fail;
521         }
522
523         ret = msm_gem_get_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id,
524                         &mdp4_kms->blank_cursor_iova);
525         if (ret) {
526                 dev_err(dev->dev, "could not pin blank-cursor bo: %d\n", ret);
527                 goto fail;
528         }
529
530         return kms;
531
532 fail:
533         if (kms)
534                 mdp4_destroy(kms);
535         return ERR_PTR(ret);
536 }
537
538 static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev)
539 {
540         static struct mdp4_platform_config config = {};
541 #ifdef CONFIG_OF
542         /* TODO */
543         config.max_clk = 266667000;
544         config.iommu = iommu_domain_alloc(&platform_bus_type);
545 #else
546         if (cpu_is_apq8064())
547                 config.max_clk = 266667000;
548         else
549                 config.max_clk = 200000000;
550
551         config.iommu = msm_get_iommu_domain(DISPLAY_READ_DOMAIN);
552 #endif
553         return &config;
554 }
This page took 0.070081 seconds and 4 git commands to generate.