2 * Copyright (C) 2013 Red Hat
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
23 static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev);
25 static int mdp4_hw_init(struct msm_kms *kms)
27 struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
28 struct drm_device *dev = mdp4_kms->dev;
29 uint32_t version, major, minor, dmap_cfg, vg_cfg;
33 pm_runtime_get_sync(dev->dev);
35 mdp4_enable(mdp4_kms);
36 version = mdp4_read(mdp4_kms, REG_MDP4_VERSION);
37 mdp4_disable(mdp4_kms);
39 major = FIELD(version, MDP4_VERSION_MAJOR);
40 minor = FIELD(version, MDP4_VERSION_MINOR);
42 DBG("found MDP4 version v%d.%d", major, minor);
45 dev_err(dev->dev, "unexpected MDP version: v%d.%d\n",
51 mdp4_kms->rev = minor;
53 if (mdp4_kms->dsi_pll_vdda) {
54 if ((mdp4_kms->rev == 2) || (mdp4_kms->rev == 4)) {
55 ret = regulator_set_voltage(mdp4_kms->dsi_pll_vdda,
59 "failed to set dsi_pll_vdda voltage: %d\n", ret);
65 if (mdp4_kms->dsi_pll_vddio) {
66 if (mdp4_kms->rev == 2) {
67 ret = regulator_set_voltage(mdp4_kms->dsi_pll_vddio,
71 "failed to set dsi_pll_vddio voltage: %d\n", ret);
77 if (mdp4_kms->rev > 1) {
78 mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER0, 0x0707ffff);
79 mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER1, 0x03073f3f);
82 mdp4_write(mdp4_kms, REG_MDP4_PORTMAP_MODE, 0x3);
84 /* max read pending cmd config, 3 pending requests: */
85 mdp4_write(mdp4_kms, REG_MDP4_READ_CNFG, 0x02222);
87 clk = clk_get_rate(mdp4_kms->clk);
89 if ((mdp4_kms->rev >= 1) || (clk >= 90000000)) {
90 dmap_cfg = 0x47; /* 16 bytes-burst x 8 req */
91 vg_cfg = 0x47; /* 16 bytes-burs x 8 req */
93 dmap_cfg = 0x27; /* 8 bytes-burst x 8 req */
94 vg_cfg = 0x43; /* 16 bytes-burst x 4 req */
97 DBG("fetch config: dmap=%02x, vg=%02x", dmap_cfg, vg_cfg);
99 mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_P), dmap_cfg);
100 mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_E), dmap_cfg);
102 mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG1), vg_cfg);
103 mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG2), vg_cfg);
104 mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB1), vg_cfg);
105 mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB2), vg_cfg);
107 if (mdp4_kms->rev >= 2)
108 mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD, 1);
109 mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG, 0);
111 /* disable CSC matrix / YUV by default: */
112 mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG1), 0);
113 mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG2), 0);
114 mdp4_write(mdp4_kms, REG_MDP4_DMA_P_OP_MODE, 0);
115 mdp4_write(mdp4_kms, REG_MDP4_DMA_S_OP_MODE, 0);
116 mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(1), 0);
117 mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(2), 0);
119 if (mdp4_kms->rev > 1)
120 mdp4_write(mdp4_kms, REG_MDP4_RESET_STATUS, 1);
122 dev->mode_config.allow_fb_modifiers = true;
125 pm_runtime_put_sync(dev->dev);
130 static void mdp4_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
132 struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
133 int i, ncrtcs = state->dev->mode_config.num_crtc;
135 mdp4_enable(mdp4_kms);
138 for (i = 0; i < ncrtcs; i++) {
139 struct drm_crtc *crtc = state->crtcs[i];
142 drm_crtc_vblank_get(crtc);
146 static void mdp4_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
148 struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
149 int i, ncrtcs = state->dev->mode_config.num_crtc;
152 for (i = 0; i < ncrtcs; i++) {
153 struct drm_crtc *crtc = state->crtcs[i];
156 drm_crtc_vblank_put(crtc);
159 mdp4_disable(mdp4_kms);
162 static void mdp4_wait_for_crtc_commit_done(struct msm_kms *kms,
163 struct drm_crtc *crtc)
165 mdp4_crtc_wait_for_commit_done(crtc);
168 static long mdp4_round_pixclk(struct msm_kms *kms, unsigned long rate,
169 struct drm_encoder *encoder)
171 /* if we had >1 encoder, we'd need something more clever: */
172 return mdp4_dtv_round_pixclk(encoder, rate);
175 static void mdp4_preclose(struct msm_kms *kms, struct drm_file *file)
177 struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
178 struct msm_drm_private *priv = mdp4_kms->dev->dev_private;
181 for (i = 0; i < priv->num_crtcs; i++)
182 mdp4_crtc_cancel_pending_flip(priv->crtcs[i], file);
185 static void mdp4_destroy(struct msm_kms *kms)
187 struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
188 if (mdp4_kms->blank_cursor_iova)
189 msm_gem_put_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id);
190 if (mdp4_kms->blank_cursor_bo)
191 drm_gem_object_unreference_unlocked(mdp4_kms->blank_cursor_bo);
195 static const struct mdp_kms_funcs kms_funcs = {
197 .hw_init = mdp4_hw_init,
198 .irq_preinstall = mdp4_irq_preinstall,
199 .irq_postinstall = mdp4_irq_postinstall,
200 .irq_uninstall = mdp4_irq_uninstall,
202 .enable_vblank = mdp4_enable_vblank,
203 .disable_vblank = mdp4_disable_vblank,
204 .prepare_commit = mdp4_prepare_commit,
205 .complete_commit = mdp4_complete_commit,
206 .wait_for_crtc_commit_done = mdp4_wait_for_crtc_commit_done,
207 .get_format = mdp_get_format,
208 .round_pixclk = mdp4_round_pixclk,
209 .preclose = mdp4_preclose,
210 .destroy = mdp4_destroy,
212 .set_irqmask = mdp4_set_irqmask,
215 int mdp4_disable(struct mdp4_kms *mdp4_kms)
219 clk_disable_unprepare(mdp4_kms->clk);
221 clk_disable_unprepare(mdp4_kms->pclk);
222 clk_disable_unprepare(mdp4_kms->lut_clk);
223 if (mdp4_kms->axi_clk)
224 clk_disable_unprepare(mdp4_kms->axi_clk);
229 int mdp4_enable(struct mdp4_kms *mdp4_kms)
233 clk_prepare_enable(mdp4_kms->clk);
235 clk_prepare_enable(mdp4_kms->pclk);
236 clk_prepare_enable(mdp4_kms->lut_clk);
237 if (mdp4_kms->axi_clk)
238 clk_prepare_enable(mdp4_kms->axi_clk);
244 static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
246 struct device_node *n;
247 struct drm_panel *panel = NULL;
249 n = of_parse_phandle(dev->dev->of_node, name, 0);
251 panel = of_drm_find_panel(n);
253 panel = ERR_PTR(-EPROBE_DEFER);
259 static struct drm_panel *detect_panel(struct drm_device *dev, const char *name)
261 // ??? maybe use a module param to specify which panel is attached?
265 static int modeset_init(struct mdp4_kms *mdp4_kms)
267 struct drm_device *dev = mdp4_kms->dev;
268 struct msm_drm_private *priv = dev->dev_private;
269 struct drm_plane *plane;
270 struct drm_crtc *crtc;
271 struct drm_encoder *encoder;
272 struct drm_connector *connector;
273 struct drm_panel *panel;
276 /* construct non-private planes: */
277 plane = mdp4_plane_init(dev, VG1, false);
279 dev_err(dev->dev, "failed to construct plane for VG1\n");
280 ret = PTR_ERR(plane);
283 priv->planes[priv->num_planes++] = plane;
285 plane = mdp4_plane_init(dev, VG2, false);
287 dev_err(dev->dev, "failed to construct plane for VG2\n");
288 ret = PTR_ERR(plane);
291 priv->planes[priv->num_planes++] = plane;
294 * Setup the LCDC/LVDS path: RGB2 -> DMA_P -> LCDC -> LVDS:
297 panel = detect_panel(dev, "qcom,lvds-panel");
299 ret = PTR_ERR(panel);
300 dev_err(dev->dev, "failed to detect LVDS panel: %d\n", ret);
304 plane = mdp4_plane_init(dev, RGB2, true);
306 dev_err(dev->dev, "failed to construct plane for RGB2\n");
307 ret = PTR_ERR(plane);
311 crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 0, DMA_P);
313 dev_err(dev->dev, "failed to construct crtc for DMA_P\n");
318 encoder = mdp4_lcdc_encoder_init(dev, panel);
319 if (IS_ERR(encoder)) {
320 dev_err(dev->dev, "failed to construct LCDC encoder\n");
321 ret = PTR_ERR(encoder);
325 /* LCDC can be hooked to DMA_P: */
326 encoder->possible_crtcs = 1 << priv->num_crtcs;
328 priv->crtcs[priv->num_crtcs++] = crtc;
329 priv->encoders[priv->num_encoders++] = encoder;
331 connector = mdp4_lvds_connector_init(dev, panel, encoder);
332 if (IS_ERR(connector)) {
333 ret = PTR_ERR(connector);
334 dev_err(dev->dev, "failed to initialize LVDS connector: %d\n", ret);
338 priv->connectors[priv->num_connectors++] = connector;
341 * Setup DTV/HDMI path: RGB1 -> DMA_E -> DTV -> HDMI:
344 plane = mdp4_plane_init(dev, RGB1, true);
346 dev_err(dev->dev, "failed to construct plane for RGB1\n");
347 ret = PTR_ERR(plane);
351 crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 1, DMA_E);
353 dev_err(dev->dev, "failed to construct crtc for DMA_E\n");
358 encoder = mdp4_dtv_encoder_init(dev);
359 if (IS_ERR(encoder)) {
360 dev_err(dev->dev, "failed to construct DTV encoder\n");
361 ret = PTR_ERR(encoder);
365 /* DTV can be hooked to DMA_E: */
366 encoder->possible_crtcs = 1 << priv->num_crtcs;
368 priv->crtcs[priv->num_crtcs++] = crtc;
369 priv->encoders[priv->num_encoders++] = encoder;
372 /* Construct bridge/connector for HDMI: */
373 ret = hdmi_modeset_init(priv->hdmi, dev, encoder);
375 dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
386 static const char *iommu_ports[] = {
387 "mdp_port0_cb0", "mdp_port1_cb0",
390 struct msm_kms *mdp4_kms_init(struct drm_device *dev)
392 struct platform_device *pdev = dev->platformdev;
393 struct mdp4_platform_config *config = mdp4_get_config(pdev);
394 struct mdp4_kms *mdp4_kms;
395 struct msm_kms *kms = NULL;
399 mdp4_kms = kzalloc(sizeof(*mdp4_kms), GFP_KERNEL);
401 dev_err(dev->dev, "failed to allocate kms\n");
406 mdp_kms_init(&mdp4_kms->base, &kms_funcs);
408 kms = &mdp4_kms->base.base;
412 mdp4_kms->mmio = msm_ioremap(pdev, NULL, "MDP4");
413 if (IS_ERR(mdp4_kms->mmio)) {
414 ret = PTR_ERR(mdp4_kms->mmio);
418 mdp4_kms->dsi_pll_vdda =
419 devm_regulator_get_optional(&pdev->dev, "dsi_pll_vdda");
420 if (IS_ERR(mdp4_kms->dsi_pll_vdda))
421 mdp4_kms->dsi_pll_vdda = NULL;
423 mdp4_kms->dsi_pll_vddio =
424 devm_regulator_get_optional(&pdev->dev, "dsi_pll_vddio");
425 if (IS_ERR(mdp4_kms->dsi_pll_vddio))
426 mdp4_kms->dsi_pll_vddio = NULL;
428 /* NOTE: driver for this regulator still missing upstream.. use
429 * _get_exclusive() and ignore the error if it does not exist
430 * (and hope that the bootloader left it on for us)
432 mdp4_kms->vdd = devm_regulator_get_exclusive(&pdev->dev, "vdd");
433 if (IS_ERR(mdp4_kms->vdd))
434 mdp4_kms->vdd = NULL;
437 ret = regulator_enable(mdp4_kms->vdd);
439 dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
444 mdp4_kms->clk = devm_clk_get(&pdev->dev, "core_clk");
445 if (IS_ERR(mdp4_kms->clk)) {
446 dev_err(dev->dev, "failed to get core_clk\n");
447 ret = PTR_ERR(mdp4_kms->clk);
451 mdp4_kms->pclk = devm_clk_get(&pdev->dev, "iface_clk");
452 if (IS_ERR(mdp4_kms->pclk))
453 mdp4_kms->pclk = NULL;
455 // XXX if (rev >= MDP_REV_42) { ???
456 mdp4_kms->lut_clk = devm_clk_get(&pdev->dev, "lut_clk");
457 if (IS_ERR(mdp4_kms->lut_clk)) {
458 dev_err(dev->dev, "failed to get lut_clk\n");
459 ret = PTR_ERR(mdp4_kms->lut_clk);
463 mdp4_kms->axi_clk = devm_clk_get(&pdev->dev, "mdp_axi_clk");
464 if (IS_ERR(mdp4_kms->axi_clk)) {
465 dev_err(dev->dev, "failed to get axi_clk\n");
466 ret = PTR_ERR(mdp4_kms->axi_clk);
470 clk_set_rate(mdp4_kms->clk, config->max_clk);
471 clk_set_rate(mdp4_kms->lut_clk, config->max_clk);
473 /* make sure things are off before attaching iommu (bootloader could
474 * have left things on, in which case we'll start getting faults if
477 mdp4_enable(mdp4_kms);
478 mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
479 mdp4_write(mdp4_kms, REG_MDP4_LCDC_ENABLE, 0);
480 mdp4_write(mdp4_kms, REG_MDP4_DSI_ENABLE, 0);
481 mdp4_disable(mdp4_kms);
485 mmu = msm_iommu_new(&pdev->dev, config->iommu);
490 ret = mmu->funcs->attach(mmu, iommu_ports,
491 ARRAY_SIZE(iommu_ports));
495 dev_info(dev->dev, "no iommu, fallback to phys "
496 "contig buffers for scanout\n");
500 mdp4_kms->id = msm_register_mmu(dev, mmu);
501 if (mdp4_kms->id < 0) {
503 dev_err(dev->dev, "failed to register mdp4 iommu: %d\n", ret);
507 ret = modeset_init(mdp4_kms);
509 dev_err(dev->dev, "modeset_init failed: %d\n", ret);
513 mutex_lock(&dev->struct_mutex);
514 mdp4_kms->blank_cursor_bo = msm_gem_new(dev, SZ_16K, MSM_BO_WC);
515 mutex_unlock(&dev->struct_mutex);
516 if (IS_ERR(mdp4_kms->blank_cursor_bo)) {
517 ret = PTR_ERR(mdp4_kms->blank_cursor_bo);
518 dev_err(dev->dev, "could not allocate blank-cursor bo: %d\n", ret);
519 mdp4_kms->blank_cursor_bo = NULL;
523 ret = msm_gem_get_iova(mdp4_kms->blank_cursor_bo, mdp4_kms->id,
524 &mdp4_kms->blank_cursor_iova);
526 dev_err(dev->dev, "could not pin blank-cursor bo: %d\n", ret);
538 static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev)
540 static struct mdp4_platform_config config = {};
543 config.max_clk = 266667000;
544 config.iommu = iommu_domain_alloc(&platform_bus_type);
546 if (cpu_is_apq8064())
547 config.max_clk = 266667000;
549 config.max_clk = 200000000;
551 config.iommu = msm_get_iommu_domain(DISPLAY_READ_DOMAIN);