2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
33 #include <linux/dma-mapping.h>
34 #include <linux/iommu.h>
35 #include <linux/hmm.h>
36 #include <linux/pagemap.h>
37 #include <linux/sched/task.h>
38 #include <linux/sched/mm.h>
39 #include <linux/seq_file.h>
40 #include <linux/slab.h>
41 #include <linux/swap.h>
42 #include <linux/swiotlb.h>
43 #include <linux/dma-buf.h>
44 #include <linux/sizes.h>
46 #include <drm/ttm/ttm_bo_api.h>
47 #include <drm/ttm/ttm_bo_driver.h>
48 #include <drm/ttm/ttm_placement.h>
49 #include <drm/ttm/ttm_module.h>
50 #include <drm/ttm/ttm_page_alloc.h>
52 #include <drm/drm_debugfs.h>
53 #include <drm/amdgpu_drm.h>
56 #include "amdgpu_object.h"
57 #include "amdgpu_trace.h"
58 #include "amdgpu_amdkfd.h"
59 #include "amdgpu_sdma.h"
60 #include "amdgpu_ras.h"
61 #include "bif/bif_4_1_d.h"
63 #define AMDGPU_TTM_VRAM_MAX_DW_READ (size_t)128
65 static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
66 struct ttm_mem_reg *mem, unsigned num_pages,
67 uint64_t offset, unsigned window,
68 struct amdgpu_ring *ring,
72 * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
75 * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
76 * @type: The type of memory requested
77 * @man: The memory type manager for each domain
79 * This is called by ttm_bo_init_mm() when a buffer object is being
82 static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
83 struct ttm_mem_type_manager *man)
85 struct amdgpu_device *adev;
87 adev = amdgpu_ttm_adev(bdev);
92 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
93 man->available_caching = TTM_PL_MASK_CACHING;
94 man->default_caching = TTM_PL_FLAG_CACHED;
98 man->func = &amdgpu_gtt_mgr_func;
99 man->gpu_offset = adev->gmc.gart_start;
100 man->available_caching = TTM_PL_MASK_CACHING;
101 man->default_caching = TTM_PL_FLAG_CACHED;
102 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
105 /* "On-card" video ram */
106 man->func = &amdgpu_vram_mgr_func;
107 man->gpu_offset = adev->gmc.vram_start;
108 man->flags = TTM_MEMTYPE_FLAG_FIXED |
109 TTM_MEMTYPE_FLAG_MAPPABLE;
110 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
111 man->default_caching = TTM_PL_FLAG_WC;
116 /* On-chip GDS memory*/
117 man->func = &ttm_bo_manager_func;
119 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
120 man->available_caching = TTM_PL_FLAG_UNCACHED;
121 man->default_caching = TTM_PL_FLAG_UNCACHED;
124 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
131 * amdgpu_evict_flags - Compute placement flags
133 * @bo: The buffer object to evict
134 * @placement: Possible destination(s) for evicted BO
136 * Fill in placement data when ttm_bo_evict() is called
138 static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
139 struct ttm_placement *placement)
141 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
142 struct amdgpu_bo *abo;
143 static const struct ttm_place placements = {
146 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
149 /* Don't handle scatter gather BOs */
150 if (bo->type == ttm_bo_type_sg) {
151 placement->num_placement = 0;
152 placement->num_busy_placement = 0;
156 /* Object isn't an AMDGPU object so ignore */
157 if (!amdgpu_bo_is_amdgpu_bo(bo)) {
158 placement->placement = &placements;
159 placement->busy_placement = &placements;
160 placement->num_placement = 1;
161 placement->num_busy_placement = 1;
165 abo = ttm_to_amdgpu_bo(bo);
166 switch (bo->mem.mem_type) {
170 placement->num_placement = 0;
171 placement->num_busy_placement = 0;
175 if (!adev->mman.buffer_funcs_enabled) {
176 /* Move to system memory */
177 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
178 } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
179 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
180 amdgpu_bo_in_cpu_visible_vram(abo)) {
182 /* Try evicting to the CPU inaccessible part of VRAM
183 * first, but only set GTT as busy placement, so this
184 * BO will be evicted to GTT rather than causing other
185 * BOs to be evicted from VRAM
187 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
188 AMDGPU_GEM_DOMAIN_GTT);
189 abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
190 abo->placements[0].lpfn = 0;
191 abo->placement.busy_placement = &abo->placements[1];
192 abo->placement.num_busy_placement = 1;
194 /* Move to GTT memory */
195 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
200 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
203 *placement = abo->placement;
207 * amdgpu_verify_access - Verify access for a mmap call
209 * @bo: The buffer object to map
210 * @filp: The file pointer from the process performing the mmap
212 * This is called by ttm_bo_mmap() to verify whether a process
213 * has the right to mmap a BO to their process space.
215 static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
217 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
220 * Don't verify access for KFD BOs. They don't have a GEM
221 * object associated with them.
226 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
228 return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
233 * amdgpu_move_null - Register memory for a buffer object
235 * @bo: The bo to assign the memory to
236 * @new_mem: The memory to be assigned.
238 * Assign the memory from new_mem to the memory of the buffer object bo.
240 static void amdgpu_move_null(struct ttm_buffer_object *bo,
241 struct ttm_mem_reg *new_mem)
243 struct ttm_mem_reg *old_mem = &bo->mem;
245 BUG_ON(old_mem->mm_node != NULL);
247 new_mem->mm_node = NULL;
251 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
253 * @bo: The bo to assign the memory to.
254 * @mm_node: Memory manager node for drm allocator.
255 * @mem: The region where the bo resides.
258 static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
259 struct drm_mm_node *mm_node,
260 struct ttm_mem_reg *mem)
264 if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
265 addr = mm_node->start << PAGE_SHIFT;
266 addr += bo->bdev->man[mem->mem_type].gpu_offset;
272 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
273 * @offset. It also modifies the offset to be within the drm_mm_node returned
275 * @mem: The region where the bo resides.
276 * @offset: The offset that drm_mm_node is used for finding.
279 static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
280 unsigned long *offset)
282 struct drm_mm_node *mm_node = mem->mm_node;
284 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
285 *offset -= (mm_node->size << PAGE_SHIFT);
292 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
294 * The function copies @size bytes from {src->mem + src->offset} to
295 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
296 * move and different for a BO to BO copy.
298 * @f: Returns the last fence if multiple jobs are submitted.
300 int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
301 struct amdgpu_copy_mem *src,
302 struct amdgpu_copy_mem *dst,
304 struct dma_resv *resv,
305 struct dma_fence **f)
307 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
308 struct drm_mm_node *src_mm, *dst_mm;
309 uint64_t src_node_start, dst_node_start, src_node_size,
310 dst_node_size, src_page_offset, dst_page_offset;
311 struct dma_fence *fence = NULL;
313 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
314 AMDGPU_GPU_PAGE_SIZE);
316 if (!adev->mman.buffer_funcs_enabled) {
317 DRM_ERROR("Trying to move memory with ring turned off.\n");
321 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
322 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
324 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
325 src_page_offset = src_node_start & (PAGE_SIZE - 1);
327 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
328 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
330 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
331 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
333 mutex_lock(&adev->mman.gtt_window_lock);
336 unsigned long cur_size;
337 uint64_t from = src_node_start, to = dst_node_start;
338 struct dma_fence *next;
340 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
341 * begins at an offset, then adjust the size accordingly
343 cur_size = min3(min(src_node_size, dst_node_size), size,
345 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
346 cur_size + dst_page_offset > GTT_MAX_BYTES)
347 cur_size -= max(src_page_offset, dst_page_offset);
349 /* Map only what needs to be accessed. Map src to window 0 and
352 if (src->mem->start == AMDGPU_BO_INVALID_OFFSET) {
353 r = amdgpu_map_buffer(src->bo, src->mem,
354 PFN_UP(cur_size + src_page_offset),
355 src_node_start, 0, ring,
359 /* Adjust the offset because amdgpu_map_buffer returns
360 * start of mapped page
362 from += src_page_offset;
365 if (dst->mem->start == AMDGPU_BO_INVALID_OFFSET) {
366 r = amdgpu_map_buffer(dst->bo, dst->mem,
367 PFN_UP(cur_size + dst_page_offset),
368 dst_node_start, 1, ring,
372 to += dst_page_offset;
375 r = amdgpu_copy_buffer(ring, from, to, cur_size,
376 resv, &next, false, true);
380 dma_fence_put(fence);
387 src_node_size -= cur_size;
388 if (!src_node_size) {
389 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
391 src_node_size = (src_mm->size << PAGE_SHIFT);
394 src_node_start += cur_size;
395 src_page_offset = src_node_start & (PAGE_SIZE - 1);
397 dst_node_size -= cur_size;
398 if (!dst_node_size) {
399 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
401 dst_node_size = (dst_mm->size << PAGE_SHIFT);
404 dst_node_start += cur_size;
405 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
409 mutex_unlock(&adev->mman.gtt_window_lock);
411 *f = dma_fence_get(fence);
412 dma_fence_put(fence);
417 * amdgpu_move_blit - Copy an entire buffer to another buffer
419 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
420 * help move buffers to and from VRAM.
422 static int amdgpu_move_blit(struct ttm_buffer_object *bo,
423 bool evict, bool no_wait_gpu,
424 struct ttm_mem_reg *new_mem,
425 struct ttm_mem_reg *old_mem)
427 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
428 struct amdgpu_copy_mem src, dst;
429 struct dma_fence *fence = NULL;
439 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
440 new_mem->num_pages << PAGE_SHIFT,
441 bo->base.resv, &fence);
445 /* clear the space being freed */
446 if (old_mem->mem_type == TTM_PL_VRAM &&
447 (ttm_to_amdgpu_bo(bo)->flags &
448 AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
449 struct dma_fence *wipe_fence = NULL;
451 r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
455 } else if (wipe_fence) {
456 dma_fence_put(fence);
461 /* Always block for VM page tables before committing the new location */
462 if (bo->type == ttm_bo_type_kernel)
463 r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
465 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
466 dma_fence_put(fence);
471 dma_fence_wait(fence, false);
472 dma_fence_put(fence);
477 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
479 * Called by amdgpu_bo_move().
481 static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
482 struct ttm_operation_ctx *ctx,
483 struct ttm_mem_reg *new_mem)
485 struct ttm_mem_reg *old_mem = &bo->mem;
486 struct ttm_mem_reg tmp_mem;
487 struct ttm_place placements;
488 struct ttm_placement placement;
491 /* create space/pages for new_mem in GTT space */
493 tmp_mem.mm_node = NULL;
494 placement.num_placement = 1;
495 placement.placement = &placements;
496 placement.num_busy_placement = 1;
497 placement.busy_placement = &placements;
500 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
501 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
503 pr_err("Failed to find GTT space for blit from VRAM\n");
507 /* set caching flags */
508 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
513 /* Bind the memory to the GTT space */
514 r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
519 /* blit VRAM to GTT */
520 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
525 /* move BO (in tmp_mem) to new_mem */
526 r = ttm_bo_move_ttm(bo, ctx, new_mem);
528 ttm_bo_mem_put(bo, &tmp_mem);
533 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
535 * Called by amdgpu_bo_move().
537 static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
538 struct ttm_operation_ctx *ctx,
539 struct ttm_mem_reg *new_mem)
541 struct ttm_mem_reg *old_mem = &bo->mem;
542 struct ttm_mem_reg tmp_mem;
543 struct ttm_placement placement;
544 struct ttm_place placements;
547 /* make space in GTT for old_mem buffer */
549 tmp_mem.mm_node = NULL;
550 placement.num_placement = 1;
551 placement.placement = &placements;
552 placement.num_busy_placement = 1;
553 placement.busy_placement = &placements;
556 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
557 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
559 pr_err("Failed to find GTT space for blit to VRAM\n");
563 /* move/bind old memory to GTT space */
564 r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
570 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
575 ttm_bo_mem_put(bo, &tmp_mem);
580 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
582 * Called by amdgpu_bo_move()
584 static bool amdgpu_mem_visible(struct amdgpu_device *adev,
585 struct ttm_mem_reg *mem)
587 struct drm_mm_node *nodes = mem->mm_node;
589 if (mem->mem_type == TTM_PL_SYSTEM ||
590 mem->mem_type == TTM_PL_TT)
592 if (mem->mem_type != TTM_PL_VRAM)
595 /* ttm_mem_reg_ioremap only supports contiguous memory */
596 if (nodes->size != mem->num_pages)
599 return ((nodes->start + nodes->size) << PAGE_SHIFT)
600 <= adev->gmc.visible_vram_size;
604 * amdgpu_bo_move - Move a buffer object to a new memory location
606 * Called by ttm_bo_handle_move_mem()
608 static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
609 struct ttm_operation_ctx *ctx,
610 struct ttm_mem_reg *new_mem)
612 struct amdgpu_device *adev;
613 struct amdgpu_bo *abo;
614 struct ttm_mem_reg *old_mem = &bo->mem;
617 /* Can't move a pinned BO */
618 abo = ttm_to_amdgpu_bo(bo);
619 if (WARN_ON_ONCE(abo->pin_count > 0))
622 adev = amdgpu_ttm_adev(bo->bdev);
624 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
625 amdgpu_move_null(bo, new_mem);
628 if ((old_mem->mem_type == TTM_PL_TT &&
629 new_mem->mem_type == TTM_PL_SYSTEM) ||
630 (old_mem->mem_type == TTM_PL_SYSTEM &&
631 new_mem->mem_type == TTM_PL_TT)) {
633 amdgpu_move_null(bo, new_mem);
636 if (old_mem->mem_type == AMDGPU_PL_GDS ||
637 old_mem->mem_type == AMDGPU_PL_GWS ||
638 old_mem->mem_type == AMDGPU_PL_OA ||
639 new_mem->mem_type == AMDGPU_PL_GDS ||
640 new_mem->mem_type == AMDGPU_PL_GWS ||
641 new_mem->mem_type == AMDGPU_PL_OA) {
642 /* Nothing to save here */
643 amdgpu_move_null(bo, new_mem);
647 if (!adev->mman.buffer_funcs_enabled) {
652 if (old_mem->mem_type == TTM_PL_VRAM &&
653 new_mem->mem_type == TTM_PL_SYSTEM) {
654 r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
655 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
656 new_mem->mem_type == TTM_PL_VRAM) {
657 r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
659 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
665 /* Check that all memory is CPU accessible */
666 if (!amdgpu_mem_visible(adev, old_mem) ||
667 !amdgpu_mem_visible(adev, new_mem)) {
668 pr_err("Move buffer fallback to memcpy unavailable\n");
672 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
677 if (bo->type == ttm_bo_type_device &&
678 new_mem->mem_type == TTM_PL_VRAM &&
679 old_mem->mem_type != TTM_PL_VRAM) {
680 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
681 * accesses the BO after it's moved.
683 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
686 /* update statistics */
687 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
692 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
694 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
696 static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
698 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
699 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
700 struct drm_mm_node *mm_node = mem->mm_node;
702 mem->bus.addr = NULL;
704 mem->bus.size = mem->num_pages << PAGE_SHIFT;
706 mem->bus.is_iomem = false;
707 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
709 switch (mem->mem_type) {
716 mem->bus.offset = mem->start << PAGE_SHIFT;
717 /* check if it's visible */
718 if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
720 /* Only physically contiguous buffers apply. In a contiguous
721 * buffer, size of the first mm_node would match the number of
722 * pages in ttm_mem_reg.
724 if (adev->mman.aper_base_kaddr &&
725 (mm_node->size == mem->num_pages))
726 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
729 mem->bus.base = adev->gmc.aper_base;
730 mem->bus.is_iomem = true;
738 static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
742 static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
743 unsigned long page_offset)
745 struct drm_mm_node *mm;
746 unsigned long offset = (page_offset << PAGE_SHIFT);
748 mm = amdgpu_find_mm_node(&bo->mem, &offset);
749 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
750 (offset >> PAGE_SHIFT);
754 * TTM backend functions.
756 struct amdgpu_ttm_tt {
757 struct ttm_dma_tt ttm;
758 struct drm_gem_object *gobj;
761 struct task_struct *usertask;
763 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
764 struct hmm_range *range;
768 #ifdef CONFIG_DRM_AMDGPU_USERPTR
769 /* flags used by HMM internal, not related to CPU/GPU PTE flags */
770 static const uint64_t hmm_range_flags[HMM_PFN_FLAG_MAX] = {
771 (1 << 0), /* HMM_PFN_VALID */
772 (1 << 1), /* HMM_PFN_WRITE */
775 static const uint64_t hmm_range_values[HMM_PFN_VALUE_MAX] = {
776 0xfffffffffffffffeUL, /* HMM_PFN_ERROR */
777 0, /* HMM_PFN_NONE */
778 0xfffffffffffffffcUL /* HMM_PFN_SPECIAL */
782 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
783 * memory and start HMM tracking CPU page table update
785 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
786 * once afterwards to stop HMM tracking
788 int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
790 struct ttm_tt *ttm = bo->tbo.ttm;
791 struct amdgpu_ttm_tt *gtt = (void *)ttm;
792 unsigned long start = gtt->userptr;
793 struct vm_area_struct *vma;
794 struct hmm_range *range;
795 unsigned long timeout;
796 struct mm_struct *mm;
800 mm = bo->notifier.mm;
802 DRM_DEBUG_DRIVER("BO is not registered?\n");
806 /* Another get_user_pages is running at the same time?? */
807 if (WARN_ON(gtt->range))
810 if (!mmget_not_zero(mm)) /* Happens during process shutdown */
813 range = kzalloc(sizeof(*range), GFP_KERNEL);
814 if (unlikely(!range)) {
818 range->notifier = &bo->notifier;
819 range->flags = hmm_range_flags;
820 range->values = hmm_range_values;
821 range->pfn_shift = PAGE_SHIFT;
822 range->start = bo->notifier.interval_tree.start;
823 range->end = bo->notifier.interval_tree.last + 1;
824 range->default_flags = hmm_range_flags[HMM_PFN_VALID];
825 if (!amdgpu_ttm_tt_is_readonly(ttm))
826 range->default_flags |= range->flags[HMM_PFN_WRITE];
828 range->pfns = kvmalloc_array(ttm->num_pages, sizeof(*range->pfns),
830 if (unlikely(!range->pfns)) {
832 goto out_free_ranges;
835 down_read(&mm->mmap_sem);
836 vma = find_vma(mm, start);
837 if (unlikely(!vma || start < vma->vm_start)) {
841 if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
846 up_read(&mm->mmap_sem);
847 timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
850 range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
852 down_read(&mm->mmap_sem);
853 r = hmm_range_fault(range);
854 up_read(&mm->mmap_sem);
855 if (unlikely(r <= 0)) {
857 * FIXME: This timeout should encompass the retry from
858 * mmu_interval_read_retry() as well.
860 if ((r == 0 || r == -EBUSY) && !time_after(jiffies, timeout))
865 for (i = 0; i < ttm->num_pages; i++) {
866 /* FIXME: The pages cannot be touched outside the notifier_lock */
867 pages[i] = hmm_device_entry_to_page(range, range->pfns[i]);
868 if (unlikely(!pages[i])) {
869 pr_err("Page fault failed for pfn[%lu] = 0x%llx\n",
883 up_read(&mm->mmap_sem);
894 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
895 * Check if the pages backing this ttm range have been invalidated
897 * Returns: true if pages are still valid
899 bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
901 struct amdgpu_ttm_tt *gtt = (void *)ttm;
904 if (!gtt || !gtt->userptr)
907 DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
908 gtt->userptr, ttm->num_pages);
910 WARN_ONCE(!gtt->range || !gtt->range->pfns,
911 "No user pages to check\n");
915 * FIXME: Must always hold notifier_lock for this, and must
916 * not ignore the return code.
918 r = mmu_interval_read_retry(gtt->range->notifier,
919 gtt->range->notifier_seq);
920 kvfree(gtt->range->pfns);
930 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
932 * Called by amdgpu_cs_list_validate(). This creates the page list
933 * that backs user memory and will ultimately be mapped into the device
936 void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
940 for (i = 0; i < ttm->num_pages; ++i)
941 ttm->pages[i] = pages ? pages[i] : NULL;
945 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
947 * Called by amdgpu_ttm_backend_bind()
949 static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
951 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
952 struct amdgpu_ttm_tt *gtt = (void *)ttm;
956 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
957 enum dma_data_direction direction = write ?
958 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
960 /* Allocate an SG array and squash pages into it */
961 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
962 ttm->num_pages << PAGE_SHIFT,
967 /* Map SG to device */
969 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
973 /* convert SG to linear array of pages and dma addresses */
974 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
975 gtt->ttm.dma_address, ttm->num_pages);
985 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
987 static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
989 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
990 struct amdgpu_ttm_tt *gtt = (void *)ttm;
992 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
993 enum dma_data_direction direction = write ?
994 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
996 /* double check that we don't free the table twice */
1000 /* unmap the pages mapped to the device */
1001 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
1003 sg_free_table(ttm->sg);
1005 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
1009 for (i = 0; i < ttm->num_pages; i++) {
1010 if (ttm->pages[i] !=
1011 hmm_device_entry_to_page(gtt->range,
1012 gtt->range->pfns[i]))
1016 WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
1021 int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
1022 struct ttm_buffer_object *tbo,
1025 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
1026 struct ttm_tt *ttm = tbo->ttm;
1027 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1030 if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
1031 uint64_t page_idx = 1;
1033 r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
1034 ttm->pages, gtt->ttm.dma_address, flags);
1036 goto gart_bind_fail;
1038 /* The memory type of the first page defaults to UC. Now
1039 * modify the memory type to NC from the second page of
1042 flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
1043 flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1045 r = amdgpu_gart_bind(adev,
1046 gtt->offset + (page_idx << PAGE_SHIFT),
1047 ttm->num_pages - page_idx,
1048 &ttm->pages[page_idx],
1049 &(gtt->ttm.dma_address[page_idx]), flags);
1051 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1052 ttm->pages, gtt->ttm.dma_address, flags);
1057 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
1058 ttm->num_pages, gtt->offset);
1064 * amdgpu_ttm_backend_bind - Bind GTT memory
1066 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
1067 * This handles binding GTT memory to the device address space.
1069 static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
1070 struct ttm_mem_reg *bo_mem)
1072 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1073 struct amdgpu_ttm_tt *gtt = (void*)ttm;
1078 r = amdgpu_ttm_tt_pin_userptr(ttm);
1080 DRM_ERROR("failed to pin userptr\n");
1084 if (!ttm->num_pages) {
1085 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
1086 ttm->num_pages, bo_mem, ttm);
1089 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
1090 bo_mem->mem_type == AMDGPU_PL_GWS ||
1091 bo_mem->mem_type == AMDGPU_PL_OA)
1094 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
1095 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1099 /* compute PTE flags relevant to this BO memory */
1100 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1102 /* bind pages into GART page tables */
1103 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
1104 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1105 ttm->pages, gtt->ttm.dma_address, flags);
1108 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
1109 ttm->num_pages, gtt->offset);
1114 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
1116 int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1118 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1119 struct ttm_operation_ctx ctx = { false, false };
1120 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1121 struct ttm_mem_reg tmp;
1122 struct ttm_placement placement;
1123 struct ttm_place placements;
1124 uint64_t addr, flags;
1127 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1130 addr = amdgpu_gmc_agp_addr(bo);
1131 if (addr != AMDGPU_BO_INVALID_OFFSET) {
1132 bo->mem.start = addr >> PAGE_SHIFT;
1135 /* allocate GART space */
1138 placement.num_placement = 1;
1139 placement.placement = &placements;
1140 placement.num_busy_placement = 1;
1141 placement.busy_placement = &placements;
1142 placements.fpfn = 0;
1143 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1144 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
1147 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
1151 /* compute PTE flags for this buffer object */
1152 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1155 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1156 r = amdgpu_ttm_gart_bind(adev, bo, flags);
1158 ttm_bo_mem_put(bo, &tmp);
1162 ttm_bo_mem_put(bo, &bo->mem);
1166 bo->offset = (bo->mem.start << PAGE_SHIFT) +
1167 bo->bdev->man[bo->mem.mem_type].gpu_offset;
1173 * amdgpu_ttm_recover_gart - Rebind GTT pages
1175 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
1176 * rebind GTT pages during a GPU reset.
1178 int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1180 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1187 flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
1188 r = amdgpu_ttm_gart_bind(adev, tbo, flags);
1194 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
1196 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
1199 static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
1201 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1202 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1205 /* if the pages have userptr pinning then clear that first */
1207 amdgpu_ttm_tt_unpin_userptr(ttm);
1209 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1212 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
1213 r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1215 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
1216 gtt->ttm.ttm.num_pages, gtt->offset);
1220 static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
1222 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1225 put_task_struct(gtt->usertask);
1227 ttm_dma_tt_fini(>t->ttm);
1231 static struct ttm_backend_func amdgpu_backend_func = {
1232 .bind = &amdgpu_ttm_backend_bind,
1233 .unbind = &amdgpu_ttm_backend_unbind,
1234 .destroy = &amdgpu_ttm_backend_destroy,
1238 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
1240 * @bo: The buffer object to create a GTT ttm_tt object around
1242 * Called by ttm_tt_create().
1244 static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1245 uint32_t page_flags)
1247 struct amdgpu_ttm_tt *gtt;
1249 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1253 gtt->ttm.ttm.func = &amdgpu_backend_func;
1254 gtt->gobj = &bo->base;
1256 /* allocate space for the uninitialized page entries */
1257 if (ttm_sg_tt_init(>t->ttm, bo, page_flags)) {
1261 return >t->ttm.ttm;
1265 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
1267 * Map the pages of a ttm_tt object to an address space visible
1268 * to the underlying device.
1270 static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
1271 struct ttm_operation_ctx *ctx)
1273 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1274 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1276 /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1277 if (gtt && gtt->userptr) {
1278 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1282 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1283 ttm->state = tt_unbound;
1287 if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
1289 struct dma_buf_attachment *attach;
1290 struct sg_table *sgt;
1292 attach = gtt->gobj->import_attach;
1293 sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
1295 return PTR_ERR(sgt);
1300 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1301 gtt->ttm.dma_address,
1303 ttm->state = tt_unbound;
1307 #ifdef CONFIG_SWIOTLB
1308 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1309 return ttm_dma_populate(>t->ttm, adev->dev, ctx);
1313 /* fall back to generic helper to populate the page array
1314 * and map them to the device */
1315 return ttm_populate_and_map_pages(adev->dev, >t->ttm, ctx);
1319 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
1321 * Unmaps pages of a ttm_tt object from the device address space and
1322 * unpopulates the page array backing it.
1324 static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1326 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1327 struct amdgpu_device *adev;
1329 if (gtt && gtt->userptr) {
1330 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1332 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1336 if (ttm->sg && gtt->gobj->import_attach) {
1337 struct dma_buf_attachment *attach;
1339 attach = gtt->gobj->import_attach;
1340 dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
1345 if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1348 adev = amdgpu_ttm_adev(ttm->bdev);
1350 #ifdef CONFIG_SWIOTLB
1351 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1352 ttm_dma_unpopulate(>t->ttm, adev->dev);
1357 /* fall back to generic helper to unmap and unpopulate array */
1358 ttm_unmap_and_unpopulate_pages(adev->dev, >t->ttm);
1362 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
1365 * @ttm: The ttm_tt object to bind this userptr object to
1366 * @addr: The address in the current tasks VM space to use
1367 * @flags: Requirements of userptr object.
1369 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
1372 int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1375 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1380 gtt->userptr = addr;
1381 gtt->userflags = flags;
1384 put_task_struct(gtt->usertask);
1385 gtt->usertask = current->group_leader;
1386 get_task_struct(gtt->usertask);
1392 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
1394 struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
1396 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1401 if (gtt->usertask == NULL)
1404 return gtt->usertask->mm;
1408 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
1409 * address range for the current task.
1412 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1415 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1418 if (gtt == NULL || !gtt->userptr)
1421 /* Return false if no part of the ttm_tt object lies within
1424 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1425 if (gtt->userptr > end || gtt->userptr + size <= start)
1432 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1434 bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1436 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1438 if (gtt == NULL || !gtt->userptr)
1445 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
1447 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1449 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1454 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1458 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1460 * @ttm: The ttm_tt object to compute the flags for
1461 * @mem: The memory registry backing this ttm_tt object
1463 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1465 uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
1469 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1470 flags |= AMDGPU_PTE_VALID;
1472 if (mem && mem->mem_type == TTM_PL_TT) {
1473 flags |= AMDGPU_PTE_SYSTEM;
1475 if (ttm->caching_state == tt_cached)
1476 flags |= AMDGPU_PTE_SNOOPED;
1483 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
1485 * @ttm: The ttm_tt object to compute the flags for
1486 * @mem: The memory registry backing this ttm_tt object
1488 * Figure out the flags to use for a VM PTE (Page Table Entry).
1490 uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1491 struct ttm_mem_reg *mem)
1493 uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
1495 flags |= adev->gart.gart_pte_flags;
1496 flags |= AMDGPU_PTE_READABLE;
1498 if (!amdgpu_ttm_tt_is_readonly(ttm))
1499 flags |= AMDGPU_PTE_WRITEABLE;
1505 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
1508 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
1509 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
1510 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1511 * used to clean out a memory space.
1513 static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1514 const struct ttm_place *place)
1516 unsigned long num_pages = bo->mem.num_pages;
1517 struct drm_mm_node *node = bo->mem.mm_node;
1518 struct dma_resv_list *flist;
1519 struct dma_fence *f;
1522 if (bo->type == ttm_bo_type_kernel &&
1523 !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1526 /* If bo is a KFD BO, check if the bo belongs to the current process.
1527 * If true, then return false as any KFD process needs all its BOs to
1528 * be resident to run successfully
1530 flist = dma_resv_get_list(bo->base.resv);
1532 for (i = 0; i < flist->shared_count; ++i) {
1533 f = rcu_dereference_protected(flist->shared[i],
1534 dma_resv_held(bo->base.resv));
1535 if (amdkfd_fence_check_mm(f, current->mm))
1540 switch (bo->mem.mem_type) {
1545 /* Check each drm MM node individually */
1547 if (place->fpfn < (node->start + node->size) &&
1548 !(place->lpfn && place->lpfn <= node->start))
1551 num_pages -= node->size;
1560 return ttm_bo_eviction_valuable(bo, place);
1564 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1566 * @bo: The buffer object to read/write
1567 * @offset: Offset into buffer object
1568 * @buf: Secondary buffer to write/read from
1569 * @len: Length in bytes of access
1570 * @write: true if writing
1572 * This is used to access VRAM that backs a buffer object via MMIO
1573 * access for debugging purposes.
1575 static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1576 unsigned long offset,
1577 void *buf, int len, int write)
1579 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1580 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1581 struct drm_mm_node *nodes;
1585 unsigned long flags;
1587 if (bo->mem.mem_type != TTM_PL_VRAM)
1590 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
1591 pos = (nodes->start << PAGE_SHIFT) + offset;
1593 while (len && pos < adev->gmc.mc_vram_size) {
1594 uint64_t aligned_pos = pos & ~(uint64_t)3;
1595 uint64_t bytes = 4 - (pos & 3);
1596 uint32_t shift = (pos & 3) * 8;
1597 uint32_t mask = 0xffffffff << shift;
1600 mask &= 0xffffffff >> (bytes - len) * 8;
1604 if (mask != 0xffffffff) {
1605 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1606 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1607 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1608 if (!write || mask != 0xffffffff)
1609 value = RREG32_NO_KIQ(mmMM_DATA);
1612 value |= (*(uint32_t *)buf << shift) & mask;
1613 WREG32_NO_KIQ(mmMM_DATA, value);
1615 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1617 value = (value & mask) >> shift;
1618 memcpy(buf, &value, bytes);
1621 bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
1622 bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);
1624 amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
1629 buf = (uint8_t *)buf + bytes;
1632 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1634 pos = (nodes->start << PAGE_SHIFT);
1641 static struct ttm_bo_driver amdgpu_bo_driver = {
1642 .ttm_tt_create = &amdgpu_ttm_tt_create,
1643 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1644 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1645 .init_mem_type = &amdgpu_init_mem_type,
1646 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1647 .evict_flags = &amdgpu_evict_flags,
1648 .move = &amdgpu_bo_move,
1649 .verify_access = &amdgpu_verify_access,
1650 .move_notify = &amdgpu_bo_move_notify,
1651 .release_notify = &amdgpu_bo_release_notify,
1652 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1653 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1654 .io_mem_free = &amdgpu_ttm_io_mem_free,
1655 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1656 .access_memory = &amdgpu_ttm_access_memory,
1657 .del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
1661 * Firmware Reservation functions
1664 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1666 * @adev: amdgpu_device pointer
1668 * free fw reserved vram if it has been reserved.
1670 static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1672 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
1673 NULL, &adev->fw_vram_usage.va);
1677 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1679 * @adev: amdgpu_device pointer
1681 * create bo vram reservation from fw.
1683 static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1685 uint64_t vram_size = adev->gmc.visible_vram_size;
1687 adev->fw_vram_usage.va = NULL;
1688 adev->fw_vram_usage.reserved_bo = NULL;
1690 if (adev->fw_vram_usage.size == 0 ||
1691 adev->fw_vram_usage.size > vram_size)
1694 return amdgpu_bo_create_kernel_at(adev,
1695 adev->fw_vram_usage.start_offset,
1696 adev->fw_vram_usage.size,
1697 AMDGPU_GEM_DOMAIN_VRAM,
1698 &adev->fw_vram_usage.reserved_bo,
1699 &adev->fw_vram_usage.va);
1703 * Memoy training reservation functions
1707 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
1709 * @adev: amdgpu_device pointer
1711 * free memory training reserved vram if it has been reserved.
1713 static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
1715 struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1717 ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
1718 amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
1724 static u64 amdgpu_ttm_training_get_c2p_offset(u64 vram_size)
1726 if ((vram_size & (SZ_1M - 1)) < (SZ_4K + 1) )
1729 return ALIGN(vram_size, SZ_1M);
1733 * amdgpu_ttm_training_reserve_vram_init - create bo vram reservation from memory training
1735 * @adev: amdgpu_device pointer
1737 * create bo vram reservation from memory training.
1739 static int amdgpu_ttm_training_reserve_vram_init(struct amdgpu_device *adev)
1742 struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1744 memset(ctx, 0, sizeof(*ctx));
1745 if (!adev->fw_vram_usage.mem_train_support) {
1746 DRM_DEBUG("memory training does not support!\n");
1750 ctx->c2p_train_data_offset = amdgpu_ttm_training_get_c2p_offset(adev->gmc.mc_vram_size);
1751 ctx->p2c_train_data_offset = (adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
1752 ctx->train_data_size = GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1754 DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
1755 ctx->train_data_size,
1756 ctx->p2c_train_data_offset,
1757 ctx->c2p_train_data_offset);
1759 ret = amdgpu_bo_create_kernel_at(adev,
1760 ctx->c2p_train_data_offset,
1761 ctx->train_data_size,
1762 AMDGPU_GEM_DOMAIN_VRAM,
1766 DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
1767 amdgpu_ttm_training_reserve_vram_fini(adev);
1771 ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1776 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
1777 * gtt/vram related fields.
1779 * This initializes all of the memory space pools that the TTM layer
1780 * will need such as the GTT space (system memory mapped to the device),
1781 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
1782 * can be mapped per VMID.
1784 int amdgpu_ttm_init(struct amdgpu_device *adev)
1789 void *stolen_vga_buf;
1791 mutex_init(&adev->mman.gtt_window_lock);
1793 /* No others user of address space so set it to 0 */
1794 r = ttm_bo_device_init(&adev->mman.bdev,
1796 adev->ddev->anon_inode->i_mapping,
1797 adev->ddev->vma_offset_manager,
1798 dma_addressing_limited(adev->dev));
1800 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1803 adev->mman.initialized = true;
1805 /* We opt to avoid OOM on system pages allocations */
1806 adev->mman.bdev.no_retry = true;
1808 /* Initialize VRAM pool with all of VRAM divided into pages */
1809 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1810 adev->gmc.real_vram_size >> PAGE_SHIFT);
1812 DRM_ERROR("Failed initializing VRAM heap.\n");
1816 /* Reduce size of CPU-visible VRAM if requested */
1817 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1818 if (amdgpu_vis_vram_limit > 0 &&
1819 vis_vram_limit <= adev->gmc.visible_vram_size)
1820 adev->gmc.visible_vram_size = vis_vram_limit;
1822 /* Change the size here instead of the init above so only lpfn is affected */
1823 amdgpu_ttm_set_buffer_funcs_status(adev, false);
1825 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1826 adev->gmc.visible_vram_size);
1830 *The reserved vram for firmware must be pinned to the specified
1831 *place on the VRAM, so reserve it early.
1833 r = amdgpu_ttm_fw_reserve_vram_init(adev);
1839 *The reserved vram for memory training must be pinned to the specified
1840 *place on the VRAM, so reserve it early.
1842 if (!amdgpu_sriov_vf(adev)) {
1843 r = amdgpu_ttm_training_reserve_vram_init(adev);
1848 /* allocate memory as required for VGA
1849 * This is used for VGA emulation and pre-OS scanout buffers to
1850 * avoid display artifacts while transitioning between pre-OS
1852 r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
1853 AMDGPU_GEM_DOMAIN_VRAM,
1854 &adev->stolen_vga_memory,
1855 NULL, &stolen_vga_buf);
1860 * reserve one TMR (64K) memory at the top of VRAM which holds
1861 * IP Discovery data and is protected by PSP.
1863 r = amdgpu_bo_create_kernel_at(adev,
1864 adev->gmc.real_vram_size - DISCOVERY_TMR_SIZE,
1866 AMDGPU_GEM_DOMAIN_VRAM,
1867 &adev->discovery_memory,
1872 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1873 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1875 /* Compute GTT size, either bsaed on 3/4th the size of RAM size
1876 * or whatever the user passed on module init */
1877 if (amdgpu_gtt_size == -1) {
1881 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1882 adev->gmc.mc_vram_size),
1883 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1886 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1888 /* Initialize GTT memory pool */
1889 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
1891 DRM_ERROR("Failed initializing GTT heap.\n");
1894 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1895 (unsigned)(gtt_size / (1024 * 1024)));
1897 /* Initialize various on-chip memory pools */
1898 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1899 adev->gds.gds_size);
1901 DRM_ERROR("Failed initializing GDS heap.\n");
1905 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1906 adev->gds.gws_size);
1908 DRM_ERROR("Failed initializing gws heap.\n");
1912 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1915 DRM_ERROR("Failed initializing oa heap.\n");
1923 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
1925 void amdgpu_ttm_late_init(struct amdgpu_device *adev)
1927 void *stolen_vga_buf;
1928 /* return the VGA stolen memory (if any) back to VRAM */
1929 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, &stolen_vga_buf);
1933 * amdgpu_ttm_fini - De-initialize the TTM memory pools
1935 void amdgpu_ttm_fini(struct amdgpu_device *adev)
1937 if (!adev->mman.initialized)
1940 amdgpu_ttm_training_reserve_vram_fini(adev);
1941 /* return the IP Discovery TMR memory back to VRAM */
1942 amdgpu_bo_free_kernel(&adev->discovery_memory, NULL, NULL);
1943 amdgpu_ttm_fw_reserve_vram_fini(adev);
1945 if (adev->mman.aper_base_kaddr)
1946 iounmap(adev->mman.aper_base_kaddr);
1947 adev->mman.aper_base_kaddr = NULL;
1949 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1950 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1951 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1952 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1953 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1954 ttm_bo_device_release(&adev->mman.bdev);
1955 adev->mman.initialized = false;
1956 DRM_INFO("amdgpu: ttm finalized\n");
1960 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1962 * @adev: amdgpu_device pointer
1963 * @enable: true when we can use buffer functions.
1965 * Enable/disable use of buffer functions during suspend/resume. This should
1966 * only be called at bootup or when userspace isn't running.
1968 void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
1970 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
1974 if (!adev->mman.initialized || adev->in_gpu_reset ||
1975 adev->mman.buffer_funcs_enabled == enable)
1979 struct amdgpu_ring *ring;
1980 struct drm_gpu_scheduler *sched;
1982 ring = adev->mman.buffer_funcs_ring;
1983 sched = &ring->sched;
1984 r = drm_sched_entity_init(&adev->mman.entity,
1985 DRM_SCHED_PRIORITY_KERNEL, &sched,
1988 DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
1993 drm_sched_entity_destroy(&adev->mman.entity);
1994 dma_fence_put(man->move);
1998 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
2000 size = adev->gmc.real_vram_size;
2002 size = adev->gmc.visible_vram_size;
2003 man->size = size >> PAGE_SHIFT;
2004 adev->mman.buffer_funcs_enabled = enable;
2007 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
2009 struct drm_file *file_priv = filp->private_data;
2010 struct amdgpu_device *adev = file_priv->minor->dev->dev_private;
2015 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
2018 static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
2019 struct ttm_mem_reg *mem, unsigned num_pages,
2020 uint64_t offset, unsigned window,
2021 struct amdgpu_ring *ring,
2024 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
2025 struct amdgpu_device *adev = ring->adev;
2026 struct ttm_tt *ttm = bo->ttm;
2027 struct amdgpu_job *job;
2028 unsigned num_dw, num_bytes;
2029 dma_addr_t *dma_address;
2030 struct dma_fence *fence;
2031 uint64_t src_addr, dst_addr;
2035 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
2036 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
2038 *addr = adev->gmc.gart_start;
2039 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
2040 AMDGPU_GPU_PAGE_SIZE;
2042 num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
2043 num_bytes = num_pages * 8;
2045 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
2049 src_addr = num_dw * 4;
2050 src_addr += job->ibs[0].gpu_addr;
2052 dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
2053 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
2054 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
2055 dst_addr, num_bytes);
2057 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2058 WARN_ON(job->ibs[0].length_dw > num_dw);
2060 dma_address = >t->ttm.dma_address[offset >> PAGE_SHIFT];
2061 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
2062 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
2063 &job->ibs[0].ptr[num_dw]);
2067 r = amdgpu_job_submit(job, &adev->mman.entity,
2068 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
2072 dma_fence_put(fence);
2077 amdgpu_job_free(job);
2081 int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
2082 uint64_t dst_offset, uint32_t byte_count,
2083 struct dma_resv *resv,
2084 struct dma_fence **fence, bool direct_submit,
2085 bool vm_needs_flush)
2087 struct amdgpu_device *adev = ring->adev;
2088 struct amdgpu_job *job;
2091 unsigned num_loops, num_dw;
2095 if (direct_submit && !ring->sched.ready) {
2096 DRM_ERROR("Trying to move memory with ring turned off.\n");
2100 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
2101 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
2102 num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2104 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
2108 if (vm_needs_flush) {
2109 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2110 job->vm_needs_flush = true;
2113 r = amdgpu_sync_resv(adev, &job->sync, resv,
2115 AMDGPU_FENCE_OWNER_UNDEFINED);
2117 DRM_ERROR("sync failed (%d).\n", r);
2122 for (i = 0; i < num_loops; i++) {
2123 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
2125 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2126 dst_offset, cur_size_in_bytes);
2128 src_offset += cur_size_in_bytes;
2129 dst_offset += cur_size_in_bytes;
2130 byte_count -= cur_size_in_bytes;
2133 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2134 WARN_ON(job->ibs[0].length_dw > num_dw);
2136 r = amdgpu_job_submit_direct(job, ring, fence);
2138 r = amdgpu_job_submit(job, &adev->mman.entity,
2139 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2146 amdgpu_job_free(job);
2147 DRM_ERROR("Error scheduling IBs (%d)\n", r);
2151 int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2153 struct dma_resv *resv,
2154 struct dma_fence **fence)
2156 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2157 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2158 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2160 struct drm_mm_node *mm_node;
2161 unsigned long num_pages;
2162 unsigned int num_loops, num_dw;
2164 struct amdgpu_job *job;
2167 if (!adev->mman.buffer_funcs_enabled) {
2168 DRM_ERROR("Trying to clear memory with ring turned off.\n");
2172 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2173 r = amdgpu_ttm_alloc_gart(&bo->tbo);
2178 num_pages = bo->tbo.num_pages;
2179 mm_node = bo->tbo.mem.mm_node;
2182 uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2184 num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2185 num_pages -= mm_node->size;
2188 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2190 /* for IB padding */
2193 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
2198 r = amdgpu_sync_resv(adev, &job->sync, resv,
2200 AMDGPU_FENCE_OWNER_UNDEFINED);
2202 DRM_ERROR("sync failed (%d).\n", r);
2207 num_pages = bo->tbo.num_pages;
2208 mm_node = bo->tbo.mem.mm_node;
2211 uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2214 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2215 while (byte_count) {
2216 uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
2219 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
2220 dst_addr, cur_size_in_bytes);
2222 dst_addr += cur_size_in_bytes;
2223 byte_count -= cur_size_in_bytes;
2226 num_pages -= mm_node->size;
2230 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2231 WARN_ON(job->ibs[0].length_dw > num_dw);
2232 r = amdgpu_job_submit(job, &adev->mman.entity,
2233 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2240 amdgpu_job_free(job);
2244 #if defined(CONFIG_DEBUG_FS)
2246 static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
2248 struct drm_info_node *node = (struct drm_info_node *)m->private;
2249 unsigned ttm_pl = (uintptr_t)node->info_ent->data;
2250 struct drm_device *dev = node->minor->dev;
2251 struct amdgpu_device *adev = dev->dev_private;
2252 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
2253 struct drm_printer p = drm_seq_file_printer(m);
2255 man->func->debug(man, &p);
2259 static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2260 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
2261 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
2262 {"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
2263 {"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
2264 {"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
2265 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
2266 #ifdef CONFIG_SWIOTLB
2267 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
2272 * amdgpu_ttm_vram_read - Linear read access to VRAM
2274 * Accesses VRAM via MMIO for debugging purposes.
2276 static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2277 size_t size, loff_t *pos)
2279 struct amdgpu_device *adev = file_inode(f)->i_private;
2282 if (size & 0x3 || *pos & 0x3)
2285 if (*pos >= adev->gmc.mc_vram_size)
2288 size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
2290 size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
2291 uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
2293 amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2294 if (copy_to_user(buf, value, bytes))
2307 * amdgpu_ttm_vram_write - Linear write access to VRAM
2309 * Accesses VRAM via MMIO for debugging purposes.
2311 static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
2312 size_t size, loff_t *pos)
2314 struct amdgpu_device *adev = file_inode(f)->i_private;
2318 if (size & 0x3 || *pos & 0x3)
2321 if (*pos >= adev->gmc.mc_vram_size)
2325 unsigned long flags;
2328 if (*pos >= adev->gmc.mc_vram_size)
2331 r = get_user(value, (uint32_t *)buf);
2335 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2336 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
2337 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
2338 WREG32_NO_KIQ(mmMM_DATA, value);
2339 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
2350 static const struct file_operations amdgpu_ttm_vram_fops = {
2351 .owner = THIS_MODULE,
2352 .read = amdgpu_ttm_vram_read,
2353 .write = amdgpu_ttm_vram_write,
2354 .llseek = default_llseek,
2357 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2360 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
2362 static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
2363 size_t size, loff_t *pos)
2365 struct amdgpu_device *adev = file_inode(f)->i_private;
2370 loff_t p = *pos / PAGE_SIZE;
2371 unsigned off = *pos & ~PAGE_MASK;
2372 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
2376 if (p >= adev->gart.num_cpu_pages)
2379 page = adev->gart.pages[p];
2384 r = copy_to_user(buf, ptr, cur_size);
2385 kunmap(adev->gart.pages[p]);
2387 r = clear_user(buf, cur_size);
2401 static const struct file_operations amdgpu_ttm_gtt_fops = {
2402 .owner = THIS_MODULE,
2403 .read = amdgpu_ttm_gtt_read,
2404 .llseek = default_llseek
2410 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
2412 * This function is used to read memory that has been mapped to the
2413 * GPU and the known addresses are not physical addresses but instead
2414 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2416 static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2417 size_t size, loff_t *pos)
2419 struct amdgpu_device *adev = file_inode(f)->i_private;
2420 struct iommu_domain *dom;
2424 /* retrieve the IOMMU domain if any for this device */
2425 dom = iommu_get_domain_for_dev(adev->dev);
2428 phys_addr_t addr = *pos & PAGE_MASK;
2429 loff_t off = *pos & ~PAGE_MASK;
2430 size_t bytes = PAGE_SIZE - off;
2435 bytes = bytes < size ? bytes : size;
2437 /* Translate the bus address to a physical address. If
2438 * the domain is NULL it means there is no IOMMU active
2439 * and the address translation is the identity
2441 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2443 pfn = addr >> PAGE_SHIFT;
2444 if (!pfn_valid(pfn))
2447 p = pfn_to_page(pfn);
2448 if (p->mapping != adev->mman.bdev.dev_mapping)
2452 r = copy_to_user(buf, ptr + off, bytes);
2466 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
2468 * This function is used to write memory that has been mapped to the
2469 * GPU and the known addresses are not physical addresses but instead
2470 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2472 static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2473 size_t size, loff_t *pos)
2475 struct amdgpu_device *adev = file_inode(f)->i_private;
2476 struct iommu_domain *dom;
2480 dom = iommu_get_domain_for_dev(adev->dev);
2483 phys_addr_t addr = *pos & PAGE_MASK;
2484 loff_t off = *pos & ~PAGE_MASK;
2485 size_t bytes = PAGE_SIZE - off;
2490 bytes = bytes < size ? bytes : size;
2492 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2494 pfn = addr >> PAGE_SHIFT;
2495 if (!pfn_valid(pfn))
2498 p = pfn_to_page(pfn);
2499 if (p->mapping != adev->mman.bdev.dev_mapping)
2503 r = copy_from_user(ptr + off, buf, bytes);
2516 static const struct file_operations amdgpu_ttm_iomem_fops = {
2517 .owner = THIS_MODULE,
2518 .read = amdgpu_iomem_read,
2519 .write = amdgpu_iomem_write,
2520 .llseek = default_llseek
2523 static const struct {
2525 const struct file_operations *fops;
2527 } ttm_debugfs_entries[] = {
2528 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
2529 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2530 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
2532 { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2537 int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2539 #if defined(CONFIG_DEBUG_FS)
2542 struct drm_minor *minor = adev->ddev->primary;
2543 struct dentry *ent, *root = minor->debugfs_root;
2545 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
2546 ent = debugfs_create_file(
2547 ttm_debugfs_entries[count].name,
2548 S_IFREG | S_IRUGO, root,
2550 ttm_debugfs_entries[count].fops);
2552 return PTR_ERR(ent);
2553 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2554 i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2555 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2556 i_size_write(ent->d_inode, adev->gmc.gart_size);
2557 adev->mman.debugfs_entries[count] = ent;
2560 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2562 #ifdef CONFIG_SWIOTLB
2563 if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
2567 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);