2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/delay.h>
25 #include <linux/firmware.h>
26 #include <linux/module.h>
27 #include <linux/pci.h>
30 #include "amdgpu_ucode.h"
31 #include "amdgpu_trace.h"
33 #include "sdma0/sdma0_4_2_offset.h"
34 #include "sdma0/sdma0_4_2_sh_mask.h"
35 #include "sdma1/sdma1_4_2_offset.h"
36 #include "sdma1/sdma1_4_2_sh_mask.h"
37 #include "sdma2/sdma2_4_2_2_offset.h"
38 #include "sdma2/sdma2_4_2_2_sh_mask.h"
39 #include "sdma3/sdma3_4_2_2_offset.h"
40 #include "sdma3/sdma3_4_2_2_sh_mask.h"
41 #include "sdma4/sdma4_4_2_2_offset.h"
42 #include "sdma4/sdma4_4_2_2_sh_mask.h"
43 #include "sdma5/sdma5_4_2_2_offset.h"
44 #include "sdma5/sdma5_4_2_2_sh_mask.h"
45 #include "sdma6/sdma6_4_2_2_offset.h"
46 #include "sdma6/sdma6_4_2_2_sh_mask.h"
47 #include "sdma7/sdma7_4_2_2_offset.h"
48 #include "sdma7/sdma7_4_2_2_sh_mask.h"
49 #include "sdma0/sdma0_4_1_default.h"
51 #include "soc15_common.h"
53 #include "vega10_sdma_pkt_open.h"
55 #include "ivsrcid/sdma0/irqsrcs_sdma0_4_0.h"
56 #include "ivsrcid/sdma1/irqsrcs_sdma1_4_0.h"
58 #include "amdgpu_ras.h"
59 #include "sdma_v4_4.h"
61 MODULE_FIRMWARE("amdgpu/vega10_sdma.bin");
62 MODULE_FIRMWARE("amdgpu/vega10_sdma1.bin");
63 MODULE_FIRMWARE("amdgpu/vega12_sdma.bin");
64 MODULE_FIRMWARE("amdgpu/vega12_sdma1.bin");
65 MODULE_FIRMWARE("amdgpu/vega20_sdma.bin");
66 MODULE_FIRMWARE("amdgpu/vega20_sdma1.bin");
67 MODULE_FIRMWARE("amdgpu/raven_sdma.bin");
68 MODULE_FIRMWARE("amdgpu/picasso_sdma.bin");
69 MODULE_FIRMWARE("amdgpu/raven2_sdma.bin");
70 MODULE_FIRMWARE("amdgpu/arcturus_sdma.bin");
71 MODULE_FIRMWARE("amdgpu/renoir_sdma.bin");
72 MODULE_FIRMWARE("amdgpu/green_sardine_sdma.bin");
73 MODULE_FIRMWARE("amdgpu/aldebaran_sdma.bin");
75 #define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L
76 #define SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK 0xFC000000L
78 #define WREG32_SDMA(instance, offset, value) \
79 WREG32(sdma_v4_0_get_reg_offset(adev, (instance), (offset)), value)
80 #define RREG32_SDMA(instance, offset) \
81 RREG32(sdma_v4_0_get_reg_offset(adev, (instance), (offset)))
83 static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev);
84 static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev);
85 static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev);
86 static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev);
87 static void sdma_v4_0_set_ras_funcs(struct amdgpu_device *adev);
89 static const struct soc15_reg_golden golden_settings_sdma_4[] = {
90 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
91 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xff000ff0, 0x3f000100),
92 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_IB_CNTL, 0x800f0100, 0x00000100),
93 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
94 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_PAGE_IB_CNTL, 0x800f0100, 0x00000100),
95 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
96 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_POWER_CNTL, 0x003ff006, 0x0003c000),
97 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL, 0x800f0100, 0x00000100),
98 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
99 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL, 0x800f0100, 0x00000100),
100 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
101 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_PAGE, 0x000003ff, 0x000003c0),
102 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_WATERMK, 0xfc000000, 0x00000000),
103 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CLK_CTRL, 0xffffffff, 0x3f000100),
104 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GFX_IB_CNTL, 0x800f0100, 0x00000100),
105 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GFX_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
106 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_PAGE_IB_CNTL, 0x800f0100, 0x00000100),
107 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_PAGE_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
108 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_POWER_CNTL, 0x003ff000, 0x0003c000),
109 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC0_IB_CNTL, 0x800f0100, 0x00000100),
110 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC0_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
111 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC1_IB_CNTL, 0x800f0100, 0x00000100),
112 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC1_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
113 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_PAGE, 0x000003ff, 0x000003c0),
114 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_WATERMK, 0xfc000000, 0x00000000)
117 static const struct soc15_reg_golden golden_settings_sdma_vg10[] = {
118 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
119 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
120 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
121 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
122 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
123 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
124 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
127 static const struct soc15_reg_golden golden_settings_sdma_vg12[] = {
128 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00104001),
129 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104001),
130 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
131 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
132 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0018773f, 0x00104001),
133 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104001),
134 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
137 static const struct soc15_reg_golden golden_settings_sdma_4_1[] = {
138 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
139 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100),
140 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100),
141 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
142 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_POWER_CNTL, 0xfc3fffff, 0x40000051),
143 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100),
144 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
145 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100),
146 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
147 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_PAGE, 0x000003ff, 0x000003e0),
148 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_WATERMK, 0xfc000000, 0x00000000)
151 static const struct soc15_reg_golden golden_settings_sdma0_4_2_init[] = {
152 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0xfffffff0, 0x00403000),
155 static const struct soc15_reg_golden golden_settings_sdma0_4_2[] =
157 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
158 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100),
159 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
160 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
161 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
162 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
163 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_PAGE_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
164 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
165 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RD_BURST_CNTL, 0x0000000f, 0x00000003),
166 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
167 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0xfffffff0, 0x00403000),
168 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
169 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
170 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC2_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
171 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC2_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
172 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC3_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
173 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC3_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
174 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC4_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
175 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC4_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
176 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC5_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
177 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC5_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
178 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC6_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
179 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC6_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
180 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC7_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
181 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC7_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
182 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_PAGE, 0x000003ff, 0x000003c0),
183 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
186 static const struct soc15_reg_golden golden_settings_sdma1_4_2[] = {
187 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
188 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CLK_CTRL, 0xffffffff, 0x3f000100),
189 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
190 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
191 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GFX_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
192 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
193 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_PAGE_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
194 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_PAGE_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
195 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RD_BURST_CNTL, 0x0000000f, 0x00000003),
196 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC0_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
197 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC0_RB_WPTR_POLL_CNTL, 0xfffffff0, 0x00403000),
198 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC1_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
199 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC1_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
200 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC2_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
201 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC2_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
202 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC3_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
203 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC3_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
204 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC4_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
205 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC4_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
206 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC5_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
207 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC5_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
208 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC6_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
209 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC6_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
210 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC7_RB_RPTR_ADDR_LO, 0xfffffffd, 0x00000001),
211 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC7_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
212 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_PAGE, 0x000003ff, 0x000003c0),
213 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
216 static const struct soc15_reg_golden golden_settings_sdma_rv1[] =
218 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00000002),
219 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00000002)
222 static const struct soc15_reg_golden golden_settings_sdma_rv2[] =
224 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00003001),
225 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00003001)
228 static const struct soc15_reg_golden golden_settings_sdma_arct[] =
230 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
231 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
232 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
233 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
234 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
235 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
236 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
237 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
238 SOC15_REG_GOLDEN_VALUE(SDMA2, 0, mmSDMA2_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
239 SOC15_REG_GOLDEN_VALUE(SDMA2, 0, mmSDMA2_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
240 SOC15_REG_GOLDEN_VALUE(SDMA2, 0, mmSDMA2_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
241 SOC15_REG_GOLDEN_VALUE(SDMA2, 0, mmSDMA2_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
242 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
243 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
244 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
245 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
246 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
247 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
248 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
249 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
250 SOC15_REG_GOLDEN_VALUE(SDMA5, 0, mmSDMA5_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
251 SOC15_REG_GOLDEN_VALUE(SDMA5, 0, mmSDMA5_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
252 SOC15_REG_GOLDEN_VALUE(SDMA5, 0, mmSDMA5_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
253 SOC15_REG_GOLDEN_VALUE(SDMA5, 0, mmSDMA5_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
254 SOC15_REG_GOLDEN_VALUE(SDMA6, 0, mmSDMA6_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
255 SOC15_REG_GOLDEN_VALUE(SDMA6, 0, mmSDMA6_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
256 SOC15_REG_GOLDEN_VALUE(SDMA6, 0, mmSDMA6_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
257 SOC15_REG_GOLDEN_VALUE(SDMA6, 0, mmSDMA6_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
258 SOC15_REG_GOLDEN_VALUE(SDMA7, 0, mmSDMA7_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
259 SOC15_REG_GOLDEN_VALUE(SDMA7, 0, mmSDMA7_GB_ADDR_CONFIG, 0x0000773f, 0x00004002),
260 SOC15_REG_GOLDEN_VALUE(SDMA7, 0, mmSDMA7_GB_ADDR_CONFIG_READ, 0x0000773f, 0x00004002),
261 SOC15_REG_GOLDEN_VALUE(SDMA7, 0, mmSDMA7_UTCL1_TIMEOUT, 0xffffffff, 0x00010001)
264 static const struct soc15_reg_golden golden_settings_sdma_aldebaran[] = {
265 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
266 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
267 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
268 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
269 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
270 SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
271 SOC15_REG_GOLDEN_VALUE(SDMA2, 0, mmSDMA2_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
272 SOC15_REG_GOLDEN_VALUE(SDMA2, 0, mmSDMA2_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
273 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA2_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
274 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
275 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
276 SOC15_REG_GOLDEN_VALUE(SDMA3, 0, mmSDMA3_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
277 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
278 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
279 SOC15_REG_GOLDEN_VALUE(SDMA4, 0, mmSDMA4_UTCL1_TIMEOUT, 0xffffffff, 0x00010001),
282 static const struct soc15_reg_golden golden_settings_sdma_4_3[] = {
283 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
284 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100),
285 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00000002),
286 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00000002),
287 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
288 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_POWER_CNTL, 0x003fff07, 0x40000051),
289 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
290 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
291 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_PAGE, 0x000003ff, 0x000003e0),
292 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_WATERMK, 0xfc000000, 0x03fbe1fe)
295 static const struct soc15_ras_field_entry sdma_v4_0_ras_fields[] = {
296 { "SDMA_UCODE_BUF_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
297 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_UCODE_BUF_SED),
300 { "SDMA_RB_CMD_BUF_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
301 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_RB_CMD_BUF_SED),
304 { "SDMA_IB_CMD_BUF_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
305 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_IB_CMD_BUF_SED),
308 { "SDMA_UTCL1_RD_FIFO_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
309 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_UTCL1_RD_FIFO_SED),
312 { "SDMA_UTCL1_RDBST_FIFO_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
313 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_UTCL1_RDBST_FIFO_SED),
316 { "SDMA_DATA_LUT_FIFO_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
317 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_DATA_LUT_FIFO_SED),
320 { "SDMA_MBANK_DATA_BUF0_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
321 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF0_SED),
324 { "SDMA_MBANK_DATA_BUF1_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
325 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF1_SED),
328 { "SDMA_MBANK_DATA_BUF2_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
329 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF2_SED),
332 { "SDMA_MBANK_DATA_BUF3_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
333 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF3_SED),
336 { "SDMA_MBANK_DATA_BUF4_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
337 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF4_SED),
340 { "SDMA_MBANK_DATA_BUF5_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
341 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF5_SED),
344 { "SDMA_MBANK_DATA_BUF6_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
345 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF6_SED),
348 { "SDMA_MBANK_DATA_BUF7_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
349 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF7_SED),
352 { "SDMA_MBANK_DATA_BUF8_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
353 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF8_SED),
356 { "SDMA_MBANK_DATA_BUF9_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
357 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF9_SED),
360 { "SDMA_MBANK_DATA_BUF10_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
361 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF10_SED),
364 { "SDMA_MBANK_DATA_BUF11_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
365 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF11_SED),
368 { "SDMA_MBANK_DATA_BUF12_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
369 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF12_SED),
372 { "SDMA_MBANK_DATA_BUF13_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
373 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF13_SED),
376 { "SDMA_MBANK_DATA_BUF14_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
377 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF14_SED),
380 { "SDMA_MBANK_DATA_BUF15_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
381 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MBANK_DATA_BUF15_SED),
384 { "SDMA_SPLIT_DAT_BUF_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
385 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_SPLIT_DAT_BUF_SED),
388 { "SDMA_MC_WR_ADDR_FIFO_SED", SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_EDC_COUNTER),
389 SOC15_REG_FIELD(SDMA0_EDC_COUNTER, SDMA_MC_WR_ADDR_FIFO_SED),
394 static u32 sdma_v4_0_get_reg_offset(struct amdgpu_device *adev,
395 u32 instance, u32 offset)
399 return (adev->reg_offset[SDMA0_HWIP][0][0] + offset);
401 return (adev->reg_offset[SDMA1_HWIP][0][0] + offset);
403 return (adev->reg_offset[SDMA2_HWIP][0][1] + offset);
405 return (adev->reg_offset[SDMA3_HWIP][0][1] + offset);
407 return (adev->reg_offset[SDMA4_HWIP][0][1] + offset);
409 return (adev->reg_offset[SDMA5_HWIP][0][1] + offset);
411 return (adev->reg_offset[SDMA6_HWIP][0][1] + offset);
413 return (adev->reg_offset[SDMA7_HWIP][0][1] + offset);
420 static unsigned sdma_v4_0_seq_to_irq_id(int seq_num)
424 return SOC15_IH_CLIENTID_SDMA0;
426 return SOC15_IH_CLIENTID_SDMA1;
428 return SOC15_IH_CLIENTID_SDMA2;
430 return SOC15_IH_CLIENTID_SDMA3;
432 return SOC15_IH_CLIENTID_SDMA4;
434 return SOC15_IH_CLIENTID_SDMA5;
436 return SOC15_IH_CLIENTID_SDMA6;
438 return SOC15_IH_CLIENTID_SDMA7;
445 static int sdma_v4_0_irq_id_to_seq(unsigned client_id)
448 case SOC15_IH_CLIENTID_SDMA0:
450 case SOC15_IH_CLIENTID_SDMA1:
452 case SOC15_IH_CLIENTID_SDMA2:
454 case SOC15_IH_CLIENTID_SDMA3:
456 case SOC15_IH_CLIENTID_SDMA4:
458 case SOC15_IH_CLIENTID_SDMA5:
460 case SOC15_IH_CLIENTID_SDMA6:
462 case SOC15_IH_CLIENTID_SDMA7:
470 static void sdma_v4_0_init_golden_registers(struct amdgpu_device *adev)
472 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
473 case IP_VERSION(4, 0, 0):
474 soc15_program_register_sequence(adev,
475 golden_settings_sdma_4,
476 ARRAY_SIZE(golden_settings_sdma_4));
477 soc15_program_register_sequence(adev,
478 golden_settings_sdma_vg10,
479 ARRAY_SIZE(golden_settings_sdma_vg10));
481 case IP_VERSION(4, 0, 1):
482 soc15_program_register_sequence(adev,
483 golden_settings_sdma_4,
484 ARRAY_SIZE(golden_settings_sdma_4));
485 soc15_program_register_sequence(adev,
486 golden_settings_sdma_vg12,
487 ARRAY_SIZE(golden_settings_sdma_vg12));
489 case IP_VERSION(4, 2, 0):
490 soc15_program_register_sequence(adev,
491 golden_settings_sdma0_4_2_init,
492 ARRAY_SIZE(golden_settings_sdma0_4_2_init));
493 soc15_program_register_sequence(adev,
494 golden_settings_sdma0_4_2,
495 ARRAY_SIZE(golden_settings_sdma0_4_2));
496 soc15_program_register_sequence(adev,
497 golden_settings_sdma1_4_2,
498 ARRAY_SIZE(golden_settings_sdma1_4_2));
500 case IP_VERSION(4, 2, 2):
501 soc15_program_register_sequence(adev,
502 golden_settings_sdma_arct,
503 ARRAY_SIZE(golden_settings_sdma_arct));
505 case IP_VERSION(4, 4, 0):
506 soc15_program_register_sequence(adev,
507 golden_settings_sdma_aldebaran,
508 ARRAY_SIZE(golden_settings_sdma_aldebaran));
510 case IP_VERSION(4, 1, 0):
511 case IP_VERSION(4, 1, 1):
512 soc15_program_register_sequence(adev,
513 golden_settings_sdma_4_1,
514 ARRAY_SIZE(golden_settings_sdma_4_1));
515 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
516 soc15_program_register_sequence(adev,
517 golden_settings_sdma_rv2,
518 ARRAY_SIZE(golden_settings_sdma_rv2));
520 soc15_program_register_sequence(adev,
521 golden_settings_sdma_rv1,
522 ARRAY_SIZE(golden_settings_sdma_rv1));
524 case IP_VERSION(4, 1, 2):
525 soc15_program_register_sequence(adev,
526 golden_settings_sdma_4_3,
527 ARRAY_SIZE(golden_settings_sdma_4_3));
534 static void sdma_v4_0_setup_ulv(struct amdgpu_device *adev)
539 * The only chips with SDMAv4 and ULV are VG10 and VG20.
540 * Server SKUs take a different hysteresis setting from other SKUs.
542 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
543 case IP_VERSION(4, 0, 0):
544 if (adev->pdev->device == 0x6860)
547 case IP_VERSION(4, 2, 0):
548 if (adev->pdev->device == 0x66a1)
555 for (i = 0; i < adev->sdma.num_instances; i++) {
558 temp = RREG32_SDMA(i, mmSDMA0_ULV_CNTL);
559 temp = REG_SET_FIELD(temp, SDMA0_ULV_CNTL, HYSTERESIS, 0x0);
560 WREG32_SDMA(i, mmSDMA0_ULV_CNTL, temp);
565 * sdma_v4_0_init_microcode - load ucode images from disk
567 * @adev: amdgpu_device pointer
569 * Use the firmware interface to load the ucode images into
570 * the driver (not loaded into hw).
571 * Returns 0 on success, error on failure.
574 // emulation only, won't work on real chip
575 // vega10 real chip need to use PSP to load firmware
576 static int sdma_v4_0_init_microcode(struct amdgpu_device *adev)
580 for (i = 0; i < adev->sdma.num_instances; i++) {
581 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) ==
582 IP_VERSION(4, 2, 2) ||
583 amdgpu_ip_version(adev, SDMA0_HWIP, 0) ==
584 IP_VERSION(4, 4, 0)) {
585 /* Acturus & Aldebaran will leverage the same FW memory
586 for every SDMA instance */
587 ret = amdgpu_sdma_init_microcode(adev, 0, true);
590 ret = amdgpu_sdma_init_microcode(adev, i, false);
600 * sdma_v4_0_ring_get_rptr - get the current read pointer
602 * @ring: amdgpu ring pointer
604 * Get the current rptr from the hardware (VEGA10+).
606 static uint64_t sdma_v4_0_ring_get_rptr(struct amdgpu_ring *ring)
610 /* XXX check if swapping is necessary on BE */
611 rptr = ((u64 *)ring->rptr_cpu_addr);
613 DRM_DEBUG("rptr before shift == 0x%016llx\n", *rptr);
614 return ((*rptr) >> 2);
618 * sdma_v4_0_ring_get_wptr - get the current write pointer
620 * @ring: amdgpu ring pointer
622 * Get the current wptr from the hardware (VEGA10+).
624 static uint64_t sdma_v4_0_ring_get_wptr(struct amdgpu_ring *ring)
626 struct amdgpu_device *adev = ring->adev;
629 if (ring->use_doorbell) {
630 /* XXX check if swapping is necessary on BE */
631 wptr = READ_ONCE(*((u64 *)ring->wptr_cpu_addr));
632 DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", wptr);
634 wptr = RREG32_SDMA(ring->me, mmSDMA0_GFX_RB_WPTR_HI);
636 wptr |= RREG32_SDMA(ring->me, mmSDMA0_GFX_RB_WPTR);
637 DRM_DEBUG("wptr before shift [%i] wptr == 0x%016llx\n",
645 * sdma_v4_0_ring_set_wptr - commit the write pointer
647 * @ring: amdgpu ring pointer
649 * Write the wptr back to the hardware (VEGA10+).
651 static void sdma_v4_0_ring_set_wptr(struct amdgpu_ring *ring)
653 struct amdgpu_device *adev = ring->adev;
655 DRM_DEBUG("Setting write pointer\n");
656 if (ring->use_doorbell) {
657 u64 *wb = (u64 *)ring->wptr_cpu_addr;
659 DRM_DEBUG("Using doorbell -- "
660 "wptr_offs == 0x%08x "
661 "lower_32_bits(ring->wptr << 2) == 0x%08x "
662 "upper_32_bits(ring->wptr << 2) == 0x%08x\n",
664 lower_32_bits(ring->wptr << 2),
665 upper_32_bits(ring->wptr << 2));
666 /* XXX check if swapping is necessary on BE */
667 WRITE_ONCE(*wb, (ring->wptr << 2));
668 DRM_DEBUG("calling WDOORBELL64(0x%08x, 0x%016llx)\n",
669 ring->doorbell_index, ring->wptr << 2);
670 WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
672 DRM_DEBUG("Not using doorbell -- "
673 "mmSDMA%i_GFX_RB_WPTR == 0x%08x "
674 "mmSDMA%i_GFX_RB_WPTR_HI == 0x%08x\n",
676 lower_32_bits(ring->wptr << 2),
678 upper_32_bits(ring->wptr << 2));
679 WREG32_SDMA(ring->me, mmSDMA0_GFX_RB_WPTR,
680 lower_32_bits(ring->wptr << 2));
681 WREG32_SDMA(ring->me, mmSDMA0_GFX_RB_WPTR_HI,
682 upper_32_bits(ring->wptr << 2));
687 * sdma_v4_0_page_ring_get_wptr - get the current write pointer
689 * @ring: amdgpu ring pointer
691 * Get the current wptr from the hardware (VEGA10+).
693 static uint64_t sdma_v4_0_page_ring_get_wptr(struct amdgpu_ring *ring)
695 struct amdgpu_device *adev = ring->adev;
698 if (ring->use_doorbell) {
699 /* XXX check if swapping is necessary on BE */
700 wptr = READ_ONCE(*((u64 *)ring->wptr_cpu_addr));
702 wptr = RREG32_SDMA(ring->me, mmSDMA0_PAGE_RB_WPTR_HI);
704 wptr |= RREG32_SDMA(ring->me, mmSDMA0_PAGE_RB_WPTR);
711 * sdma_v4_0_page_ring_set_wptr - commit the write pointer
713 * @ring: amdgpu ring pointer
715 * Write the wptr back to the hardware (VEGA10+).
717 static void sdma_v4_0_page_ring_set_wptr(struct amdgpu_ring *ring)
719 struct amdgpu_device *adev = ring->adev;
721 if (ring->use_doorbell) {
722 u64 *wb = (u64 *)ring->wptr_cpu_addr;
724 /* XXX check if swapping is necessary on BE */
725 WRITE_ONCE(*wb, (ring->wptr << 2));
726 WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
728 uint64_t wptr = ring->wptr << 2;
730 WREG32_SDMA(ring->me, mmSDMA0_PAGE_RB_WPTR,
731 lower_32_bits(wptr));
732 WREG32_SDMA(ring->me, mmSDMA0_PAGE_RB_WPTR_HI,
733 upper_32_bits(wptr));
737 static void sdma_v4_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
739 struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
742 for (i = 0; i < count; i++)
743 if (sdma && sdma->burst_nop && (i == 0))
744 amdgpu_ring_write(ring, ring->funcs->nop |
745 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
747 amdgpu_ring_write(ring, ring->funcs->nop);
751 * sdma_v4_0_ring_emit_ib - Schedule an IB on the DMA engine
753 * @ring: amdgpu ring pointer
754 * @job: job to retrieve vmid from
755 * @ib: IB object to schedule
758 * Schedule an IB in the DMA ring (VEGA10).
760 static void sdma_v4_0_ring_emit_ib(struct amdgpu_ring *ring,
761 struct amdgpu_job *job,
762 struct amdgpu_ib *ib,
765 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
767 /* IB packet must end on a 8 DW boundary */
768 sdma_v4_0_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7);
770 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
771 SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
772 /* base must be 32 byte aligned */
773 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
774 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
775 amdgpu_ring_write(ring, ib->length_dw);
776 amdgpu_ring_write(ring, 0);
777 amdgpu_ring_write(ring, 0);
781 static void sdma_v4_0_wait_reg_mem(struct amdgpu_ring *ring,
782 int mem_space, int hdp,
783 uint32_t addr0, uint32_t addr1,
784 uint32_t ref, uint32_t mask,
787 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
788 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(hdp) |
789 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(mem_space) |
790 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
793 amdgpu_ring_write(ring, addr0);
794 amdgpu_ring_write(ring, addr1);
797 amdgpu_ring_write(ring, addr0 << 2);
798 amdgpu_ring_write(ring, addr1 << 2);
800 amdgpu_ring_write(ring, ref); /* reference */
801 amdgpu_ring_write(ring, mask); /* mask */
802 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
803 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(inv)); /* retry count, poll interval */
807 * sdma_v4_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
809 * @ring: amdgpu ring pointer
811 * Emit an hdp flush packet on the requested DMA ring.
813 static void sdma_v4_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
815 struct amdgpu_device *adev = ring->adev;
816 u32 ref_and_mask = 0;
817 const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio.hdp_flush_reg;
819 ref_and_mask = nbio_hf_reg->ref_and_mask_sdma0 << ring->me;
821 sdma_v4_0_wait_reg_mem(ring, 0, 1,
822 adev->nbio.funcs->get_hdp_flush_done_offset(adev),
823 adev->nbio.funcs->get_hdp_flush_req_offset(adev),
824 ref_and_mask, ref_and_mask, 10);
828 * sdma_v4_0_ring_emit_fence - emit a fence on the DMA ring
830 * @ring: amdgpu ring pointer
832 * @seq: sequence number
833 * @flags: fence related flags
835 * Add a DMA fence packet to the ring to write
836 * the fence seq number and DMA trap packet to generate
837 * an interrupt if needed (VEGA10).
839 static void sdma_v4_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
842 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
843 /* write the fence */
844 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
845 /* zero in first two bits */
847 amdgpu_ring_write(ring, lower_32_bits(addr));
848 amdgpu_ring_write(ring, upper_32_bits(addr));
849 amdgpu_ring_write(ring, lower_32_bits(seq));
851 /* optionally write high bits as well */
854 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
855 /* zero in first two bits */
857 amdgpu_ring_write(ring, lower_32_bits(addr));
858 amdgpu_ring_write(ring, upper_32_bits(addr));
859 amdgpu_ring_write(ring, upper_32_bits(seq));
862 /* generate an interrupt */
863 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
864 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
869 * sdma_v4_0_gfx_enable - enable the gfx async dma engines
871 * @adev: amdgpu_device pointer
872 * @enable: enable SDMA RB/IB
873 * control the gfx async dma ring buffers (VEGA10).
875 static void sdma_v4_0_gfx_enable(struct amdgpu_device *adev, bool enable)
877 u32 rb_cntl, ib_cntl;
880 for (i = 0; i < adev->sdma.num_instances; i++) {
881 rb_cntl = RREG32_SDMA(i, mmSDMA0_GFX_RB_CNTL);
882 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, enable ? 1 : 0);
883 WREG32_SDMA(i, mmSDMA0_GFX_RB_CNTL, rb_cntl);
884 ib_cntl = RREG32_SDMA(i, mmSDMA0_GFX_IB_CNTL);
885 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, enable ? 1 : 0);
886 WREG32_SDMA(i, mmSDMA0_GFX_IB_CNTL, ib_cntl);
891 * sdma_v4_0_rlc_stop - stop the compute async dma engines
893 * @adev: amdgpu_device pointer
895 * Stop the compute async dma queues (VEGA10).
897 static void sdma_v4_0_rlc_stop(struct amdgpu_device *adev)
903 * sdma_v4_0_page_stop - stop the page async dma engines
905 * @adev: amdgpu_device pointer
907 * Stop the page async dma ring buffers (VEGA10).
909 static void sdma_v4_0_page_stop(struct amdgpu_device *adev)
911 u32 rb_cntl, ib_cntl;
914 for (i = 0; i < adev->sdma.num_instances; i++) {
915 rb_cntl = RREG32_SDMA(i, mmSDMA0_PAGE_RB_CNTL);
916 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_PAGE_RB_CNTL,
918 WREG32_SDMA(i, mmSDMA0_PAGE_RB_CNTL, rb_cntl);
919 ib_cntl = RREG32_SDMA(i, mmSDMA0_PAGE_IB_CNTL);
920 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_PAGE_IB_CNTL,
922 WREG32_SDMA(i, mmSDMA0_PAGE_IB_CNTL, ib_cntl);
927 * sdma_v4_0_ctx_switch_enable - stop the async dma engines context switch
929 * @adev: amdgpu_device pointer
930 * @enable: enable/disable the DMA MEs context switch.
932 * Halt or unhalt the async dma engines context switch (VEGA10).
934 static void sdma_v4_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
936 u32 f32_cntl, phase_quantum = 0;
939 if (amdgpu_sdma_phase_quantum) {
940 unsigned value = amdgpu_sdma_phase_quantum;
943 while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
944 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
945 value = (value + 1) >> 1;
948 if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
949 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
950 value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
951 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
952 unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
953 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
955 "clamping sdma_phase_quantum to %uK clock cycles\n",
959 value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
960 unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
963 for (i = 0; i < adev->sdma.num_instances; i++) {
964 f32_cntl = RREG32_SDMA(i, mmSDMA0_CNTL);
965 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
966 AUTO_CTXSW_ENABLE, enable ? 1 : 0);
967 if (enable && amdgpu_sdma_phase_quantum) {
968 WREG32_SDMA(i, mmSDMA0_PHASE0_QUANTUM, phase_quantum);
969 WREG32_SDMA(i, mmSDMA0_PHASE1_QUANTUM, phase_quantum);
970 WREG32_SDMA(i, mmSDMA0_PHASE2_QUANTUM, phase_quantum);
972 WREG32_SDMA(i, mmSDMA0_CNTL, f32_cntl);
975 * Enable SDMA utilization. Its only supported on
976 * Arcturus for the moment and firmware version 14
979 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) ==
980 IP_VERSION(4, 2, 2) &&
981 adev->sdma.instance[i].fw_version >= 14)
982 WREG32_SDMA(i, mmSDMA0_PUB_DUMMY_REG2, enable);
983 /* Extend page fault timeout to avoid interrupt storm */
984 WREG32_SDMA(i, mmSDMA0_UTCL1_TIMEOUT, 0x00800080);
990 * sdma_v4_0_enable - stop the async dma engines
992 * @adev: amdgpu_device pointer
993 * @enable: enable/disable the DMA MEs.
995 * Halt or unhalt the async dma engines (VEGA10).
997 static void sdma_v4_0_enable(struct amdgpu_device *adev, bool enable)
1003 sdma_v4_0_gfx_enable(adev, enable);
1004 sdma_v4_0_rlc_stop(adev);
1005 if (adev->sdma.has_page_queue)
1006 sdma_v4_0_page_stop(adev);
1009 for (i = 0; i < adev->sdma.num_instances; i++) {
1010 f32_cntl = RREG32_SDMA(i, mmSDMA0_F32_CNTL);
1011 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1);
1012 WREG32_SDMA(i, mmSDMA0_F32_CNTL, f32_cntl);
1017 * sdma_v4_0_rb_cntl - get parameters for rb_cntl
1019 static uint32_t sdma_v4_0_rb_cntl(struct amdgpu_ring *ring, uint32_t rb_cntl)
1021 /* Set ring buffer size in dwords */
1022 uint32_t rb_bufsz = order_base_2(ring->ring_size / 4);
1024 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
1026 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
1027 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
1028 RPTR_WRITEBACK_SWAP_ENABLE, 1);
1034 * sdma_v4_0_gfx_resume - setup and start the async dma engines
1036 * @adev: amdgpu_device pointer
1037 * @i: instance to resume
1039 * Set up the gfx DMA ring buffers and enable them (VEGA10).
1040 * Returns 0 for success, error for failure.
1042 static void sdma_v4_0_gfx_resume(struct amdgpu_device *adev, unsigned int i)
1044 struct amdgpu_ring *ring = &adev->sdma.instance[i].ring;
1045 u32 rb_cntl, ib_cntl, wptr_poll_cntl;
1047 u32 doorbell_offset;
1050 rb_cntl = RREG32_SDMA(i, mmSDMA0_GFX_RB_CNTL);
1051 rb_cntl = sdma_v4_0_rb_cntl(ring, rb_cntl);
1052 WREG32_SDMA(i, mmSDMA0_GFX_RB_CNTL, rb_cntl);
1054 /* Initialize the ring buffer's read and write pointers */
1055 WREG32_SDMA(i, mmSDMA0_GFX_RB_RPTR, 0);
1056 WREG32_SDMA(i, mmSDMA0_GFX_RB_RPTR_HI, 0);
1057 WREG32_SDMA(i, mmSDMA0_GFX_RB_WPTR, 0);
1058 WREG32_SDMA(i, mmSDMA0_GFX_RB_WPTR_HI, 0);
1060 /* set the wb address whether it's enabled or not */
1061 WREG32_SDMA(i, mmSDMA0_GFX_RB_RPTR_ADDR_HI,
1062 upper_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFF);
1063 WREG32_SDMA(i, mmSDMA0_GFX_RB_RPTR_ADDR_LO,
1064 lower_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFC);
1066 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
1067 RPTR_WRITEBACK_ENABLE, 1);
1069 WREG32_SDMA(i, mmSDMA0_GFX_RB_BASE, ring->gpu_addr >> 8);
1070 WREG32_SDMA(i, mmSDMA0_GFX_RB_BASE_HI, ring->gpu_addr >> 40);
1074 /* before programing wptr to a less value, need set minor_ptr_update first */
1075 WREG32_SDMA(i, mmSDMA0_GFX_MINOR_PTR_UPDATE, 1);
1077 doorbell = RREG32_SDMA(i, mmSDMA0_GFX_DOORBELL);
1078 doorbell_offset = RREG32_SDMA(i, mmSDMA0_GFX_DOORBELL_OFFSET);
1080 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE,
1081 ring->use_doorbell);
1082 doorbell_offset = REG_SET_FIELD(doorbell_offset,
1083 SDMA0_GFX_DOORBELL_OFFSET,
1084 OFFSET, ring->doorbell_index);
1085 WREG32_SDMA(i, mmSDMA0_GFX_DOORBELL, doorbell);
1086 WREG32_SDMA(i, mmSDMA0_GFX_DOORBELL_OFFSET, doorbell_offset);
1088 sdma_v4_0_ring_set_wptr(ring);
1090 /* set minor_ptr_update to 0 after wptr programed */
1091 WREG32_SDMA(i, mmSDMA0_GFX_MINOR_PTR_UPDATE, 0);
1093 /* setup the wptr shadow polling */
1094 wptr_gpu_addr = ring->wptr_gpu_addr;
1095 WREG32_SDMA(i, mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO,
1096 lower_32_bits(wptr_gpu_addr));
1097 WREG32_SDMA(i, mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI,
1098 upper_32_bits(wptr_gpu_addr));
1099 wptr_poll_cntl = RREG32_SDMA(i, mmSDMA0_GFX_RB_WPTR_POLL_CNTL);
1100 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
1101 SDMA0_GFX_RB_WPTR_POLL_CNTL,
1102 F32_POLL_ENABLE, amdgpu_sriov_vf(adev)? 1 : 0);
1103 WREG32_SDMA(i, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, wptr_poll_cntl);
1106 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
1107 WREG32_SDMA(i, mmSDMA0_GFX_RB_CNTL, rb_cntl);
1109 ib_cntl = RREG32_SDMA(i, mmSDMA0_GFX_IB_CNTL);
1110 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
1112 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
1114 /* enable DMA IBs */
1115 WREG32_SDMA(i, mmSDMA0_GFX_IB_CNTL, ib_cntl);
1119 * sdma_v4_0_page_resume - setup and start the async dma engines
1121 * @adev: amdgpu_device pointer
1122 * @i: instance to resume
1124 * Set up the page DMA ring buffers and enable them (VEGA10).
1125 * Returns 0 for success, error for failure.
1127 static void sdma_v4_0_page_resume(struct amdgpu_device *adev, unsigned int i)
1129 struct amdgpu_ring *ring = &adev->sdma.instance[i].page;
1130 u32 rb_cntl, ib_cntl, wptr_poll_cntl;
1132 u32 doorbell_offset;
1135 rb_cntl = RREG32_SDMA(i, mmSDMA0_PAGE_RB_CNTL);
1136 rb_cntl = sdma_v4_0_rb_cntl(ring, rb_cntl);
1137 WREG32_SDMA(i, mmSDMA0_PAGE_RB_CNTL, rb_cntl);
1139 /* Initialize the ring buffer's read and write pointers */
1140 WREG32_SDMA(i, mmSDMA0_PAGE_RB_RPTR, 0);
1141 WREG32_SDMA(i, mmSDMA0_PAGE_RB_RPTR_HI, 0);
1142 WREG32_SDMA(i, mmSDMA0_PAGE_RB_WPTR, 0);
1143 WREG32_SDMA(i, mmSDMA0_PAGE_RB_WPTR_HI, 0);
1145 /* set the wb address whether it's enabled or not */
1146 WREG32_SDMA(i, mmSDMA0_PAGE_RB_RPTR_ADDR_HI,
1147 upper_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFF);
1148 WREG32_SDMA(i, mmSDMA0_PAGE_RB_RPTR_ADDR_LO,
1149 lower_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFC);
1151 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_PAGE_RB_CNTL,
1152 RPTR_WRITEBACK_ENABLE, 1);
1154 WREG32_SDMA(i, mmSDMA0_PAGE_RB_BASE, ring->gpu_addr >> 8);
1155 WREG32_SDMA(i, mmSDMA0_PAGE_RB_BASE_HI, ring->gpu_addr >> 40);
1159 /* before programing wptr to a less value, need set minor_ptr_update first */
1160 WREG32_SDMA(i, mmSDMA0_PAGE_MINOR_PTR_UPDATE, 1);
1162 doorbell = RREG32_SDMA(i, mmSDMA0_PAGE_DOORBELL);
1163 doorbell_offset = RREG32_SDMA(i, mmSDMA0_PAGE_DOORBELL_OFFSET);
1165 doorbell = REG_SET_FIELD(doorbell, SDMA0_PAGE_DOORBELL, ENABLE,
1166 ring->use_doorbell);
1167 doorbell_offset = REG_SET_FIELD(doorbell_offset,
1168 SDMA0_PAGE_DOORBELL_OFFSET,
1169 OFFSET, ring->doorbell_index);
1170 WREG32_SDMA(i, mmSDMA0_PAGE_DOORBELL, doorbell);
1171 WREG32_SDMA(i, mmSDMA0_PAGE_DOORBELL_OFFSET, doorbell_offset);
1173 /* paging queue doorbell range is setup at sdma_v4_0_gfx_resume */
1174 sdma_v4_0_page_ring_set_wptr(ring);
1176 /* set minor_ptr_update to 0 after wptr programed */
1177 WREG32_SDMA(i, mmSDMA0_PAGE_MINOR_PTR_UPDATE, 0);
1179 /* setup the wptr shadow polling */
1180 wptr_gpu_addr = ring->wptr_gpu_addr;
1181 WREG32_SDMA(i, mmSDMA0_PAGE_RB_WPTR_POLL_ADDR_LO,
1182 lower_32_bits(wptr_gpu_addr));
1183 WREG32_SDMA(i, mmSDMA0_PAGE_RB_WPTR_POLL_ADDR_HI,
1184 upper_32_bits(wptr_gpu_addr));
1185 wptr_poll_cntl = RREG32_SDMA(i, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL);
1186 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
1187 SDMA0_PAGE_RB_WPTR_POLL_CNTL,
1188 F32_POLL_ENABLE, amdgpu_sriov_vf(adev)? 1 : 0);
1189 WREG32_SDMA(i, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL, wptr_poll_cntl);
1192 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_PAGE_RB_CNTL, RB_ENABLE, 1);
1193 WREG32_SDMA(i, mmSDMA0_PAGE_RB_CNTL, rb_cntl);
1195 ib_cntl = RREG32_SDMA(i, mmSDMA0_PAGE_IB_CNTL);
1196 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_PAGE_IB_CNTL, IB_ENABLE, 1);
1198 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_PAGE_IB_CNTL, IB_SWAP_ENABLE, 1);
1200 /* enable DMA IBs */
1201 WREG32_SDMA(i, mmSDMA0_PAGE_IB_CNTL, ib_cntl);
1205 sdma_v4_1_update_power_gating(struct amdgpu_device *adev, bool enable)
1209 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_SDMA)) {
1210 /* enable idle interrupt */
1211 def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
1212 data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
1215 WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
1217 /* disable idle interrupt */
1218 def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
1219 data &= ~SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
1221 WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
1225 static void sdma_v4_1_init_power_gating(struct amdgpu_device *adev)
1229 /* Enable HW based PG. */
1230 def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
1231 data |= SDMA0_POWER_CNTL__PG_CNTL_ENABLE_MASK;
1233 WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
1235 /* enable interrupt */
1236 def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
1237 data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
1239 WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
1241 /* Configure hold time to filter in-valid power on/off request. Use default right now */
1242 def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
1243 data &= ~SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK;
1244 data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK);
1245 /* Configure switch time for hysteresis purpose. Use default right now */
1246 data &= ~SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK;
1247 data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK);
1249 WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
1252 static void sdma_v4_0_init_pg(struct amdgpu_device *adev)
1254 if (!(adev->pg_flags & AMD_PG_SUPPORT_SDMA))
1257 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
1258 case IP_VERSION(4, 1, 0):
1259 case IP_VERSION(4, 1, 1):
1260 case IP_VERSION(4, 1, 2):
1261 sdma_v4_1_init_power_gating(adev);
1262 sdma_v4_1_update_power_gating(adev, true);
1270 * sdma_v4_0_rlc_resume - setup and start the async dma engines
1272 * @adev: amdgpu_device pointer
1274 * Set up the compute DMA queues and enable them (VEGA10).
1275 * Returns 0 for success, error for failure.
1277 static int sdma_v4_0_rlc_resume(struct amdgpu_device *adev)
1279 sdma_v4_0_init_pg(adev);
1285 * sdma_v4_0_load_microcode - load the sDMA ME ucode
1287 * @adev: amdgpu_device pointer
1289 * Loads the sDMA0/1 ucode.
1290 * Returns 0 for success, -EINVAL if the ucode is not available.
1292 static int sdma_v4_0_load_microcode(struct amdgpu_device *adev)
1294 const struct sdma_firmware_header_v1_0 *hdr;
1295 const __le32 *fw_data;
1300 sdma_v4_0_enable(adev, false);
1302 for (i = 0; i < adev->sdma.num_instances; i++) {
1303 if (!adev->sdma.instance[i].fw)
1306 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
1307 amdgpu_ucode_print_sdma_hdr(&hdr->header);
1308 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
1310 fw_data = (const __le32 *)
1311 (adev->sdma.instance[i].fw->data +
1312 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1314 WREG32_SDMA(i, mmSDMA0_UCODE_ADDR, 0);
1316 for (j = 0; j < fw_size; j++)
1317 WREG32_SDMA(i, mmSDMA0_UCODE_DATA,
1318 le32_to_cpup(fw_data++));
1320 WREG32_SDMA(i, mmSDMA0_UCODE_ADDR,
1321 adev->sdma.instance[i].fw_version);
1328 * sdma_v4_0_start - setup and start the async dma engines
1330 * @adev: amdgpu_device pointer
1332 * Set up the DMA engines and enable them (VEGA10).
1333 * Returns 0 for success, error for failure.
1335 static int sdma_v4_0_start(struct amdgpu_device *adev)
1337 struct amdgpu_ring *ring;
1340 if (amdgpu_sriov_vf(adev)) {
1341 sdma_v4_0_ctx_switch_enable(adev, false);
1342 sdma_v4_0_enable(adev, false);
1345 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1346 r = sdma_v4_0_load_microcode(adev);
1351 /* unhalt the MEs */
1352 sdma_v4_0_enable(adev, true);
1353 /* enable sdma ring preemption */
1354 sdma_v4_0_ctx_switch_enable(adev, true);
1357 /* start the gfx rings and rlc compute queues */
1358 for (i = 0; i < adev->sdma.num_instances; i++) {
1361 WREG32_SDMA(i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL, 0);
1362 sdma_v4_0_gfx_resume(adev, i);
1363 if (adev->sdma.has_page_queue)
1364 sdma_v4_0_page_resume(adev, i);
1366 /* set utc l1 enable flag always to 1 */
1367 temp = RREG32_SDMA(i, mmSDMA0_CNTL);
1368 temp = REG_SET_FIELD(temp, SDMA0_CNTL, UTC_L1_ENABLE, 1);
1369 WREG32_SDMA(i, mmSDMA0_CNTL, temp);
1371 if (!amdgpu_sriov_vf(adev)) {
1373 temp = RREG32_SDMA(i, mmSDMA0_F32_CNTL);
1374 temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0);
1375 WREG32_SDMA(i, mmSDMA0_F32_CNTL, temp);
1379 if (amdgpu_sriov_vf(adev)) {
1380 sdma_v4_0_ctx_switch_enable(adev, true);
1381 sdma_v4_0_enable(adev, true);
1383 r = sdma_v4_0_rlc_resume(adev);
1388 for (i = 0; i < adev->sdma.num_instances; i++) {
1389 ring = &adev->sdma.instance[i].ring;
1391 r = amdgpu_ring_test_helper(ring);
1395 if (adev->sdma.has_page_queue) {
1396 struct amdgpu_ring *page = &adev->sdma.instance[i].page;
1398 r = amdgpu_ring_test_helper(page);
1408 * sdma_v4_0_ring_test_ring - simple async dma engine test
1410 * @ring: amdgpu_ring structure holding ring information
1412 * Test the DMA engine by writing using it to write an
1413 * value to memory. (VEGA10).
1414 * Returns 0 for success, error for failure.
1416 static int sdma_v4_0_ring_test_ring(struct amdgpu_ring *ring)
1418 struct amdgpu_device *adev = ring->adev;
1425 r = amdgpu_device_wb_get(adev, &index);
1429 gpu_addr = adev->wb.gpu_addr + (index * 4);
1431 adev->wb.wb[index] = cpu_to_le32(tmp);
1433 r = amdgpu_ring_alloc(ring, 5);
1437 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
1438 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
1439 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
1440 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
1441 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0));
1442 amdgpu_ring_write(ring, 0xDEADBEEF);
1443 amdgpu_ring_commit(ring);
1445 for (i = 0; i < adev->usec_timeout; i++) {
1446 tmp = le32_to_cpu(adev->wb.wb[index]);
1447 if (tmp == 0xDEADBEEF)
1452 if (i >= adev->usec_timeout)
1456 amdgpu_device_wb_free(adev, index);
1461 * sdma_v4_0_ring_test_ib - test an IB on the DMA engine
1463 * @ring: amdgpu_ring structure holding ring information
1464 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1466 * Test a simple IB in the DMA ring (VEGA10).
1467 * Returns 0 on success, error on failure.
1469 static int sdma_v4_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1471 struct amdgpu_device *adev = ring->adev;
1472 struct amdgpu_ib ib;
1473 struct dma_fence *f = NULL;
1479 r = amdgpu_device_wb_get(adev, &index);
1483 gpu_addr = adev->wb.gpu_addr + (index * 4);
1485 adev->wb.wb[index] = cpu_to_le32(tmp);
1486 memset(&ib, 0, sizeof(ib));
1487 r = amdgpu_ib_get(adev, NULL, 256,
1488 AMDGPU_IB_POOL_DIRECT, &ib);
1492 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
1493 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
1494 ib.ptr[1] = lower_32_bits(gpu_addr);
1495 ib.ptr[2] = upper_32_bits(gpu_addr);
1496 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0);
1497 ib.ptr[4] = 0xDEADBEEF;
1498 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
1499 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
1500 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
1503 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1507 r = dma_fence_wait_timeout(f, false, timeout);
1514 tmp = le32_to_cpu(adev->wb.wb[index]);
1515 if (tmp == 0xDEADBEEF)
1521 amdgpu_ib_free(adev, &ib, NULL);
1524 amdgpu_device_wb_free(adev, index);
1530 * sdma_v4_0_vm_copy_pte - update PTEs by copying them from the GART
1532 * @ib: indirect buffer to fill with commands
1533 * @pe: addr of the page entry
1534 * @src: src addr to copy from
1535 * @count: number of page entries to update
1537 * Update PTEs by copying them from the GART using sDMA (VEGA10).
1539 static void sdma_v4_0_vm_copy_pte(struct amdgpu_ib *ib,
1540 uint64_t pe, uint64_t src,
1543 unsigned bytes = count * 8;
1545 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1546 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1547 ib->ptr[ib->length_dw++] = bytes - 1;
1548 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1549 ib->ptr[ib->length_dw++] = lower_32_bits(src);
1550 ib->ptr[ib->length_dw++] = upper_32_bits(src);
1551 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1552 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1557 * sdma_v4_0_vm_write_pte - update PTEs by writing them manually
1559 * @ib: indirect buffer to fill with commands
1560 * @pe: addr of the page entry
1561 * @value: dst addr to write into pe
1562 * @count: number of page entries to update
1563 * @incr: increase next addr by incr bytes
1565 * Update PTEs by writing them manually using sDMA (VEGA10).
1567 static void sdma_v4_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
1568 uint64_t value, unsigned count,
1571 unsigned ndw = count * 2;
1573 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
1574 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
1575 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1576 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1577 ib->ptr[ib->length_dw++] = ndw - 1;
1578 for (; ndw > 0; ndw -= 2) {
1579 ib->ptr[ib->length_dw++] = lower_32_bits(value);
1580 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1586 * sdma_v4_0_vm_set_pte_pde - update the page tables using sDMA
1588 * @ib: indirect buffer to fill with commands
1589 * @pe: addr of the page entry
1590 * @addr: dst addr to write into pe
1591 * @count: number of page entries to update
1592 * @incr: increase next addr by incr bytes
1593 * @flags: access flags
1595 * Update the page tables using sDMA (VEGA10).
1597 static void sdma_v4_0_vm_set_pte_pde(struct amdgpu_ib *ib,
1599 uint64_t addr, unsigned count,
1600 uint32_t incr, uint64_t flags)
1602 /* for physically contiguous pages (vram) */
1603 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_PTEPDE);
1604 ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
1605 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1606 ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
1607 ib->ptr[ib->length_dw++] = upper_32_bits(flags);
1608 ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
1609 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
1610 ib->ptr[ib->length_dw++] = incr; /* increment size */
1611 ib->ptr[ib->length_dw++] = 0;
1612 ib->ptr[ib->length_dw++] = count - 1; /* number of entries */
1616 * sdma_v4_0_ring_pad_ib - pad the IB to the required number of dw
1618 * @ring: amdgpu_ring structure holding ring information
1619 * @ib: indirect buffer to fill with padding
1621 static void sdma_v4_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
1623 struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
1627 pad_count = (-ib->length_dw) & 7;
1628 for (i = 0; i < pad_count; i++)
1629 if (sdma && sdma->burst_nop && (i == 0))
1630 ib->ptr[ib->length_dw++] =
1631 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1632 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1634 ib->ptr[ib->length_dw++] =
1635 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
1640 * sdma_v4_0_ring_emit_pipeline_sync - sync the pipeline
1642 * @ring: amdgpu_ring pointer
1644 * Make sure all previous operations are completed (CIK).
1646 static void sdma_v4_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
1648 uint32_t seq = ring->fence_drv.sync_seq;
1649 uint64_t addr = ring->fence_drv.gpu_addr;
1652 sdma_v4_0_wait_reg_mem(ring, 1, 0,
1654 upper_32_bits(addr) & 0xffffffff,
1655 seq, 0xffffffff, 4);
1660 * sdma_v4_0_ring_emit_vm_flush - vm flush using sDMA
1662 * @ring: amdgpu_ring pointer
1663 * @vmid: vmid number to use
1666 * Update the page table base and flush the VM TLB
1667 * using sDMA (VEGA10).
1669 static void sdma_v4_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1670 unsigned vmid, uint64_t pd_addr)
1672 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
1675 static void sdma_v4_0_ring_emit_wreg(struct amdgpu_ring *ring,
1676 uint32_t reg, uint32_t val)
1678 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1679 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1680 amdgpu_ring_write(ring, reg);
1681 amdgpu_ring_write(ring, val);
1684 static void sdma_v4_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
1685 uint32_t val, uint32_t mask)
1687 sdma_v4_0_wait_reg_mem(ring, 0, 0, reg, 0, val, mask, 10);
1690 static bool sdma_v4_0_fw_support_paging_queue(struct amdgpu_device *adev)
1692 uint fw_version = adev->sdma.instance[0].fw_version;
1694 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
1695 case IP_VERSION(4, 0, 0):
1696 return fw_version >= 430;
1697 case IP_VERSION(4, 0, 1):
1698 /*return fw_version >= 31;*/
1700 case IP_VERSION(4, 2, 0):
1701 return fw_version >= 123;
1707 static int sdma_v4_0_early_init(void *handle)
1709 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1712 r = sdma_v4_0_init_microcode(adev);
1716 /* TODO: Page queue breaks driver reload under SRIOV */
1717 if ((amdgpu_ip_version(adev, SDMA0_HWIP, 0) == IP_VERSION(4, 0, 0)) &&
1718 amdgpu_sriov_vf((adev)))
1719 adev->sdma.has_page_queue = false;
1720 else if (sdma_v4_0_fw_support_paging_queue(adev))
1721 adev->sdma.has_page_queue = true;
1723 sdma_v4_0_set_ring_funcs(adev);
1724 sdma_v4_0_set_buffer_funcs(adev);
1725 sdma_v4_0_set_vm_pte_funcs(adev);
1726 sdma_v4_0_set_irq_funcs(adev);
1727 sdma_v4_0_set_ras_funcs(adev);
1732 static int sdma_v4_0_process_ras_data_cb(struct amdgpu_device *adev,
1734 struct amdgpu_iv_entry *entry);
1736 static int sdma_v4_0_late_init(void *handle)
1738 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1740 sdma_v4_0_setup_ulv(adev);
1742 if (!amdgpu_persistent_edc_harvesting_supported(adev))
1743 amdgpu_ras_reset_error_count(adev, AMDGPU_RAS_BLOCK__SDMA);
1748 static int sdma_v4_0_sw_init(void *handle)
1750 struct amdgpu_ring *ring;
1752 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1754 /* SDMA trap event */
1755 for (i = 0; i < adev->sdma.num_instances; i++) {
1756 r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
1757 SDMA0_4_0__SRCID__SDMA_TRAP,
1758 &adev->sdma.trap_irq);
1763 /* SDMA SRAM ECC event */
1764 for (i = 0; i < adev->sdma.num_instances; i++) {
1765 r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
1766 SDMA0_4_0__SRCID__SDMA_SRAM_ECC,
1767 &adev->sdma.ecc_irq);
1772 /* SDMA VM_HOLE/DOORBELL_INV/POLL_TIMEOUT/SRBM_WRITE_PROTECTION event*/
1773 for (i = 0; i < adev->sdma.num_instances; i++) {
1774 r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
1775 SDMA0_4_0__SRCID__SDMA_VM_HOLE,
1776 &adev->sdma.vm_hole_irq);
1780 r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
1781 SDMA0_4_0__SRCID__SDMA_DOORBELL_INVALID,
1782 &adev->sdma.doorbell_invalid_irq);
1786 r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
1787 SDMA0_4_0__SRCID__SDMA_POLL_TIMEOUT,
1788 &adev->sdma.pool_timeout_irq);
1792 r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
1793 SDMA0_4_0__SRCID__SDMA_SRBMWRITE,
1794 &adev->sdma.srbm_write_irq);
1799 for (i = 0; i < adev->sdma.num_instances; i++) {
1800 ring = &adev->sdma.instance[i].ring;
1801 ring->ring_obj = NULL;
1802 ring->use_doorbell = true;
1804 DRM_DEBUG("SDMA %d use_doorbell being set to: [%s]\n", i,
1805 ring->use_doorbell?"true":"false");
1807 /* doorbell size is 2 dwords, get DWORD offset */
1808 ring->doorbell_index = adev->doorbell_index.sdma_engine[i] << 1;
1811 * On Arcturus, SDMA instance 5~7 has a different vmhub
1812 * type(AMDGPU_MMHUB1).
1814 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) ==
1815 IP_VERSION(4, 2, 2) &&
1817 ring->vm_hub = AMDGPU_MMHUB1(0);
1819 ring->vm_hub = AMDGPU_MMHUB0(0);
1821 sprintf(ring->name, "sdma%d", i);
1822 r = amdgpu_ring_init(adev, ring, 1024, &adev->sdma.trap_irq,
1823 AMDGPU_SDMA_IRQ_INSTANCE0 + i,
1824 AMDGPU_RING_PRIO_DEFAULT, NULL);
1828 if (adev->sdma.has_page_queue) {
1829 ring = &adev->sdma.instance[i].page;
1830 ring->ring_obj = NULL;
1831 ring->use_doorbell = true;
1833 /* paging queue use same doorbell index/routing as gfx queue
1834 * with 0x400 (4096 dwords) offset on second doorbell page
1836 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) >=
1837 IP_VERSION(4, 0, 0) &&
1838 amdgpu_ip_version(adev, SDMA0_HWIP, 0) <
1839 IP_VERSION(4, 2, 0)) {
1840 ring->doorbell_index =
1841 adev->doorbell_index.sdma_engine[i] << 1;
1842 ring->doorbell_index += 0x400;
1844 /* From vega20, the sdma_doorbell_range in 1st
1845 * doorbell page is reserved for page queue.
1847 ring->doorbell_index =
1848 (adev->doorbell_index.sdma_engine[i] + 1) << 1;
1851 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) ==
1852 IP_VERSION(4, 2, 2) &&
1854 ring->vm_hub = AMDGPU_MMHUB1(0);
1856 ring->vm_hub = AMDGPU_MMHUB0(0);
1858 sprintf(ring->name, "page%d", i);
1859 r = amdgpu_ring_init(adev, ring, 1024,
1860 &adev->sdma.trap_irq,
1861 AMDGPU_SDMA_IRQ_INSTANCE0 + i,
1862 AMDGPU_RING_PRIO_DEFAULT, NULL);
1868 if (amdgpu_sdma_ras_sw_init(adev)) {
1869 dev_err(adev->dev, "Failed to initialize sdma ras block!\n");
1876 static int sdma_v4_0_sw_fini(void *handle)
1878 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1881 for (i = 0; i < adev->sdma.num_instances; i++) {
1882 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
1883 if (adev->sdma.has_page_queue)
1884 amdgpu_ring_fini(&adev->sdma.instance[i].page);
1887 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) == IP_VERSION(4, 2, 2) ||
1888 amdgpu_ip_version(adev, SDMA0_HWIP, 0) == IP_VERSION(4, 4, 0))
1889 amdgpu_sdma_destroy_inst_ctx(adev, true);
1891 amdgpu_sdma_destroy_inst_ctx(adev, false);
1896 static int sdma_v4_0_hw_init(void *handle)
1898 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1900 if (adev->flags & AMD_IS_APU)
1901 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_SDMA, false);
1903 if (!amdgpu_sriov_vf(adev))
1904 sdma_v4_0_init_golden_registers(adev);
1906 return sdma_v4_0_start(adev);
1909 static int sdma_v4_0_hw_fini(void *handle)
1911 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1914 if (amdgpu_sriov_vf(adev))
1917 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__SDMA)) {
1918 for (i = 0; i < adev->sdma.num_instances; i++) {
1919 amdgpu_irq_put(adev, &adev->sdma.ecc_irq,
1920 AMDGPU_SDMA_IRQ_INSTANCE0 + i);
1924 sdma_v4_0_ctx_switch_enable(adev, false);
1925 sdma_v4_0_enable(adev, false);
1927 if (adev->flags & AMD_IS_APU)
1928 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_SDMA, true);
1933 static int sdma_v4_0_suspend(void *handle)
1935 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1937 /* SMU saves SDMA state for us */
1938 if (adev->in_s0ix) {
1939 sdma_v4_0_gfx_enable(adev, false);
1943 return sdma_v4_0_hw_fini(adev);
1946 static int sdma_v4_0_resume(void *handle)
1948 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1950 /* SMU restores SDMA state for us */
1951 if (adev->in_s0ix) {
1952 sdma_v4_0_enable(adev, true);
1953 sdma_v4_0_gfx_enable(adev, true);
1957 return sdma_v4_0_hw_init(adev);
1960 static bool sdma_v4_0_is_idle(void *handle)
1962 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1965 for (i = 0; i < adev->sdma.num_instances; i++) {
1966 u32 tmp = RREG32_SDMA(i, mmSDMA0_STATUS_REG);
1968 if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
1975 static int sdma_v4_0_wait_for_idle(void *handle)
1978 u32 sdma[AMDGPU_MAX_SDMA_INSTANCES];
1979 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1981 for (i = 0; i < adev->usec_timeout; i++) {
1982 for (j = 0; j < adev->sdma.num_instances; j++) {
1983 sdma[j] = RREG32_SDMA(j, mmSDMA0_STATUS_REG);
1984 if (!(sdma[j] & SDMA0_STATUS_REG__IDLE_MASK))
1987 if (j == adev->sdma.num_instances)
1994 static int sdma_v4_0_soft_reset(void *handle)
2001 static int sdma_v4_0_set_trap_irq_state(struct amdgpu_device *adev,
2002 struct amdgpu_irq_src *source,
2004 enum amdgpu_interrupt_state state)
2008 sdma_cntl = RREG32_SDMA(type, mmSDMA0_CNTL);
2009 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE,
2010 state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
2011 WREG32_SDMA(type, mmSDMA0_CNTL, sdma_cntl);
2016 static int sdma_v4_0_process_trap_irq(struct amdgpu_device *adev,
2017 struct amdgpu_irq_src *source,
2018 struct amdgpu_iv_entry *entry)
2022 DRM_DEBUG("IH: SDMA trap\n");
2023 instance = sdma_v4_0_irq_id_to_seq(entry->client_id);
2027 switch (entry->ring_id) {
2029 amdgpu_fence_process(&adev->sdma.instance[instance].ring);
2032 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) ==
2033 IP_VERSION(4, 2, 0))
2034 amdgpu_fence_process(&adev->sdma.instance[instance].page);
2040 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) !=
2041 IP_VERSION(4, 2, 0))
2042 amdgpu_fence_process(&adev->sdma.instance[instance].page);
2048 static int sdma_v4_0_process_ras_data_cb(struct amdgpu_device *adev,
2050 struct amdgpu_iv_entry *entry)
2054 /* When “Full RAS” is enabled, the per-IP interrupt sources should
2055 * be disabled and the driver should only look for the aggregated
2056 * interrupt via sync flood
2058 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX))
2061 instance = sdma_v4_0_irq_id_to_seq(entry->client_id);
2065 amdgpu_sdma_process_ras_data_cb(adev, err_data, entry);
2068 return AMDGPU_RAS_SUCCESS;
2071 static int sdma_v4_0_process_illegal_inst_irq(struct amdgpu_device *adev,
2072 struct amdgpu_irq_src *source,
2073 struct amdgpu_iv_entry *entry)
2077 DRM_ERROR("Illegal instruction in SDMA command stream\n");
2079 instance = sdma_v4_0_irq_id_to_seq(entry->client_id);
2083 switch (entry->ring_id) {
2085 drm_sched_fault(&adev->sdma.instance[instance].ring.sched);
2091 static int sdma_v4_0_set_ecc_irq_state(struct amdgpu_device *adev,
2092 struct amdgpu_irq_src *source,
2094 enum amdgpu_interrupt_state state)
2096 u32 sdma_edc_config;
2098 sdma_edc_config = RREG32_SDMA(type, mmSDMA0_EDC_CONFIG);
2099 sdma_edc_config = REG_SET_FIELD(sdma_edc_config, SDMA0_EDC_CONFIG, ECC_INT_ENABLE,
2100 state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
2101 WREG32_SDMA(type, mmSDMA0_EDC_CONFIG, sdma_edc_config);
2106 static int sdma_v4_0_print_iv_entry(struct amdgpu_device *adev,
2107 struct amdgpu_iv_entry *entry)
2110 struct amdgpu_task_info *task_info;
2113 instance = sdma_v4_0_irq_id_to_seq(entry->client_id);
2114 if (instance < 0 || instance >= adev->sdma.num_instances) {
2115 dev_err(adev->dev, "sdma instance invalid %d\n", instance);
2119 addr = (u64)entry->src_data[0] << 12;
2120 addr |= ((u64)entry->src_data[1] & 0xf) << 44;
2122 dev_dbg_ratelimited(adev->dev,
2123 "[sdma%d] address:0x%016llx src_id:%u ring:%u vmid:%u pasid:%u\n",
2124 instance, addr, entry->src_id, entry->ring_id, entry->vmid,
2127 task_info = amdgpu_vm_get_task_info_pasid(adev, entry->pasid);
2129 dev_dbg_ratelimited(adev->dev,
2130 " for process %s pid %d thread %s pid %d\n",
2131 task_info->process_name, task_info->tgid,
2132 task_info->task_name, task_info->pid);
2133 amdgpu_vm_put_task_info(task_info);
2139 static int sdma_v4_0_process_vm_hole_irq(struct amdgpu_device *adev,
2140 struct amdgpu_irq_src *source,
2141 struct amdgpu_iv_entry *entry)
2143 dev_dbg_ratelimited(adev->dev, "MC or SEM address in VM hole\n");
2144 sdma_v4_0_print_iv_entry(adev, entry);
2148 static int sdma_v4_0_process_doorbell_invalid_irq(struct amdgpu_device *adev,
2149 struct amdgpu_irq_src *source,
2150 struct amdgpu_iv_entry *entry)
2152 dev_dbg_ratelimited(adev->dev, "SDMA received a doorbell from BIF with byte_enable !=0xff\n");
2153 sdma_v4_0_print_iv_entry(adev, entry);
2157 static int sdma_v4_0_process_pool_timeout_irq(struct amdgpu_device *adev,
2158 struct amdgpu_irq_src *source,
2159 struct amdgpu_iv_entry *entry)
2161 dev_dbg_ratelimited(adev->dev,
2162 "Polling register/memory timeout executing POLL_REG/MEM with finite timer\n");
2163 sdma_v4_0_print_iv_entry(adev, entry);
2167 static int sdma_v4_0_process_srbm_write_irq(struct amdgpu_device *adev,
2168 struct amdgpu_irq_src *source,
2169 struct amdgpu_iv_entry *entry)
2171 dev_dbg_ratelimited(adev->dev,
2172 "SDMA gets an Register Write SRBM_WRITE command in non-privilege command buffer\n");
2173 sdma_v4_0_print_iv_entry(adev, entry);
2177 static void sdma_v4_0_update_medium_grain_clock_gating(
2178 struct amdgpu_device *adev,
2184 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
2185 for (i = 0; i < adev->sdma.num_instances; i++) {
2186 def = data = RREG32_SDMA(i, mmSDMA0_CLK_CTRL);
2187 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
2188 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
2189 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
2190 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
2191 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
2192 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
2193 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
2194 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
2196 WREG32_SDMA(i, mmSDMA0_CLK_CTRL, data);
2199 for (i = 0; i < adev->sdma.num_instances; i++) {
2200 def = data = RREG32_SDMA(i, mmSDMA0_CLK_CTRL);
2201 data |= (SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
2202 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
2203 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
2204 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
2205 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
2206 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
2207 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
2208 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
2210 WREG32_SDMA(i, mmSDMA0_CLK_CTRL, data);
2216 static void sdma_v4_0_update_medium_grain_light_sleep(
2217 struct amdgpu_device *adev,
2223 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
2224 for (i = 0; i < adev->sdma.num_instances; i++) {
2225 /* 1-not override: enable sdma mem light sleep */
2226 def = data = RREG32_SDMA(0, mmSDMA0_POWER_CNTL);
2227 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
2229 WREG32_SDMA(0, mmSDMA0_POWER_CNTL, data);
2232 for (i = 0; i < adev->sdma.num_instances; i++) {
2233 /* 0-override:disable sdma mem light sleep */
2234 def = data = RREG32_SDMA(0, mmSDMA0_POWER_CNTL);
2235 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
2237 WREG32_SDMA(0, mmSDMA0_POWER_CNTL, data);
2242 static int sdma_v4_0_set_clockgating_state(void *handle,
2243 enum amd_clockgating_state state)
2245 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2247 if (amdgpu_sriov_vf(adev))
2250 sdma_v4_0_update_medium_grain_clock_gating(adev,
2251 state == AMD_CG_STATE_GATE);
2252 sdma_v4_0_update_medium_grain_light_sleep(adev,
2253 state == AMD_CG_STATE_GATE);
2257 static int sdma_v4_0_set_powergating_state(void *handle,
2258 enum amd_powergating_state state)
2260 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2262 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
2263 case IP_VERSION(4, 1, 0):
2264 case IP_VERSION(4, 1, 1):
2265 case IP_VERSION(4, 1, 2):
2266 sdma_v4_1_update_power_gating(adev,
2267 state == AMD_PG_STATE_GATE);
2276 static void sdma_v4_0_get_clockgating_state(void *handle, u64 *flags)
2278 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2281 if (amdgpu_sriov_vf(adev))
2284 /* AMD_CG_SUPPORT_SDMA_MGCG */
2285 data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
2286 if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK))
2287 *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
2289 /* AMD_CG_SUPPORT_SDMA_LS */
2290 data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
2291 if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
2292 *flags |= AMD_CG_SUPPORT_SDMA_LS;
2295 const struct amd_ip_funcs sdma_v4_0_ip_funcs = {
2296 .name = "sdma_v4_0",
2297 .early_init = sdma_v4_0_early_init,
2298 .late_init = sdma_v4_0_late_init,
2299 .sw_init = sdma_v4_0_sw_init,
2300 .sw_fini = sdma_v4_0_sw_fini,
2301 .hw_init = sdma_v4_0_hw_init,
2302 .hw_fini = sdma_v4_0_hw_fini,
2303 .suspend = sdma_v4_0_suspend,
2304 .resume = sdma_v4_0_resume,
2305 .is_idle = sdma_v4_0_is_idle,
2306 .wait_for_idle = sdma_v4_0_wait_for_idle,
2307 .soft_reset = sdma_v4_0_soft_reset,
2308 .set_clockgating_state = sdma_v4_0_set_clockgating_state,
2309 .set_powergating_state = sdma_v4_0_set_powergating_state,
2310 .get_clockgating_state = sdma_v4_0_get_clockgating_state,
2313 static const struct amdgpu_ring_funcs sdma_v4_0_ring_funcs = {
2314 .type = AMDGPU_RING_TYPE_SDMA,
2316 .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
2317 .support_64bit_ptrs = true,
2318 .secure_submission_supported = true,
2319 .get_rptr = sdma_v4_0_ring_get_rptr,
2320 .get_wptr = sdma_v4_0_ring_get_wptr,
2321 .set_wptr = sdma_v4_0_ring_set_wptr,
2323 6 + /* sdma_v4_0_ring_emit_hdp_flush */
2324 3 + /* hdp invalidate */
2325 6 + /* sdma_v4_0_ring_emit_pipeline_sync */
2326 /* sdma_v4_0_ring_emit_vm_flush */
2327 SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
2328 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 6 +
2329 10 + 10 + 10, /* sdma_v4_0_ring_emit_fence x3 for user fence, vm fence */
2330 .emit_ib_size = 7 + 6, /* sdma_v4_0_ring_emit_ib */
2331 .emit_ib = sdma_v4_0_ring_emit_ib,
2332 .emit_fence = sdma_v4_0_ring_emit_fence,
2333 .emit_pipeline_sync = sdma_v4_0_ring_emit_pipeline_sync,
2334 .emit_vm_flush = sdma_v4_0_ring_emit_vm_flush,
2335 .emit_hdp_flush = sdma_v4_0_ring_emit_hdp_flush,
2336 .test_ring = sdma_v4_0_ring_test_ring,
2337 .test_ib = sdma_v4_0_ring_test_ib,
2338 .insert_nop = sdma_v4_0_ring_insert_nop,
2339 .pad_ib = sdma_v4_0_ring_pad_ib,
2340 .emit_wreg = sdma_v4_0_ring_emit_wreg,
2341 .emit_reg_wait = sdma_v4_0_ring_emit_reg_wait,
2342 .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
2345 static const struct amdgpu_ring_funcs sdma_v4_0_page_ring_funcs = {
2346 .type = AMDGPU_RING_TYPE_SDMA,
2348 .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
2349 .support_64bit_ptrs = true,
2350 .secure_submission_supported = true,
2351 .get_rptr = sdma_v4_0_ring_get_rptr,
2352 .get_wptr = sdma_v4_0_page_ring_get_wptr,
2353 .set_wptr = sdma_v4_0_page_ring_set_wptr,
2355 6 + /* sdma_v4_0_ring_emit_hdp_flush */
2356 3 + /* hdp invalidate */
2357 6 + /* sdma_v4_0_ring_emit_pipeline_sync */
2358 /* sdma_v4_0_ring_emit_vm_flush */
2359 SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
2360 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 6 +
2361 10 + 10 + 10, /* sdma_v4_0_ring_emit_fence x3 for user fence, vm fence */
2362 .emit_ib_size = 7 + 6, /* sdma_v4_0_ring_emit_ib */
2363 .emit_ib = sdma_v4_0_ring_emit_ib,
2364 .emit_fence = sdma_v4_0_ring_emit_fence,
2365 .emit_pipeline_sync = sdma_v4_0_ring_emit_pipeline_sync,
2366 .emit_vm_flush = sdma_v4_0_ring_emit_vm_flush,
2367 .emit_hdp_flush = sdma_v4_0_ring_emit_hdp_flush,
2368 .test_ring = sdma_v4_0_ring_test_ring,
2369 .test_ib = sdma_v4_0_ring_test_ib,
2370 .insert_nop = sdma_v4_0_ring_insert_nop,
2371 .pad_ib = sdma_v4_0_ring_pad_ib,
2372 .emit_wreg = sdma_v4_0_ring_emit_wreg,
2373 .emit_reg_wait = sdma_v4_0_ring_emit_reg_wait,
2374 .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
2377 static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev)
2381 for (i = 0; i < adev->sdma.num_instances; i++) {
2382 adev->sdma.instance[i].ring.funcs = &sdma_v4_0_ring_funcs;
2383 adev->sdma.instance[i].ring.me = i;
2384 if (adev->sdma.has_page_queue) {
2385 adev->sdma.instance[i].page.funcs =
2386 &sdma_v4_0_page_ring_funcs;
2387 adev->sdma.instance[i].page.me = i;
2392 static const struct amdgpu_irq_src_funcs sdma_v4_0_trap_irq_funcs = {
2393 .set = sdma_v4_0_set_trap_irq_state,
2394 .process = sdma_v4_0_process_trap_irq,
2397 static const struct amdgpu_irq_src_funcs sdma_v4_0_illegal_inst_irq_funcs = {
2398 .process = sdma_v4_0_process_illegal_inst_irq,
2401 static const struct amdgpu_irq_src_funcs sdma_v4_0_ecc_irq_funcs = {
2402 .set = sdma_v4_0_set_ecc_irq_state,
2403 .process = amdgpu_sdma_process_ecc_irq,
2406 static const struct amdgpu_irq_src_funcs sdma_v4_0_vm_hole_irq_funcs = {
2407 .process = sdma_v4_0_process_vm_hole_irq,
2410 static const struct amdgpu_irq_src_funcs sdma_v4_0_doorbell_invalid_irq_funcs = {
2411 .process = sdma_v4_0_process_doorbell_invalid_irq,
2414 static const struct amdgpu_irq_src_funcs sdma_v4_0_pool_timeout_irq_funcs = {
2415 .process = sdma_v4_0_process_pool_timeout_irq,
2418 static const struct amdgpu_irq_src_funcs sdma_v4_0_srbm_write_irq_funcs = {
2419 .process = sdma_v4_0_process_srbm_write_irq,
2422 static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev)
2424 adev->sdma.trap_irq.num_types = adev->sdma.num_instances;
2425 adev->sdma.ecc_irq.num_types = adev->sdma.num_instances;
2426 /*For Arcturus and Aldebaran, add another 4 irq handler*/
2427 switch (adev->sdma.num_instances) {
2430 adev->sdma.vm_hole_irq.num_types = adev->sdma.num_instances;
2431 adev->sdma.doorbell_invalid_irq.num_types = adev->sdma.num_instances;
2432 adev->sdma.pool_timeout_irq.num_types = adev->sdma.num_instances;
2433 adev->sdma.srbm_write_irq.num_types = adev->sdma.num_instances;
2438 adev->sdma.trap_irq.funcs = &sdma_v4_0_trap_irq_funcs;
2439 adev->sdma.illegal_inst_irq.funcs = &sdma_v4_0_illegal_inst_irq_funcs;
2440 adev->sdma.ecc_irq.funcs = &sdma_v4_0_ecc_irq_funcs;
2441 adev->sdma.vm_hole_irq.funcs = &sdma_v4_0_vm_hole_irq_funcs;
2442 adev->sdma.doorbell_invalid_irq.funcs = &sdma_v4_0_doorbell_invalid_irq_funcs;
2443 adev->sdma.pool_timeout_irq.funcs = &sdma_v4_0_pool_timeout_irq_funcs;
2444 adev->sdma.srbm_write_irq.funcs = &sdma_v4_0_srbm_write_irq_funcs;
2448 * sdma_v4_0_emit_copy_buffer - copy buffer using the sDMA engine
2450 * @ib: indirect buffer to copy to
2451 * @src_offset: src GPU address
2452 * @dst_offset: dst GPU address
2453 * @byte_count: number of bytes to xfer
2454 * @copy_flags: copy flags for the buffers
2456 * Copy GPU buffers using the DMA engine (VEGA10/12).
2457 * Used by the amdgpu ttm implementation to move pages if
2458 * registered as the asic copy callback.
2460 static void sdma_v4_0_emit_copy_buffer(struct amdgpu_ib *ib,
2461 uint64_t src_offset,
2462 uint64_t dst_offset,
2463 uint32_t byte_count,
2464 uint32_t copy_flags)
2466 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
2467 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR) |
2468 SDMA_PKT_COPY_LINEAR_HEADER_TMZ((copy_flags & AMDGPU_COPY_FLAGS_TMZ) ? 1 : 0);
2469 ib->ptr[ib->length_dw++] = byte_count - 1;
2470 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
2471 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
2472 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
2473 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
2474 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
2478 * sdma_v4_0_emit_fill_buffer - fill buffer using the sDMA engine
2480 * @ib: indirect buffer to copy to
2481 * @src_data: value to write to buffer
2482 * @dst_offset: dst GPU address
2483 * @byte_count: number of bytes to xfer
2485 * Fill GPU buffers using the DMA engine (VEGA10/12).
2487 static void sdma_v4_0_emit_fill_buffer(struct amdgpu_ib *ib,
2489 uint64_t dst_offset,
2490 uint32_t byte_count)
2492 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
2493 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
2494 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
2495 ib->ptr[ib->length_dw++] = src_data;
2496 ib->ptr[ib->length_dw++] = byte_count - 1;
2499 static const struct amdgpu_buffer_funcs sdma_v4_0_buffer_funcs = {
2500 .copy_max_bytes = 0x400000,
2502 .emit_copy_buffer = sdma_v4_0_emit_copy_buffer,
2504 .fill_max_bytes = 0x400000,
2506 .emit_fill_buffer = sdma_v4_0_emit_fill_buffer,
2509 static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev)
2511 adev->mman.buffer_funcs = &sdma_v4_0_buffer_funcs;
2512 if (adev->sdma.has_page_queue)
2513 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].page;
2515 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
2518 static const struct amdgpu_vm_pte_funcs sdma_v4_0_vm_pte_funcs = {
2519 .copy_pte_num_dw = 7,
2520 .copy_pte = sdma_v4_0_vm_copy_pte,
2522 .write_pte = sdma_v4_0_vm_write_pte,
2523 .set_pte_pde = sdma_v4_0_vm_set_pte_pde,
2526 static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev)
2528 struct drm_gpu_scheduler *sched;
2531 adev->vm_manager.vm_pte_funcs = &sdma_v4_0_vm_pte_funcs;
2532 for (i = 0; i < adev->sdma.num_instances; i++) {
2533 if (adev->sdma.has_page_queue)
2534 sched = &adev->sdma.instance[i].page.sched;
2536 sched = &adev->sdma.instance[i].ring.sched;
2537 adev->vm_manager.vm_pte_scheds[i] = sched;
2539 adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances;
2542 static void sdma_v4_0_get_ras_error_count(uint32_t value,
2544 uint32_t *sec_count)
2549 /* double bits error (multiple bits) error detection is not supported */
2550 for (i = 0; i < ARRAY_SIZE(sdma_v4_0_ras_fields); i++) {
2551 /* the SDMA_EDC_COUNTER register in each sdma instance
2552 * shares the same sed shift_mask
2555 sdma_v4_0_ras_fields[i].sec_count_mask) >>
2556 sdma_v4_0_ras_fields[i].sec_count_shift;
2558 DRM_INFO("Detected %s in SDMA%d, SED %d\n",
2559 sdma_v4_0_ras_fields[i].name,
2561 *sec_count += sec_cnt;
2566 static int sdma_v4_0_query_ras_error_count_by_instance(struct amdgpu_device *adev,
2567 uint32_t instance, void *ras_error_status)
2569 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
2570 uint32_t sec_count = 0;
2571 uint32_t reg_value = 0;
2573 reg_value = RREG32_SDMA(instance, mmSDMA0_EDC_COUNTER);
2574 /* double bit error is not supported */
2576 sdma_v4_0_get_ras_error_count(reg_value,
2577 instance, &sec_count);
2578 /* err_data->ce_count should be initialized to 0
2579 * before calling into this function */
2580 err_data->ce_count += sec_count;
2581 /* double bit error is not supported
2582 * set ue count to 0 */
2583 err_data->ue_count = 0;
2588 static void sdma_v4_0_query_ras_error_count(struct amdgpu_device *adev, void *ras_error_status)
2592 for (i = 0; i < adev->sdma.num_instances; i++) {
2593 if (sdma_v4_0_query_ras_error_count_by_instance(adev, i, ras_error_status)) {
2594 dev_err(adev->dev, "Query ras error count failed in SDMA%d\n", i);
2600 static void sdma_v4_0_reset_ras_error_count(struct amdgpu_device *adev)
2604 /* read back edc counter registers to clear the counters */
2605 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__SDMA)) {
2606 for (i = 0; i < adev->sdma.num_instances; i++)
2607 RREG32_SDMA(i, mmSDMA0_EDC_COUNTER);
2611 const struct amdgpu_ras_block_hw_ops sdma_v4_0_ras_hw_ops = {
2612 .query_ras_error_count = sdma_v4_0_query_ras_error_count,
2613 .reset_ras_error_count = sdma_v4_0_reset_ras_error_count,
2616 static struct amdgpu_sdma_ras sdma_v4_0_ras = {
2618 .hw_ops = &sdma_v4_0_ras_hw_ops,
2619 .ras_cb = sdma_v4_0_process_ras_data_cb,
2623 static void sdma_v4_0_set_ras_funcs(struct amdgpu_device *adev)
2625 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
2626 case IP_VERSION(4, 2, 0):
2627 case IP_VERSION(4, 2, 2):
2628 adev->sdma.ras = &sdma_v4_0_ras;
2630 case IP_VERSION(4, 4, 0):
2631 adev->sdma.ras = &sdma_v4_4_ras;
2638 const struct amdgpu_ip_block_version sdma_v4_0_ip_block = {
2639 .type = AMD_IP_BLOCK_TYPE_SDMA,
2643 .funcs = &sdma_v4_0_ip_funcs,