]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c
drm/amdgpu: correct pte mtype field for navi
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vm.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/dma-fence-array.h>
29 #include <linux/interval_tree_generic.h>
30 #include <linux/idr.h>
31 #include <drm/drmP.h>
32 #include <drm/amdgpu_drm.h>
33 #include "amdgpu.h"
34 #include "amdgpu_trace.h"
35 #include "amdgpu_amdkfd.h"
36 #include "amdgpu_gmc.h"
37 #include "amdgpu_xgmi.h"
38
39 /**
40  * DOC: GPUVM
41  *
42  * GPUVM is similar to the legacy gart on older asics, however
43  * rather than there being a single global gart table
44  * for the entire GPU, there are multiple VM page tables active
45  * at any given time.  The VM page tables can contain a mix
46  * vram pages and system memory pages and system memory pages
47  * can be mapped as snooped (cached system pages) or unsnooped
48  * (uncached system pages).
49  * Each VM has an ID associated with it and there is a page table
50  * associated with each VMID.  When execting a command buffer,
51  * the kernel tells the the ring what VMID to use for that command
52  * buffer.  VMIDs are allocated dynamically as commands are submitted.
53  * The userspace drivers maintain their own address space and the kernel
54  * sets up their pages tables accordingly when they submit their
55  * command buffers and a VMID is assigned.
56  * Cayman/Trinity support up to 8 active VMs at any given time;
57  * SI supports 16.
58  */
59
60 #define START(node) ((node)->start)
61 #define LAST(node) ((node)->last)
62
63 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
64                      START, LAST, static, amdgpu_vm_it)
65
66 #undef START
67 #undef LAST
68
69 /**
70  * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
71  */
72 struct amdgpu_prt_cb {
73
74         /**
75          * @adev: amdgpu device
76          */
77         struct amdgpu_device *adev;
78
79         /**
80          * @cb: callback
81          */
82         struct dma_fence_cb cb;
83 };
84
85 /**
86  * amdgpu_vm_level_shift - return the addr shift for each level
87  *
88  * @adev: amdgpu_device pointer
89  * @level: VMPT level
90  *
91  * Returns:
92  * The number of bits the pfn needs to be right shifted for a level.
93  */
94 static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
95                                       unsigned level)
96 {
97         unsigned shift = 0xff;
98
99         switch (level) {
100         case AMDGPU_VM_PDB2:
101         case AMDGPU_VM_PDB1:
102         case AMDGPU_VM_PDB0:
103                 shift = 9 * (AMDGPU_VM_PDB0 - level) +
104                         adev->vm_manager.block_size;
105                 break;
106         case AMDGPU_VM_PTB:
107                 shift = 0;
108                 break;
109         default:
110                 dev_err(adev->dev, "the level%d isn't supported.\n", level);
111         }
112
113         return shift;
114 }
115
116 /**
117  * amdgpu_vm_num_entries - return the number of entries in a PD/PT
118  *
119  * @adev: amdgpu_device pointer
120  * @level: VMPT level
121  *
122  * Returns:
123  * The number of entries in a page directory or page table.
124  */
125 static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
126                                       unsigned level)
127 {
128         unsigned shift = amdgpu_vm_level_shift(adev,
129                                                adev->vm_manager.root_level);
130
131         if (level == adev->vm_manager.root_level)
132                 /* For the root directory */
133                 return round_up(adev->vm_manager.max_pfn, 1ULL << shift) >> shift;
134         else if (level != AMDGPU_VM_PTB)
135                 /* Everything in between */
136                 return 512;
137         else
138                 /* For the page tables on the leaves */
139                 return AMDGPU_VM_PTE_COUNT(adev);
140 }
141
142 /**
143  * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
144  *
145  * @adev: amdgpu_device pointer
146  *
147  * Returns:
148  * The number of entries in the root page directory which needs the ATS setting.
149  */
150 static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
151 {
152         unsigned shift;
153
154         shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
155         return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
156 }
157
158 /**
159  * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
160  *
161  * @adev: amdgpu_device pointer
162  * @level: VMPT level
163  *
164  * Returns:
165  * The mask to extract the entry number of a PD/PT from an address.
166  */
167 static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
168                                        unsigned int level)
169 {
170         if (level <= adev->vm_manager.root_level)
171                 return 0xffffffff;
172         else if (level != AMDGPU_VM_PTB)
173                 return 0x1ff;
174         else
175                 return AMDGPU_VM_PTE_COUNT(adev) - 1;
176 }
177
178 /**
179  * amdgpu_vm_bo_size - returns the size of the BOs in bytes
180  *
181  * @adev: amdgpu_device pointer
182  * @level: VMPT level
183  *
184  * Returns:
185  * The size of the BO for a page directory or page table in bytes.
186  */
187 static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
188 {
189         return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
190 }
191
192 /**
193  * amdgpu_vm_bo_evicted - vm_bo is evicted
194  *
195  * @vm_bo: vm_bo which is evicted
196  *
197  * State for PDs/PTs and per VM BOs which are not at the location they should
198  * be.
199  */
200 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
201 {
202         struct amdgpu_vm *vm = vm_bo->vm;
203         struct amdgpu_bo *bo = vm_bo->bo;
204
205         vm_bo->moved = true;
206         if (bo->tbo.type == ttm_bo_type_kernel)
207                 list_move(&vm_bo->vm_status, &vm->evicted);
208         else
209                 list_move_tail(&vm_bo->vm_status, &vm->evicted);
210 }
211
212 /**
213  * amdgpu_vm_bo_relocated - vm_bo is reloacted
214  *
215  * @vm_bo: vm_bo which is relocated
216  *
217  * State for PDs/PTs which needs to update their parent PD.
218  */
219 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
220 {
221         list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
222 }
223
224 /**
225  * amdgpu_vm_bo_moved - vm_bo is moved
226  *
227  * @vm_bo: vm_bo which is moved
228  *
229  * State for per VM BOs which are moved, but that change is not yet reflected
230  * in the page tables.
231  */
232 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
233 {
234         list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
235 }
236
237 /**
238  * amdgpu_vm_bo_idle - vm_bo is idle
239  *
240  * @vm_bo: vm_bo which is now idle
241  *
242  * State for PDs/PTs and per VM BOs which have gone through the state machine
243  * and are now idle.
244  */
245 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
246 {
247         list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
248         vm_bo->moved = false;
249 }
250
251 /**
252  * amdgpu_vm_bo_invalidated - vm_bo is invalidated
253  *
254  * @vm_bo: vm_bo which is now invalidated
255  *
256  * State for normal BOs which are invalidated and that change not yet reflected
257  * in the PTs.
258  */
259 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
260 {
261         spin_lock(&vm_bo->vm->invalidated_lock);
262         list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
263         spin_unlock(&vm_bo->vm->invalidated_lock);
264 }
265
266 /**
267  * amdgpu_vm_bo_done - vm_bo is done
268  *
269  * @vm_bo: vm_bo which is now done
270  *
271  * State for normal BOs which are invalidated and that change has been updated
272  * in the PTs.
273  */
274 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
275 {
276         spin_lock(&vm_bo->vm->invalidated_lock);
277         list_del_init(&vm_bo->vm_status);
278         spin_unlock(&vm_bo->vm->invalidated_lock);
279 }
280
281 /**
282  * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
283  *
284  * @base: base structure for tracking BO usage in a VM
285  * @vm: vm to which bo is to be added
286  * @bo: amdgpu buffer object
287  *
288  * Initialize a bo_va_base structure and add it to the appropriate lists
289  *
290  */
291 static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
292                                    struct amdgpu_vm *vm,
293                                    struct amdgpu_bo *bo)
294 {
295         base->vm = vm;
296         base->bo = bo;
297         base->next = NULL;
298         INIT_LIST_HEAD(&base->vm_status);
299
300         if (!bo)
301                 return;
302         base->next = bo->vm_bo;
303         bo->vm_bo = base;
304
305         if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
306                 return;
307
308         vm->bulk_moveable = false;
309         if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
310                 amdgpu_vm_bo_relocated(base);
311         else
312                 amdgpu_vm_bo_idle(base);
313
314         if (bo->preferred_domains &
315             amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
316                 return;
317
318         /*
319          * we checked all the prerequisites, but it looks like this per vm bo
320          * is currently evicted. add the bo to the evicted list to make sure it
321          * is validated on next vm use to avoid fault.
322          * */
323         amdgpu_vm_bo_evicted(base);
324 }
325
326 /**
327  * amdgpu_vm_pt_parent - get the parent page directory
328  *
329  * @pt: child page table
330  *
331  * Helper to get the parent entry for the child page table. NULL if we are at
332  * the root page directory.
333  */
334 static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
335 {
336         struct amdgpu_bo *parent = pt->base.bo->parent;
337
338         if (!parent)
339                 return NULL;
340
341         return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
342 }
343
344 /**
345  * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
346  */
347 struct amdgpu_vm_pt_cursor {
348         uint64_t pfn;
349         struct amdgpu_vm_pt *parent;
350         struct amdgpu_vm_pt *entry;
351         unsigned level;
352 };
353
354 /**
355  * amdgpu_vm_pt_start - start PD/PT walk
356  *
357  * @adev: amdgpu_device pointer
358  * @vm: amdgpu_vm structure
359  * @start: start address of the walk
360  * @cursor: state to initialize
361  *
362  * Initialize a amdgpu_vm_pt_cursor to start a walk.
363  */
364 static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
365                                struct amdgpu_vm *vm, uint64_t start,
366                                struct amdgpu_vm_pt_cursor *cursor)
367 {
368         cursor->pfn = start;
369         cursor->parent = NULL;
370         cursor->entry = &vm->root;
371         cursor->level = adev->vm_manager.root_level;
372 }
373
374 /**
375  * amdgpu_vm_pt_descendant - go to child node
376  *
377  * @adev: amdgpu_device pointer
378  * @cursor: current state
379  *
380  * Walk to the child node of the current node.
381  * Returns:
382  * True if the walk was possible, false otherwise.
383  */
384 static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
385                                     struct amdgpu_vm_pt_cursor *cursor)
386 {
387         unsigned mask, shift, idx;
388
389         if (!cursor->entry->entries)
390                 return false;
391
392         BUG_ON(!cursor->entry->base.bo);
393         mask = amdgpu_vm_entries_mask(adev, cursor->level);
394         shift = amdgpu_vm_level_shift(adev, cursor->level);
395
396         ++cursor->level;
397         idx = (cursor->pfn >> shift) & mask;
398         cursor->parent = cursor->entry;
399         cursor->entry = &cursor->entry->entries[idx];
400         return true;
401 }
402
403 /**
404  * amdgpu_vm_pt_sibling - go to sibling node
405  *
406  * @adev: amdgpu_device pointer
407  * @cursor: current state
408  *
409  * Walk to the sibling node of the current node.
410  * Returns:
411  * True if the walk was possible, false otherwise.
412  */
413 static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
414                                  struct amdgpu_vm_pt_cursor *cursor)
415 {
416         unsigned shift, num_entries;
417
418         /* Root doesn't have a sibling */
419         if (!cursor->parent)
420                 return false;
421
422         /* Go to our parents and see if we got a sibling */
423         shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
424         num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);
425
426         if (cursor->entry == &cursor->parent->entries[num_entries - 1])
427                 return false;
428
429         cursor->pfn += 1ULL << shift;
430         cursor->pfn &= ~((1ULL << shift) - 1);
431         ++cursor->entry;
432         return true;
433 }
434
435 /**
436  * amdgpu_vm_pt_ancestor - go to parent node
437  *
438  * @cursor: current state
439  *
440  * Walk to the parent node of the current node.
441  * Returns:
442  * True if the walk was possible, false otherwise.
443  */
444 static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
445 {
446         if (!cursor->parent)
447                 return false;
448
449         --cursor->level;
450         cursor->entry = cursor->parent;
451         cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
452         return true;
453 }
454
455 /**
456  * amdgpu_vm_pt_next - get next PD/PT in hieratchy
457  *
458  * @adev: amdgpu_device pointer
459  * @cursor: current state
460  *
461  * Walk the PD/PT tree to the next node.
462  */
463 static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
464                               struct amdgpu_vm_pt_cursor *cursor)
465 {
466         /* First try a newborn child */
467         if (amdgpu_vm_pt_descendant(adev, cursor))
468                 return;
469
470         /* If that didn't worked try to find a sibling */
471         while (!amdgpu_vm_pt_sibling(adev, cursor)) {
472                 /* No sibling, go to our parents and grandparents */
473                 if (!amdgpu_vm_pt_ancestor(cursor)) {
474                         cursor->pfn = ~0ll;
475                         return;
476                 }
477         }
478 }
479
480 /**
481  * amdgpu_vm_pt_first_dfs - start a deep first search
482  *
483  * @adev: amdgpu_device structure
484  * @vm: amdgpu_vm structure
485  * @cursor: state to initialize
486  *
487  * Starts a deep first traversal of the PD/PT tree.
488  */
489 static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
490                                    struct amdgpu_vm *vm,
491                                    struct amdgpu_vm_pt_cursor *start,
492                                    struct amdgpu_vm_pt_cursor *cursor)
493 {
494         if (start)
495                 *cursor = *start;
496         else
497                 amdgpu_vm_pt_start(adev, vm, 0, cursor);
498         while (amdgpu_vm_pt_descendant(adev, cursor));
499 }
500
501 /**
502  * amdgpu_vm_pt_continue_dfs - check if the deep first search should continue
503  *
504  * @start: starting point for the search
505  * @entry: current entry
506  *
507  * Returns:
508  * True when the search should continue, false otherwise.
509  */
510 static bool amdgpu_vm_pt_continue_dfs(struct amdgpu_vm_pt_cursor *start,
511                                       struct amdgpu_vm_pt *entry)
512 {
513         return entry && (!start || entry != start->entry);
514 }
515
516 /**
517  * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
518  *
519  * @adev: amdgpu_device structure
520  * @cursor: current state
521  *
522  * Move the cursor to the next node in a deep first search.
523  */
524 static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
525                                   struct amdgpu_vm_pt_cursor *cursor)
526 {
527         if (!cursor->entry)
528                 return;
529
530         if (!cursor->parent)
531                 cursor->entry = NULL;
532         else if (amdgpu_vm_pt_sibling(adev, cursor))
533                 while (amdgpu_vm_pt_descendant(adev, cursor));
534         else
535                 amdgpu_vm_pt_ancestor(cursor);
536 }
537
538 /**
539  * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
540  */
541 #define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)          \
542         for (amdgpu_vm_pt_first_dfs((adev), (vm), (start), &(cursor)),          \
543              (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
544              amdgpu_vm_pt_continue_dfs((start), (entry));                       \
545              (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor)))
546
547 /**
548  * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
549  *
550  * @vm: vm providing the BOs
551  * @validated: head of validation list
552  * @entry: entry to add
553  *
554  * Add the page directory to the list of BOs to
555  * validate for command submission.
556  */
557 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
558                          struct list_head *validated,
559                          struct amdgpu_bo_list_entry *entry)
560 {
561         entry->priority = 0;
562         entry->tv.bo = &vm->root.base.bo->tbo;
563         /* One for the VM updates, one for TTM and one for the CS job */
564         entry->tv.num_shared = 3;
565         entry->user_pages = NULL;
566         list_add(&entry->tv.head, validated);
567 }
568
569 void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
570 {
571         struct amdgpu_bo *abo;
572         struct amdgpu_vm_bo_base *bo_base;
573
574         if (!amdgpu_bo_is_amdgpu_bo(bo))
575                 return;
576
577         if (bo->mem.placement & TTM_PL_FLAG_NO_EVICT)
578                 return;
579
580         abo = ttm_to_amdgpu_bo(bo);
581         if (!abo->parent)
582                 return;
583         for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
584                 struct amdgpu_vm *vm = bo_base->vm;
585
586                 if (abo->tbo.resv == vm->root.base.bo->tbo.resv)
587                         vm->bulk_moveable = false;
588         }
589
590 }
591 /**
592  * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
593  *
594  * @adev: amdgpu device pointer
595  * @vm: vm providing the BOs
596  *
597  * Move all BOs to the end of LRU and remember their positions to put them
598  * together.
599  */
600 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
601                                 struct amdgpu_vm *vm)
602 {
603         struct ttm_bo_global *glob = adev->mman.bdev.glob;
604         struct amdgpu_vm_bo_base *bo_base;
605
606 #if 0
607         if (vm->bulk_moveable) {
608                 spin_lock(&glob->lru_lock);
609                 ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
610                 spin_unlock(&glob->lru_lock);
611                 return;
612         }
613 #endif
614
615         memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));
616
617         spin_lock(&glob->lru_lock);
618         list_for_each_entry(bo_base, &vm->idle, vm_status) {
619                 struct amdgpu_bo *bo = bo_base->bo;
620
621                 if (!bo->parent)
622                         continue;
623
624                 ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
625                 if (bo->shadow)
626                         ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
627                                                 &vm->lru_bulk_move);
628         }
629         spin_unlock(&glob->lru_lock);
630
631         vm->bulk_moveable = true;
632 }
633
634 /**
635  * amdgpu_vm_validate_pt_bos - validate the page table BOs
636  *
637  * @adev: amdgpu device pointer
638  * @vm: vm providing the BOs
639  * @validate: callback to do the validation
640  * @param: parameter for the validation callback
641  *
642  * Validate the page table BOs on command submission if neccessary.
643  *
644  * Returns:
645  * Validation result.
646  */
647 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
648                               int (*validate)(void *p, struct amdgpu_bo *bo),
649                               void *param)
650 {
651         struct amdgpu_vm_bo_base *bo_base, *tmp;
652         int r = 0;
653
654         vm->bulk_moveable &= list_empty(&vm->evicted);
655
656         list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
657                 struct amdgpu_bo *bo = bo_base->bo;
658
659                 r = validate(param, bo);
660                 if (r)
661                         break;
662
663                 if (bo->tbo.type != ttm_bo_type_kernel) {
664                         amdgpu_vm_bo_moved(bo_base);
665                 } else {
666                         vm->update_funcs->map_table(bo);
667                         if (bo->parent)
668                                 amdgpu_vm_bo_relocated(bo_base);
669                         else
670                                 amdgpu_vm_bo_idle(bo_base);
671                 }
672         }
673
674         return r;
675 }
676
677 /**
678  * amdgpu_vm_ready - check VM is ready for updates
679  *
680  * @vm: VM to check
681  *
682  * Check if all VM PDs/PTs are ready for updates
683  *
684  * Returns:
685  * True if eviction list is empty.
686  */
687 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
688 {
689         return list_empty(&vm->evicted);
690 }
691
692 /**
693  * amdgpu_vm_clear_bo - initially clear the PDs/PTs
694  *
695  * @adev: amdgpu_device pointer
696  * @vm: VM to clear BO from
697  * @bo: BO to clear
698  *
699  * Root PD needs to be reserved when calling this.
700  *
701  * Returns:
702  * 0 on success, errno otherwise.
703  */
704 static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
705                               struct amdgpu_vm *vm,
706                               struct amdgpu_bo *bo)
707 {
708         struct ttm_operation_ctx ctx = { true, false };
709         unsigned level = adev->vm_manager.root_level;
710         struct amdgpu_vm_update_params params;
711         struct amdgpu_bo *ancestor = bo;
712         unsigned entries, ats_entries;
713         uint64_t addr;
714         int r;
715
716         /* Figure out our place in the hierarchy */
717         if (ancestor->parent) {
718                 ++level;
719                 while (ancestor->parent->parent) {
720                         ++level;
721                         ancestor = ancestor->parent;
722                 }
723         }
724
725         entries = amdgpu_bo_size(bo) / 8;
726         if (!vm->pte_support_ats) {
727                 ats_entries = 0;
728
729         } else if (!bo->parent) {
730                 ats_entries = amdgpu_vm_num_ats_entries(adev);
731                 ats_entries = min(ats_entries, entries);
732                 entries -= ats_entries;
733
734         } else {
735                 struct amdgpu_vm_pt *pt;
736
737                 pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
738                 ats_entries = amdgpu_vm_num_ats_entries(adev);
739                 if ((pt - vm->root.entries) >= ats_entries) {
740                         ats_entries = 0;
741                 } else {
742                         ats_entries = entries;
743                         entries = 0;
744                 }
745         }
746
747         r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
748         if (r)
749                 return r;
750
751         if (bo->shadow) {
752                 r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
753                                     &ctx);
754                 if (r)
755                         return r;
756         }
757
758         r = vm->update_funcs->map_table(bo);
759         if (r)
760                 return r;
761
762         memset(&params, 0, sizeof(params));
763         params.adev = adev;
764         params.vm = vm;
765
766         r = vm->update_funcs->prepare(&params, AMDGPU_FENCE_OWNER_KFD, NULL);
767         if (r)
768                 return r;
769
770         addr = 0;
771         if (ats_entries) {
772                 uint64_t value = 0, flags;
773
774                 flags = AMDGPU_PTE_DEFAULT_ATC;
775                 if (level != AMDGPU_VM_PTB) {
776                         /* Handle leaf PDEs as PTEs */
777                         flags |= AMDGPU_PDE_PTE;
778                         amdgpu_gmc_get_vm_pde(adev, level, &value, &flags);
779                 }
780
781                 r = vm->update_funcs->update(&params, bo, addr, 0, ats_entries,
782                                              value, flags);
783                 if (r)
784                         return r;
785
786                 addr += ats_entries * 8;
787         }
788
789         if (entries) {
790                 uint64_t value = 0, flags = 0;
791
792                 if (adev->asic_type >= CHIP_VEGA10) {
793                         if (level != AMDGPU_VM_PTB) {
794                                 /* Handle leaf PDEs as PTEs */
795                                 flags |= AMDGPU_PDE_PTE;
796                                 amdgpu_gmc_get_vm_pde(adev, level,
797                                                       &value, &flags);
798                         } else {
799                                 /* Workaround for fault priority problem on GMC9 */
800                                 flags = AMDGPU_PTE_EXECUTABLE;
801                         }
802                 }
803
804                 r = vm->update_funcs->update(&params, bo, addr, 0, entries,
805                                              value, flags);
806                 if (r)
807                         return r;
808         }
809
810         return vm->update_funcs->commit(&params, NULL);
811 }
812
813 /**
814  * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
815  *
816  * @adev: amdgpu_device pointer
817  * @vm: requesting vm
818  * @bp: resulting BO allocation parameters
819  */
820 static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
821                                int level, struct amdgpu_bo_param *bp)
822 {
823         memset(bp, 0, sizeof(*bp));
824
825         bp->size = amdgpu_vm_bo_size(adev, level);
826         bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
827         bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
828         bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
829         bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
830                 AMDGPU_GEM_CREATE_CPU_GTT_USWC;
831         if (vm->use_cpu_for_update)
832                 bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
833         else if (!vm->root.base.bo || vm->root.base.bo->shadow)
834                 bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
835         bp->type = ttm_bo_type_kernel;
836         if (vm->root.base.bo)
837                 bp->resv = vm->root.base.bo->tbo.resv;
838 }
839
840 /**
841  * amdgpu_vm_alloc_pts - Allocate a specific page table
842  *
843  * @adev: amdgpu_device pointer
844  * @vm: VM to allocate page tables for
845  * @cursor: Which page table to allocate
846  *
847  * Make sure a specific page table or directory is allocated.
848  *
849  * Returns:
850  * 1 if page table needed to be allocated, 0 if page table was already
851  * allocated, negative errno if an error occurred.
852  */
853 static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
854                                struct amdgpu_vm *vm,
855                                struct amdgpu_vm_pt_cursor *cursor)
856 {
857         struct amdgpu_vm_pt *entry = cursor->entry;
858         struct amdgpu_bo_param bp;
859         struct amdgpu_bo *pt;
860         int r;
861
862         if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
863                 unsigned num_entries;
864
865                 num_entries = amdgpu_vm_num_entries(adev, cursor->level);
866                 entry->entries = kvmalloc_array(num_entries,
867                                                 sizeof(*entry->entries),
868                                                 GFP_KERNEL | __GFP_ZERO);
869                 if (!entry->entries)
870                         return -ENOMEM;
871         }
872
873         if (entry->base.bo)
874                 return 0;
875
876         amdgpu_vm_bo_param(adev, vm, cursor->level, &bp);
877
878         r = amdgpu_bo_create(adev, &bp, &pt);
879         if (r)
880                 return r;
881
882         /* Keep a reference to the root directory to avoid
883          * freeing them up in the wrong order.
884          */
885         pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
886         amdgpu_vm_bo_base_init(&entry->base, vm, pt);
887
888         r = amdgpu_vm_clear_bo(adev, vm, pt);
889         if (r)
890                 goto error_free_pt;
891
892         return 0;
893
894 error_free_pt:
895         amdgpu_bo_unref(&pt->shadow);
896         amdgpu_bo_unref(&pt);
897         return r;
898 }
899
900 /**
901  * amdgpu_vm_free_table - fre one PD/PT
902  *
903  * @entry: PDE to free
904  */
905 static void amdgpu_vm_free_table(struct amdgpu_vm_pt *entry)
906 {
907         if (entry->base.bo) {
908                 entry->base.bo->vm_bo = NULL;
909                 list_del(&entry->base.vm_status);
910                 amdgpu_bo_unref(&entry->base.bo->shadow);
911                 amdgpu_bo_unref(&entry->base.bo);
912         }
913         kvfree(entry->entries);
914         entry->entries = NULL;
915 }
916
917 /**
918  * amdgpu_vm_free_pts - free PD/PT levels
919  *
920  * @adev: amdgpu device structure
921  * @vm: amdgpu vm structure
922  * @start: optional cursor where to start freeing PDs/PTs
923  *
924  * Free the page directory or page table level and all sub levels.
925  */
926 static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
927                                struct amdgpu_vm *vm,
928                                struct amdgpu_vm_pt_cursor *start)
929 {
930         struct amdgpu_vm_pt_cursor cursor;
931         struct amdgpu_vm_pt *entry;
932
933         vm->bulk_moveable = false;
934
935         for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)
936                 amdgpu_vm_free_table(entry);
937
938         if (start)
939                 amdgpu_vm_free_table(start->entry);
940 }
941
942 /**
943  * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
944  *
945  * @adev: amdgpu_device pointer
946  */
947 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
948 {
949         const struct amdgpu_ip_block *ip_block;
950         bool has_compute_vm_bug;
951         struct amdgpu_ring *ring;
952         int i;
953
954         has_compute_vm_bug = false;
955
956         ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
957         if (ip_block) {
958                 /* Compute has a VM bug for GFX version < 7.
959                    Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
960                 if (ip_block->version->major <= 7)
961                         has_compute_vm_bug = true;
962                 else if (ip_block->version->major == 8)
963                         if (adev->gfx.mec_fw_version < 673)
964                                 has_compute_vm_bug = true;
965         }
966
967         for (i = 0; i < adev->num_rings; i++) {
968                 ring = adev->rings[i];
969                 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
970                         /* only compute rings */
971                         ring->has_compute_vm_bug = has_compute_vm_bug;
972                 else
973                         ring->has_compute_vm_bug = false;
974         }
975 }
976
977 /**
978  * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
979  *
980  * @ring: ring on which the job will be submitted
981  * @job: job to submit
982  *
983  * Returns:
984  * True if sync is needed.
985  */
986 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
987                                   struct amdgpu_job *job)
988 {
989         struct amdgpu_device *adev = ring->adev;
990         unsigned vmhub = ring->funcs->vmhub;
991         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
992         struct amdgpu_vmid *id;
993         bool gds_switch_needed;
994         bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
995
996         if (job->vmid == 0)
997                 return false;
998         id = &id_mgr->ids[job->vmid];
999         gds_switch_needed = ring->funcs->emit_gds_switch && (
1000                 id->gds_base != job->gds_base ||
1001                 id->gds_size != job->gds_size ||
1002                 id->gws_base != job->gws_base ||
1003                 id->gws_size != job->gws_size ||
1004                 id->oa_base != job->oa_base ||
1005                 id->oa_size != job->oa_size);
1006
1007         if (amdgpu_vmid_had_gpu_reset(adev, id))
1008                 return true;
1009
1010         return vm_flush_needed || gds_switch_needed;
1011 }
1012
1013 /**
1014  * amdgpu_vm_flush - hardware flush the vm
1015  *
1016  * @ring: ring to use for flush
1017  * @job:  related job
1018  * @need_pipe_sync: is pipe sync needed
1019  *
1020  * Emit a VM flush when it is necessary.
1021  *
1022  * Returns:
1023  * 0 on success, errno otherwise.
1024  */
1025 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
1026 {
1027         struct amdgpu_device *adev = ring->adev;
1028         unsigned vmhub = ring->funcs->vmhub;
1029         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1030         struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1031         bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1032                 id->gds_base != job->gds_base ||
1033                 id->gds_size != job->gds_size ||
1034                 id->gws_base != job->gws_base ||
1035                 id->gws_size != job->gws_size ||
1036                 id->oa_base != job->oa_base ||
1037                 id->oa_size != job->oa_size);
1038         bool vm_flush_needed = job->vm_needs_flush;
1039         bool pasid_mapping_needed = id->pasid != job->pasid ||
1040                 !id->pasid_mapping ||
1041                 !dma_fence_is_signaled(id->pasid_mapping);
1042         struct dma_fence *fence = NULL;
1043         unsigned patch_offset = 0;
1044         int r;
1045
1046         if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1047                 gds_switch_needed = true;
1048                 vm_flush_needed = true;
1049                 pasid_mapping_needed = true;
1050         }
1051
1052         gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1053         vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
1054                         job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1055         pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
1056                 ring->funcs->emit_wreg;
1057
1058         if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1059                 return 0;
1060
1061         if (ring->funcs->init_cond_exec)
1062                 patch_offset = amdgpu_ring_init_cond_exec(ring);
1063
1064         if (need_pipe_sync)
1065                 amdgpu_ring_emit_pipeline_sync(ring);
1066
1067         if (vm_flush_needed) {
1068                 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1069                 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1070         }
1071
1072         if (pasid_mapping_needed)
1073                 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1074
1075         if (vm_flush_needed || pasid_mapping_needed) {
1076                 r = amdgpu_fence_emit(ring, &fence, 0);
1077                 if (r)
1078                         return r;
1079         }
1080
1081         if (vm_flush_needed) {
1082                 mutex_lock(&id_mgr->lock);
1083                 dma_fence_put(id->last_flush);
1084                 id->last_flush = dma_fence_get(fence);
1085                 id->current_gpu_reset_count =
1086                         atomic_read(&adev->gpu_reset_counter);
1087                 mutex_unlock(&id_mgr->lock);
1088         }
1089
1090         if (pasid_mapping_needed) {
1091                 id->pasid = job->pasid;
1092                 dma_fence_put(id->pasid_mapping);
1093                 id->pasid_mapping = dma_fence_get(fence);
1094         }
1095         dma_fence_put(fence);
1096
1097         if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1098                 id->gds_base = job->gds_base;
1099                 id->gds_size = job->gds_size;
1100                 id->gws_base = job->gws_base;
1101                 id->gws_size = job->gws_size;
1102                 id->oa_base = job->oa_base;
1103                 id->oa_size = job->oa_size;
1104                 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1105                                             job->gds_size, job->gws_base,
1106                                             job->gws_size, job->oa_base,
1107                                             job->oa_size);
1108         }
1109
1110         if (ring->funcs->patch_cond_exec)
1111                 amdgpu_ring_patch_cond_exec(ring, patch_offset);
1112
1113         /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
1114         if (ring->funcs->emit_switch_buffer) {
1115                 amdgpu_ring_emit_switch_buffer(ring);
1116                 amdgpu_ring_emit_switch_buffer(ring);
1117         }
1118         return 0;
1119 }
1120
1121 /**
1122  * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
1123  *
1124  * @vm: requested vm
1125  * @bo: requested buffer object
1126  *
1127  * Find @bo inside the requested vm.
1128  * Search inside the @bos vm list for the requested vm
1129  * Returns the found bo_va or NULL if none is found
1130  *
1131  * Object has to be reserved!
1132  *
1133  * Returns:
1134  * Found bo_va or NULL.
1135  */
1136 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1137                                        struct amdgpu_bo *bo)
1138 {
1139         struct amdgpu_vm_bo_base *base;
1140
1141         for (base = bo->vm_bo; base; base = base->next) {
1142                 if (base->vm != vm)
1143                         continue;
1144
1145                 return container_of(base, struct amdgpu_bo_va, base);
1146         }
1147         return NULL;
1148 }
1149
1150 /**
1151  * amdgpu_vm_map_gart - Resolve gart mapping of addr
1152  *
1153  * @pages_addr: optional DMA address to use for lookup
1154  * @addr: the unmapped addr
1155  *
1156  * Look up the physical address of the page that the pte resolves
1157  * to.
1158  *
1159  * Returns:
1160  * The pointer for the page table entry.
1161  */
1162 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
1163 {
1164         uint64_t result;
1165
1166         /* page table offset */
1167         result = pages_addr[addr >> PAGE_SHIFT];
1168
1169         /* in case cpu page size != gpu page size*/
1170         result |= addr & (~PAGE_MASK);
1171
1172         result &= 0xFFFFFFFFFFFFF000ULL;
1173
1174         return result;
1175 }
1176
1177 /*
1178  * amdgpu_vm_update_pde - update a single level in the hierarchy
1179  *
1180  * @param: parameters for the update
1181  * @vm: requested vm
1182  * @entry: entry to update
1183  *
1184  * Makes sure the requested entry in parent is up to date.
1185  */
1186 static int amdgpu_vm_update_pde(struct amdgpu_vm_update_params *params,
1187                                 struct amdgpu_vm *vm,
1188                                 struct amdgpu_vm_pt *entry)
1189 {
1190         struct amdgpu_vm_pt *parent = amdgpu_vm_pt_parent(entry);
1191         struct amdgpu_bo *bo = parent->base.bo, *pbo;
1192         uint64_t pde, pt, flags;
1193         unsigned level;
1194
1195         for (level = 0, pbo = bo->parent; pbo; ++level)
1196                 pbo = pbo->parent;
1197
1198         level += params->adev->vm_manager.root_level;
1199         amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1200         pde = (entry - parent->entries) * 8;
1201         return vm->update_funcs->update(params, bo, pde, pt, 1, 0, flags);
1202 }
1203
1204 /*
1205  * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1206  *
1207  * @adev: amdgpu_device pointer
1208  * @vm: related vm
1209  *
1210  * Mark all PD level as invalid after an error.
1211  */
1212 static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
1213                                      struct amdgpu_vm *vm)
1214 {
1215         struct amdgpu_vm_pt_cursor cursor;
1216         struct amdgpu_vm_pt *entry;
1217
1218         for_each_amdgpu_vm_pt_dfs_safe(adev, vm, NULL, cursor, entry)
1219                 if (entry->base.bo && !entry->base.moved)
1220                         amdgpu_vm_bo_relocated(&entry->base);
1221 }
1222
1223 /*
1224  * amdgpu_vm_update_directories - make sure that all directories are valid
1225  *
1226  * @adev: amdgpu_device pointer
1227  * @vm: requested vm
1228  *
1229  * Makes sure all directories are up to date.
1230  *
1231  * Returns:
1232  * 0 for success, error for failure.
1233  */
1234 int amdgpu_vm_update_directories(struct amdgpu_device *adev,
1235                                  struct amdgpu_vm *vm)
1236 {
1237         struct amdgpu_vm_update_params params;
1238         int r;
1239
1240         if (list_empty(&vm->relocated))
1241                 return 0;
1242
1243         memset(&params, 0, sizeof(params));
1244         params.adev = adev;
1245         params.vm = vm;
1246
1247         r = vm->update_funcs->prepare(&params, AMDGPU_FENCE_OWNER_VM, NULL);
1248         if (r)
1249                 return r;
1250
1251         while (!list_empty(&vm->relocated)) {
1252                 struct amdgpu_vm_pt *entry;
1253
1254                 entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
1255                                          base.vm_status);
1256                 amdgpu_vm_bo_idle(&entry->base);
1257
1258                 r = amdgpu_vm_update_pde(&params, vm, entry);
1259                 if (r)
1260                         goto error;
1261         }
1262
1263         r = vm->update_funcs->commit(&params, &vm->last_update);
1264         if (r)
1265                 goto error;
1266         return 0;
1267
1268 error:
1269         amdgpu_vm_invalidate_pds(adev, vm);
1270         return r;
1271 }
1272
1273 /**
1274  * amdgpu_vm_update_flags - figure out flags for PTE updates
1275  *
1276  * Make sure to set the right flags for the PTEs at the desired level.
1277  */
1278 static void amdgpu_vm_update_flags(struct amdgpu_vm_update_params *params,
1279                                    struct amdgpu_bo *bo, unsigned level,
1280                                    uint64_t pe, uint64_t addr,
1281                                    unsigned count, uint32_t incr,
1282                                    uint64_t flags)
1283
1284 {
1285         if (level != AMDGPU_VM_PTB) {
1286                 flags |= AMDGPU_PDE_PTE;
1287                 amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1288
1289         } else if (params->adev->asic_type >= CHIP_VEGA10 &&
1290                    !(flags & AMDGPU_PTE_VALID) &&
1291                    !(flags & AMDGPU_PTE_PRT)) {
1292
1293                 /* Workaround for fault priority problem on GMC9 */
1294                 flags |= AMDGPU_PTE_EXECUTABLE;
1295         }
1296
1297         params->vm->update_funcs->update(params, bo, pe, addr, count, incr,
1298                                          flags);
1299 }
1300
1301 /**
1302  * amdgpu_vm_fragment - get fragment for PTEs
1303  *
1304  * @params: see amdgpu_vm_update_params definition
1305  * @start: first PTE to handle
1306  * @end: last PTE to handle
1307  * @flags: hw mapping flags
1308  * @frag: resulting fragment size
1309  * @frag_end: end of this fragment
1310  *
1311  * Returns the first possible fragment for the start and end address.
1312  */
1313 static void amdgpu_vm_fragment(struct amdgpu_vm_update_params *params,
1314                                uint64_t start, uint64_t end, uint64_t flags,
1315                                unsigned int *frag, uint64_t *frag_end)
1316 {
1317         /**
1318          * The MC L1 TLB supports variable sized pages, based on a fragment
1319          * field in the PTE. When this field is set to a non-zero value, page
1320          * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1321          * flags are considered valid for all PTEs within the fragment range
1322          * and corresponding mappings are assumed to be physically contiguous.
1323          *
1324          * The L1 TLB can store a single PTE for the whole fragment,
1325          * significantly increasing the space available for translation
1326          * caching. This leads to large improvements in throughput when the
1327          * TLB is under pressure.
1328          *
1329          * The L2 TLB distributes small and large fragments into two
1330          * asymmetric partitions. The large fragment cache is significantly
1331          * larger. Thus, we try to use large fragments wherever possible.
1332          * Userspace can support this by aligning virtual base address and
1333          * allocation size to the fragment size.
1334          *
1335          * Starting with Vega10 the fragment size only controls the L1. The L2
1336          * is now directly feed with small/huge/giant pages from the walker.
1337          */
1338         unsigned max_frag;
1339
1340         if (params->adev->asic_type < CHIP_VEGA10)
1341                 max_frag = params->adev->vm_manager.fragment_size;
1342         else
1343                 max_frag = 31;
1344
1345         /* system pages are non continuously */
1346         if (params->pages_addr) {
1347                 *frag = 0;
1348                 *frag_end = end;
1349                 return;
1350         }
1351
1352         /* This intentionally wraps around if no bit is set */
1353         *frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
1354         if (*frag >= max_frag) {
1355                 *frag = max_frag;
1356                 *frag_end = end & ~((1ULL << max_frag) - 1);
1357         } else {
1358                 *frag_end = start + (1 << *frag);
1359         }
1360 }
1361
1362 /**
1363  * amdgpu_vm_update_ptes - make sure that page tables are valid
1364  *
1365  * @params: see amdgpu_vm_update_params definition
1366  * @start: start of GPU address range
1367  * @end: end of GPU address range
1368  * @dst: destination address to map to, the next dst inside the function
1369  * @flags: mapping flags
1370  *
1371  * Update the page tables in the range @start - @end.
1372  *
1373  * Returns:
1374  * 0 for success, -EINVAL for failure.
1375  */
1376 static int amdgpu_vm_update_ptes(struct amdgpu_vm_update_params *params,
1377                                  uint64_t start, uint64_t end,
1378                                  uint64_t dst, uint64_t flags)
1379 {
1380         struct amdgpu_device *adev = params->adev;
1381         struct amdgpu_vm_pt_cursor cursor;
1382         uint64_t frag_start = start, frag_end;
1383         unsigned int frag;
1384         int r;
1385
1386         /* figure out the initial fragment */
1387         amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
1388
1389         /* walk over the address space and update the PTs */
1390         amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
1391         while (cursor.pfn < end) {
1392                 unsigned shift, parent_shift, mask;
1393                 uint64_t incr, entry_end, pe_start;
1394                 struct amdgpu_bo *pt;
1395
1396                 r = amdgpu_vm_alloc_pts(params->adev, params->vm, &cursor);
1397                 if (r)
1398                         return r;
1399
1400                 pt = cursor.entry->base.bo;
1401
1402                 /* The root level can't be a huge page */
1403                 if (cursor.level == adev->vm_manager.root_level) {
1404                         if (!amdgpu_vm_pt_descendant(adev, &cursor))
1405                                 return -ENOENT;
1406                         continue;
1407                 }
1408
1409                 shift = amdgpu_vm_level_shift(adev, cursor.level);
1410                 parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1411                 if (adev->asic_type < CHIP_VEGA10 &&
1412                     (flags & AMDGPU_PTE_VALID)) {
1413                         /* No huge page support before GMC v9 */
1414                         if (cursor.level != AMDGPU_VM_PTB) {
1415                                 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1416                                         return -ENOENT;
1417                                 continue;
1418                         }
1419                 } else if (frag < shift) {
1420                         /* We can't use this level when the fragment size is
1421                          * smaller than the address shift. Go to the next
1422                          * child entry and try again.
1423                          */
1424                         if (!amdgpu_vm_pt_descendant(adev, &cursor))
1425                                 return -ENOENT;
1426                         continue;
1427                 } else if (frag >= parent_shift &&
1428                            cursor.level - 1 != adev->vm_manager.root_level) {
1429                         /* If the fragment size is even larger than the parent
1430                          * shift we should go up one level and check it again
1431                          * unless one level up is the root level.
1432                          */
1433                         if (!amdgpu_vm_pt_ancestor(&cursor))
1434                                 return -ENOENT;
1435                         continue;
1436                 }
1437
1438                 /* Looks good so far, calculate parameters for the update */
1439                 incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1440                 mask = amdgpu_vm_entries_mask(adev, cursor.level);
1441                 pe_start = ((cursor.pfn >> shift) & mask) * 8;
1442                 entry_end = (uint64_t)(mask + 1) << shift;
1443                 entry_end += cursor.pfn & ~(entry_end - 1);
1444                 entry_end = min(entry_end, end);
1445
1446                 do {
1447                         uint64_t upd_end = min(entry_end, frag_end);
1448                         unsigned nptes = (upd_end - frag_start) >> shift;
1449
1450                         amdgpu_vm_update_flags(params, pt, cursor.level,
1451                                                pe_start, dst, nptes, incr,
1452                                                flags | AMDGPU_PTE_FRAG(frag));
1453
1454                         pe_start += nptes * 8;
1455                         dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
1456
1457                         frag_start = upd_end;
1458                         if (frag_start >= frag_end) {
1459                                 /* figure out the next fragment */
1460                                 amdgpu_vm_fragment(params, frag_start, end,
1461                                                    flags, &frag, &frag_end);
1462                                 if (frag < shift)
1463                                         break;
1464                         }
1465                 } while (frag_start < entry_end);
1466
1467                 if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1468                         /* Free all child entries */
1469                         while (cursor.pfn < frag_start) {
1470                                 amdgpu_vm_free_pts(adev, params->vm, &cursor);
1471                                 amdgpu_vm_pt_next(adev, &cursor);
1472                         }
1473
1474                 } else if (frag >= shift) {
1475                         /* or just move on to the next on the same level. */
1476                         amdgpu_vm_pt_next(adev, &cursor);
1477                 }
1478         }
1479
1480         return 0;
1481 }
1482
1483 /**
1484  * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1485  *
1486  * @adev: amdgpu_device pointer
1487  * @exclusive: fence we need to sync to
1488  * @pages_addr: DMA addresses to use for mapping
1489  * @vm: requested vm
1490  * @start: start of mapped range
1491  * @last: last mapped entry
1492  * @flags: flags for the entries
1493  * @addr: addr to set the area to
1494  * @fence: optional resulting fence
1495  *
1496  * Fill in the page table entries between @start and @last.
1497  *
1498  * Returns:
1499  * 0 for success, -EINVAL for failure.
1500  */
1501 static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1502                                        struct dma_fence *exclusive,
1503                                        dma_addr_t *pages_addr,
1504                                        struct amdgpu_vm *vm,
1505                                        uint64_t start, uint64_t last,
1506                                        uint64_t flags, uint64_t addr,
1507                                        struct dma_fence **fence)
1508 {
1509         struct amdgpu_vm_update_params params;
1510         void *owner = AMDGPU_FENCE_OWNER_VM;
1511         int r;
1512
1513         memset(&params, 0, sizeof(params));
1514         params.adev = adev;
1515         params.vm = vm;
1516         params.pages_addr = pages_addr;
1517
1518         /* sync to everything except eviction fences on unmapping */
1519         if (!(flags & AMDGPU_PTE_VALID))
1520                 owner = AMDGPU_FENCE_OWNER_KFD;
1521
1522         r = vm->update_funcs->prepare(&params, owner, exclusive);
1523         if (r)
1524                 return r;
1525
1526         r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1527         if (r)
1528                 return r;
1529
1530         return vm->update_funcs->commit(&params, fence);
1531 }
1532
1533 /**
1534  * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1535  *
1536  * @adev: amdgpu_device pointer
1537  * @exclusive: fence we need to sync to
1538  * @pages_addr: DMA addresses to use for mapping
1539  * @vm: requested vm
1540  * @mapping: mapped range and flags to use for the update
1541  * @flags: HW flags for the mapping
1542  * @bo_adev: amdgpu_device pointer that bo actually been allocated
1543  * @nodes: array of drm_mm_nodes with the MC addresses
1544  * @fence: optional resulting fence
1545  *
1546  * Split the mapping into smaller chunks so that each update fits
1547  * into a SDMA IB.
1548  *
1549  * Returns:
1550  * 0 for success, -EINVAL for failure.
1551  */
1552 static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1553                                       struct dma_fence *exclusive,
1554                                       dma_addr_t *pages_addr,
1555                                       struct amdgpu_vm *vm,
1556                                       struct amdgpu_bo_va_mapping *mapping,
1557                                       uint64_t flags,
1558                                       struct amdgpu_device *bo_adev,
1559                                       struct drm_mm_node *nodes,
1560                                       struct dma_fence **fence)
1561 {
1562         unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1563         uint64_t pfn, start = mapping->start;
1564         int r;
1565
1566         /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1567          * but in case of something, we filter the flags in first place
1568          */
1569         if (!(mapping->flags & AMDGPU_PTE_READABLE))
1570                 flags &= ~AMDGPU_PTE_READABLE;
1571         if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1572                 flags &= ~AMDGPU_PTE_WRITEABLE;
1573
1574         flags &= ~AMDGPU_PTE_EXECUTABLE;
1575         flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1576
1577         if (adev->asic_type == CHIP_NAVI10) {
1578                 flags &= ~AMDGPU_PTE_MTYPE_NV10_MASK;
1579                 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_NV10_MASK);
1580         } else {
1581                 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1582                 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1583         }
1584
1585         if ((mapping->flags & AMDGPU_PTE_PRT) &&
1586             (adev->asic_type >= CHIP_VEGA10)) {
1587                 flags |= AMDGPU_PTE_PRT;
1588                 flags &= ~AMDGPU_PTE_VALID;
1589         }
1590
1591         trace_amdgpu_vm_bo_update(mapping);
1592
1593         pfn = mapping->offset >> PAGE_SHIFT;
1594         if (nodes) {
1595                 while (pfn >= nodes->size) {
1596                         pfn -= nodes->size;
1597                         ++nodes;
1598                 }
1599         }
1600
1601         do {
1602                 dma_addr_t *dma_addr = NULL;
1603                 uint64_t max_entries;
1604                 uint64_t addr, last;
1605
1606                 if (nodes) {
1607                         addr = nodes->start << PAGE_SHIFT;
1608                         max_entries = (nodes->size - pfn) *
1609                                 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1610                 } else {
1611                         addr = 0;
1612                         max_entries = S64_MAX;
1613                 }
1614
1615                 if (pages_addr) {
1616                         uint64_t count;
1617
1618                         for (count = 1;
1619                              count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1620                              ++count) {
1621                                 uint64_t idx = pfn + count;
1622
1623                                 if (pages_addr[idx] !=
1624                                     (pages_addr[idx - 1] + PAGE_SIZE))
1625                                         break;
1626                         }
1627
1628                         if (count < min_linear_pages) {
1629                                 addr = pfn << PAGE_SHIFT;
1630                                 dma_addr = pages_addr;
1631                         } else {
1632                                 addr = pages_addr[pfn];
1633                                 max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1634                         }
1635
1636                 } else if (flags & AMDGPU_PTE_VALID) {
1637                         addr += bo_adev->vm_manager.vram_base_offset;
1638                         addr += pfn << PAGE_SHIFT;
1639                 }
1640
1641                 last = min((uint64_t)mapping->last, start + max_entries - 1);
1642                 r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1643                                                 start, last, flags, addr,
1644                                                 fence);
1645                 if (r)
1646                         return r;
1647
1648                 pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1649                 if (nodes && nodes->size == pfn) {
1650                         pfn = 0;
1651                         ++nodes;
1652                 }
1653                 start = last + 1;
1654
1655         } while (unlikely(start != mapping->last + 1));
1656
1657         return 0;
1658 }
1659
1660 /**
1661  * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1662  *
1663  * @adev: amdgpu_device pointer
1664  * @bo_va: requested BO and VM object
1665  * @clear: if true clear the entries
1666  *
1667  * Fill in the page table entries for @bo_va.
1668  *
1669  * Returns:
1670  * 0 for success, -EINVAL for failure.
1671  */
1672 int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1673                         struct amdgpu_bo_va *bo_va,
1674                         bool clear)
1675 {
1676         struct amdgpu_bo *bo = bo_va->base.bo;
1677         struct amdgpu_vm *vm = bo_va->base.vm;
1678         struct amdgpu_bo_va_mapping *mapping;
1679         dma_addr_t *pages_addr = NULL;
1680         struct ttm_mem_reg *mem;
1681         struct drm_mm_node *nodes;
1682         struct dma_fence *exclusive, **last_update;
1683         uint64_t flags;
1684         struct amdgpu_device *bo_adev = adev;
1685         int r;
1686
1687         if (clear || !bo) {
1688                 mem = NULL;
1689                 nodes = NULL;
1690                 exclusive = NULL;
1691         } else {
1692                 struct ttm_dma_tt *ttm;
1693
1694                 mem = &bo->tbo.mem;
1695                 nodes = mem->mm_node;
1696                 if (mem->mem_type == TTM_PL_TT) {
1697                         ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1698                         pages_addr = ttm->dma_address;
1699                 }
1700                 exclusive = reservation_object_get_excl(bo->tbo.resv);
1701         }
1702
1703         if (bo) {
1704                 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1705                 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1706         } else {
1707                 flags = 0x0;
1708         }
1709
1710         if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
1711                 last_update = &vm->last_update;
1712         else
1713                 last_update = &bo_va->last_pt_update;
1714
1715         if (!clear && bo_va->base.moved) {
1716                 bo_va->base.moved = false;
1717                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1718
1719         } else if (bo_va->cleared != clear) {
1720                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1721         }
1722
1723         list_for_each_entry(mapping, &bo_va->invalids, list) {
1724                 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1725                                                mapping, flags, bo_adev, nodes,
1726                                                last_update);
1727                 if (r)
1728                         return r;
1729         }
1730
1731         if (vm->use_cpu_for_update) {
1732                 /* Flush HDP */
1733                 mb();
1734                 amdgpu_asic_flush_hdp(adev, NULL);
1735         }
1736
1737         /* If the BO is not in its preferred location add it back to
1738          * the evicted list so that it gets validated again on the
1739          * next command submission.
1740          */
1741         if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
1742                 uint32_t mem_type = bo->tbo.mem.mem_type;
1743
1744                 if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
1745                         amdgpu_vm_bo_evicted(&bo_va->base);
1746                 else
1747                         amdgpu_vm_bo_idle(&bo_va->base);
1748         } else {
1749                 amdgpu_vm_bo_done(&bo_va->base);
1750         }
1751
1752         list_splice_init(&bo_va->invalids, &bo_va->valids);
1753         bo_va->cleared = clear;
1754
1755         if (trace_amdgpu_vm_bo_mapping_enabled()) {
1756                 list_for_each_entry(mapping, &bo_va->valids, list)
1757                         trace_amdgpu_vm_bo_mapping(mapping);
1758         }
1759
1760         return 0;
1761 }
1762
1763 /**
1764  * amdgpu_vm_update_prt_state - update the global PRT state
1765  *
1766  * @adev: amdgpu_device pointer
1767  */
1768 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1769 {
1770         unsigned long flags;
1771         bool enable;
1772
1773         spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1774         enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1775         adev->gmc.gmc_funcs->set_prt(adev, enable);
1776         spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1777 }
1778
1779 /**
1780  * amdgpu_vm_prt_get - add a PRT user
1781  *
1782  * @adev: amdgpu_device pointer
1783  */
1784 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1785 {
1786         if (!adev->gmc.gmc_funcs->set_prt)
1787                 return;
1788
1789         if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1790                 amdgpu_vm_update_prt_state(adev);
1791 }
1792
1793 /**
1794  * amdgpu_vm_prt_put - drop a PRT user
1795  *
1796  * @adev: amdgpu_device pointer
1797  */
1798 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1799 {
1800         if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1801                 amdgpu_vm_update_prt_state(adev);
1802 }
1803
1804 /**
1805  * amdgpu_vm_prt_cb - callback for updating the PRT status
1806  *
1807  * @fence: fence for the callback
1808  * @_cb: the callback function
1809  */
1810 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1811 {
1812         struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1813
1814         amdgpu_vm_prt_put(cb->adev);
1815         kfree(cb);
1816 }
1817
1818 /**
1819  * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1820  *
1821  * @adev: amdgpu_device pointer
1822  * @fence: fence for the callback
1823  */
1824 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1825                                  struct dma_fence *fence)
1826 {
1827         struct amdgpu_prt_cb *cb;
1828
1829         if (!adev->gmc.gmc_funcs->set_prt)
1830                 return;
1831
1832         cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1833         if (!cb) {
1834                 /* Last resort when we are OOM */
1835                 if (fence)
1836                         dma_fence_wait(fence, false);
1837
1838                 amdgpu_vm_prt_put(adev);
1839         } else {
1840                 cb->adev = adev;
1841                 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1842                                                      amdgpu_vm_prt_cb))
1843                         amdgpu_vm_prt_cb(fence, &cb->cb);
1844         }
1845 }
1846
1847 /**
1848  * amdgpu_vm_free_mapping - free a mapping
1849  *
1850  * @adev: amdgpu_device pointer
1851  * @vm: requested vm
1852  * @mapping: mapping to be freed
1853  * @fence: fence of the unmap operation
1854  *
1855  * Free a mapping and make sure we decrease the PRT usage count if applicable.
1856  */
1857 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1858                                    struct amdgpu_vm *vm,
1859                                    struct amdgpu_bo_va_mapping *mapping,
1860                                    struct dma_fence *fence)
1861 {
1862         if (mapping->flags & AMDGPU_PTE_PRT)
1863                 amdgpu_vm_add_prt_cb(adev, fence);
1864         kfree(mapping);
1865 }
1866
1867 /**
1868  * amdgpu_vm_prt_fini - finish all prt mappings
1869  *
1870  * @adev: amdgpu_device pointer
1871  * @vm: requested vm
1872  *
1873  * Register a cleanup callback to disable PRT support after VM dies.
1874  */
1875 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1876 {
1877         struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1878         struct dma_fence *excl, **shared;
1879         unsigned i, shared_count;
1880         int r;
1881
1882         r = reservation_object_get_fences_rcu(resv, &excl,
1883                                               &shared_count, &shared);
1884         if (r) {
1885                 /* Not enough memory to grab the fence list, as last resort
1886                  * block for all the fences to complete.
1887                  */
1888                 reservation_object_wait_timeout_rcu(resv, true, false,
1889                                                     MAX_SCHEDULE_TIMEOUT);
1890                 return;
1891         }
1892
1893         /* Add a callback for each fence in the reservation object */
1894         amdgpu_vm_prt_get(adev);
1895         amdgpu_vm_add_prt_cb(adev, excl);
1896
1897         for (i = 0; i < shared_count; ++i) {
1898                 amdgpu_vm_prt_get(adev);
1899                 amdgpu_vm_add_prt_cb(adev, shared[i]);
1900         }
1901
1902         kfree(shared);
1903 }
1904
1905 /**
1906  * amdgpu_vm_clear_freed - clear freed BOs in the PT
1907  *
1908  * @adev: amdgpu_device pointer
1909  * @vm: requested vm
1910  * @fence: optional resulting fence (unchanged if no work needed to be done
1911  * or if an error occurred)
1912  *
1913  * Make sure all freed BOs are cleared in the PT.
1914  * PTs have to be reserved and mutex must be locked!
1915  *
1916  * Returns:
1917  * 0 for success.
1918  *
1919  */
1920 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1921                           struct amdgpu_vm *vm,
1922                           struct dma_fence **fence)
1923 {
1924         struct amdgpu_bo_va_mapping *mapping;
1925         uint64_t init_pte_value = 0;
1926         struct dma_fence *f = NULL;
1927         int r;
1928
1929         while (!list_empty(&vm->freed)) {
1930                 mapping = list_first_entry(&vm->freed,
1931                         struct amdgpu_bo_va_mapping, list);
1932                 list_del(&mapping->list);
1933
1934                 if (vm->pte_support_ats &&
1935                     mapping->start < AMDGPU_GMC_HOLE_START)
1936                         init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
1937
1938                 r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1939                                                 mapping->start, mapping->last,
1940                                                 init_pte_value, 0, &f);
1941                 amdgpu_vm_free_mapping(adev, vm, mapping, f);
1942                 if (r) {
1943                         dma_fence_put(f);
1944                         return r;
1945                 }
1946         }
1947
1948         if (fence && f) {
1949                 dma_fence_put(*fence);
1950                 *fence = f;
1951         } else {
1952                 dma_fence_put(f);
1953         }
1954
1955         return 0;
1956
1957 }
1958
1959 /**
1960  * amdgpu_vm_handle_moved - handle moved BOs in the PT
1961  *
1962  * @adev: amdgpu_device pointer
1963  * @vm: requested vm
1964  *
1965  * Make sure all BOs which are moved are updated in the PTs.
1966  *
1967  * Returns:
1968  * 0 for success.
1969  *
1970  * PTs have to be reserved!
1971  */
1972 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1973                            struct amdgpu_vm *vm)
1974 {
1975         struct amdgpu_bo_va *bo_va, *tmp;
1976         struct reservation_object *resv;
1977         bool clear;
1978         int r;
1979
1980         list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
1981                 /* Per VM BOs never need to bo cleared in the page tables */
1982                 r = amdgpu_vm_bo_update(adev, bo_va, false);
1983                 if (r)
1984                         return r;
1985         }
1986
1987         spin_lock(&vm->invalidated_lock);
1988         while (!list_empty(&vm->invalidated)) {
1989                 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
1990                                          base.vm_status);
1991                 resv = bo_va->base.bo->tbo.resv;
1992                 spin_unlock(&vm->invalidated_lock);
1993
1994                 /* Try to reserve the BO to avoid clearing its ptes */
1995                 if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1996                         clear = false;
1997                 /* Somebody else is using the BO right now */
1998                 else
1999                         clear = true;
2000
2001                 r = amdgpu_vm_bo_update(adev, bo_va, clear);
2002                 if (r)
2003                         return r;
2004
2005                 if (!clear)
2006                         reservation_object_unlock(resv);
2007                 spin_lock(&vm->invalidated_lock);
2008         }
2009         spin_unlock(&vm->invalidated_lock);
2010
2011         return 0;
2012 }
2013
2014 /**
2015  * amdgpu_vm_bo_add - add a bo to a specific vm
2016  *
2017  * @adev: amdgpu_device pointer
2018  * @vm: requested vm
2019  * @bo: amdgpu buffer object
2020  *
2021  * Add @bo into the requested vm.
2022  * Add @bo to the list of bos associated with the vm
2023  *
2024  * Returns:
2025  * Newly added bo_va or NULL for failure
2026  *
2027  * Object has to be reserved!
2028  */
2029 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2030                                       struct amdgpu_vm *vm,
2031                                       struct amdgpu_bo *bo)
2032 {
2033         struct amdgpu_bo_va *bo_va;
2034
2035         bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2036         if (bo_va == NULL) {
2037                 return NULL;
2038         }
2039         amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2040
2041         bo_va->ref_count = 1;
2042         INIT_LIST_HEAD(&bo_va->valids);
2043         INIT_LIST_HEAD(&bo_va->invalids);
2044
2045         if (bo && amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
2046             (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) {
2047                 bo_va->is_xgmi = true;
2048                 mutex_lock(&adev->vm_manager.lock_pstate);
2049                 /* Power up XGMI if it can be potentially used */
2050                 if (++adev->vm_manager.xgmi_map_counter == 1)
2051                         amdgpu_xgmi_set_pstate(adev, 1);
2052                 mutex_unlock(&adev->vm_manager.lock_pstate);
2053         }
2054
2055         return bo_va;
2056 }
2057
2058
2059 /**
2060  * amdgpu_vm_bo_insert_mapping - insert a new mapping
2061  *
2062  * @adev: amdgpu_device pointer
2063  * @bo_va: bo_va to store the address
2064  * @mapping: the mapping to insert
2065  *
2066  * Insert a new mapping into all structures.
2067  */
2068 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
2069                                     struct amdgpu_bo_va *bo_va,
2070                                     struct amdgpu_bo_va_mapping *mapping)
2071 {
2072         struct amdgpu_vm *vm = bo_va->base.vm;
2073         struct amdgpu_bo *bo = bo_va->base.bo;
2074
2075         mapping->bo_va = bo_va;
2076         list_add(&mapping->list, &bo_va->invalids);
2077         amdgpu_vm_it_insert(mapping, &vm->va);
2078
2079         if (mapping->flags & AMDGPU_PTE_PRT)
2080                 amdgpu_vm_prt_get(adev);
2081
2082         if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
2083             !bo_va->base.moved) {
2084                 list_move(&bo_va->base.vm_status, &vm->moved);
2085         }
2086         trace_amdgpu_vm_bo_map(bo_va, mapping);
2087 }
2088
2089 /**
2090  * amdgpu_vm_bo_map - map bo inside a vm
2091  *
2092  * @adev: amdgpu_device pointer
2093  * @bo_va: bo_va to store the address
2094  * @saddr: where to map the BO
2095  * @offset: requested offset in the BO
2096  * @size: BO size in bytes
2097  * @flags: attributes of pages (read/write/valid/etc.)
2098  *
2099  * Add a mapping of the BO at the specefied addr into the VM.
2100  *
2101  * Returns:
2102  * 0 for success, error for failure.
2103  *
2104  * Object has to be reserved and unreserved outside!
2105  */
2106 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2107                      struct amdgpu_bo_va *bo_va,
2108                      uint64_t saddr, uint64_t offset,
2109                      uint64_t size, uint64_t flags)
2110 {
2111         struct amdgpu_bo_va_mapping *mapping, *tmp;
2112         struct amdgpu_bo *bo = bo_va->base.bo;
2113         struct amdgpu_vm *vm = bo_va->base.vm;
2114         uint64_t eaddr;
2115
2116         /* validate the parameters */
2117         if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2118             size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2119                 return -EINVAL;
2120
2121         /* make sure object fit at this offset */
2122         eaddr = saddr + size - 1;
2123         if (saddr >= eaddr ||
2124             (bo && offset + size > amdgpu_bo_size(bo)))
2125                 return -EINVAL;
2126
2127         saddr /= AMDGPU_GPU_PAGE_SIZE;
2128         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2129
2130         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2131         if (tmp) {
2132                 /* bo and tmp overlap, invalid addr */
2133                 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2134                         "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2135                         tmp->start, tmp->last + 1);
2136                 return -EINVAL;
2137         }
2138
2139         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2140         if (!mapping)
2141                 return -ENOMEM;
2142
2143         mapping->start = saddr;
2144         mapping->last = eaddr;
2145         mapping->offset = offset;
2146         mapping->flags = flags;
2147
2148         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2149
2150         return 0;
2151 }
2152
2153 /**
2154  * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2155  *
2156  * @adev: amdgpu_device pointer
2157  * @bo_va: bo_va to store the address
2158  * @saddr: where to map the BO
2159  * @offset: requested offset in the BO
2160  * @size: BO size in bytes
2161  * @flags: attributes of pages (read/write/valid/etc.)
2162  *
2163  * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2164  * mappings as we do so.
2165  *
2166  * Returns:
2167  * 0 for success, error for failure.
2168  *
2169  * Object has to be reserved and unreserved outside!
2170  */
2171 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2172                              struct amdgpu_bo_va *bo_va,
2173                              uint64_t saddr, uint64_t offset,
2174                              uint64_t size, uint64_t flags)
2175 {
2176         struct amdgpu_bo_va_mapping *mapping;
2177         struct amdgpu_bo *bo = bo_va->base.bo;
2178         uint64_t eaddr;
2179         int r;
2180
2181         /* validate the parameters */
2182         if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2183             size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2184                 return -EINVAL;
2185
2186         /* make sure object fit at this offset */
2187         eaddr = saddr + size - 1;
2188         if (saddr >= eaddr ||
2189             (bo && offset + size > amdgpu_bo_size(bo)))
2190                 return -EINVAL;
2191
2192         /* Allocate all the needed memory */
2193         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2194         if (!mapping)
2195                 return -ENOMEM;
2196
2197         r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2198         if (r) {
2199                 kfree(mapping);
2200                 return r;
2201         }
2202
2203         saddr /= AMDGPU_GPU_PAGE_SIZE;
2204         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2205
2206         mapping->start = saddr;
2207         mapping->last = eaddr;
2208         mapping->offset = offset;
2209         mapping->flags = flags;
2210
2211         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2212
2213         return 0;
2214 }
2215
2216 /**
2217  * amdgpu_vm_bo_unmap - remove bo mapping from vm
2218  *
2219  * @adev: amdgpu_device pointer
2220  * @bo_va: bo_va to remove the address from
2221  * @saddr: where to the BO is mapped
2222  *
2223  * Remove a mapping of the BO at the specefied addr from the VM.
2224  *
2225  * Returns:
2226  * 0 for success, error for failure.
2227  *
2228  * Object has to be reserved and unreserved outside!
2229  */
2230 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2231                        struct amdgpu_bo_va *bo_va,
2232                        uint64_t saddr)
2233 {
2234         struct amdgpu_bo_va_mapping *mapping;
2235         struct amdgpu_vm *vm = bo_va->base.vm;
2236         bool valid = true;
2237
2238         saddr /= AMDGPU_GPU_PAGE_SIZE;
2239
2240         list_for_each_entry(mapping, &bo_va->valids, list) {
2241                 if (mapping->start == saddr)
2242                         break;
2243         }
2244
2245         if (&mapping->list == &bo_va->valids) {
2246                 valid = false;
2247
2248                 list_for_each_entry(mapping, &bo_va->invalids, list) {
2249                         if (mapping->start == saddr)
2250                                 break;
2251                 }
2252
2253                 if (&mapping->list == &bo_va->invalids)
2254                         return -ENOENT;
2255         }
2256
2257         list_del(&mapping->list);
2258         amdgpu_vm_it_remove(mapping, &vm->va);
2259         mapping->bo_va = NULL;
2260         trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2261
2262         if (valid)
2263                 list_add(&mapping->list, &vm->freed);
2264         else
2265                 amdgpu_vm_free_mapping(adev, vm, mapping,
2266                                        bo_va->last_pt_update);
2267
2268         return 0;
2269 }
2270
2271 /**
2272  * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2273  *
2274  * @adev: amdgpu_device pointer
2275  * @vm: VM structure to use
2276  * @saddr: start of the range
2277  * @size: size of the range
2278  *
2279  * Remove all mappings in a range, split them as appropriate.
2280  *
2281  * Returns:
2282  * 0 for success, error for failure.
2283  */
2284 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2285                                 struct amdgpu_vm *vm,
2286                                 uint64_t saddr, uint64_t size)
2287 {
2288         struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
2289         LIST_HEAD(removed);
2290         uint64_t eaddr;
2291
2292         eaddr = saddr + size - 1;
2293         saddr /= AMDGPU_GPU_PAGE_SIZE;
2294         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2295
2296         /* Allocate all the needed memory */
2297         before = kzalloc(sizeof(*before), GFP_KERNEL);
2298         if (!before)
2299                 return -ENOMEM;
2300         INIT_LIST_HEAD(&before->list);
2301
2302         after = kzalloc(sizeof(*after), GFP_KERNEL);
2303         if (!after) {
2304                 kfree(before);
2305                 return -ENOMEM;
2306         }
2307         INIT_LIST_HEAD(&after->list);
2308
2309         /* Now gather all removed mappings */
2310         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2311         while (tmp) {
2312                 /* Remember mapping split at the start */
2313                 if (tmp->start < saddr) {
2314                         before->start = tmp->start;
2315                         before->last = saddr - 1;
2316                         before->offset = tmp->offset;
2317                         before->flags = tmp->flags;
2318                         before->bo_va = tmp->bo_va;
2319                         list_add(&before->list, &tmp->bo_va->invalids);
2320                 }
2321
2322                 /* Remember mapping split at the end */
2323                 if (tmp->last > eaddr) {
2324                         after->start = eaddr + 1;
2325                         after->last = tmp->last;
2326                         after->offset = tmp->offset;
2327                         after->offset += after->start - tmp->start;
2328                         after->flags = tmp->flags;
2329                         after->bo_va = tmp->bo_va;
2330                         list_add(&after->list, &tmp->bo_va->invalids);
2331                 }
2332
2333                 list_del(&tmp->list);
2334                 list_add(&tmp->list, &removed);
2335
2336                 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2337         }
2338
2339         /* And free them up */
2340         list_for_each_entry_safe(tmp, next, &removed, list) {
2341                 amdgpu_vm_it_remove(tmp, &vm->va);
2342                 list_del(&tmp->list);
2343
2344                 if (tmp->start < saddr)
2345                     tmp->start = saddr;
2346                 if (tmp->last > eaddr)
2347                     tmp->last = eaddr;
2348
2349                 tmp->bo_va = NULL;
2350                 list_add(&tmp->list, &vm->freed);
2351                 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2352         }
2353
2354         /* Insert partial mapping before the range */
2355         if (!list_empty(&before->list)) {
2356                 amdgpu_vm_it_insert(before, &vm->va);
2357                 if (before->flags & AMDGPU_PTE_PRT)
2358                         amdgpu_vm_prt_get(adev);
2359         } else {
2360                 kfree(before);
2361         }
2362
2363         /* Insert partial mapping after the range */
2364         if (!list_empty(&after->list)) {
2365                 amdgpu_vm_it_insert(after, &vm->va);
2366                 if (after->flags & AMDGPU_PTE_PRT)
2367                         amdgpu_vm_prt_get(adev);
2368         } else {
2369                 kfree(after);
2370         }
2371
2372         return 0;
2373 }
2374
2375 /**
2376  * amdgpu_vm_bo_lookup_mapping - find mapping by address
2377  *
2378  * @vm: the requested VM
2379  * @addr: the address
2380  *
2381  * Find a mapping by it's address.
2382  *
2383  * Returns:
2384  * The amdgpu_bo_va_mapping matching for addr or NULL
2385  *
2386  */
2387 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2388                                                          uint64_t addr)
2389 {
2390         return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2391 }
2392
2393 /**
2394  * amdgpu_vm_bo_trace_cs - trace all reserved mappings
2395  *
2396  * @vm: the requested vm
2397  * @ticket: CS ticket
2398  *
2399  * Trace all mappings of BOs reserved during a command submission.
2400  */
2401 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
2402 {
2403         struct amdgpu_bo_va_mapping *mapping;
2404
2405         if (!trace_amdgpu_vm_bo_cs_enabled())
2406                 return;
2407
2408         for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
2409              mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
2410                 if (mapping->bo_va && mapping->bo_va->base.bo) {
2411                         struct amdgpu_bo *bo;
2412
2413                         bo = mapping->bo_va->base.bo;
2414                         if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
2415                                 continue;
2416                 }
2417
2418                 trace_amdgpu_vm_bo_cs(mapping);
2419         }
2420 }
2421
2422 /**
2423  * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2424  *
2425  * @adev: amdgpu_device pointer
2426  * @bo_va: requested bo_va
2427  *
2428  * Remove @bo_va->bo from the requested vm.
2429  *
2430  * Object have to be reserved!
2431  */
2432 void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2433                       struct amdgpu_bo_va *bo_va)
2434 {
2435         struct amdgpu_bo_va_mapping *mapping, *next;
2436         struct amdgpu_bo *bo = bo_va->base.bo;
2437         struct amdgpu_vm *vm = bo_va->base.vm;
2438         struct amdgpu_vm_bo_base **base;
2439
2440         if (bo) {
2441                 if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
2442                         vm->bulk_moveable = false;
2443
2444                 for (base = &bo_va->base.bo->vm_bo; *base;
2445                      base = &(*base)->next) {
2446                         if (*base != &bo_va->base)
2447                                 continue;
2448
2449                         *base = bo_va->base.next;
2450                         break;
2451                 }
2452         }
2453
2454         spin_lock(&vm->invalidated_lock);
2455         list_del(&bo_va->base.vm_status);
2456         spin_unlock(&vm->invalidated_lock);
2457
2458         list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2459                 list_del(&mapping->list);
2460                 amdgpu_vm_it_remove(mapping, &vm->va);
2461                 mapping->bo_va = NULL;
2462                 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2463                 list_add(&mapping->list, &vm->freed);
2464         }
2465         list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2466                 list_del(&mapping->list);
2467                 amdgpu_vm_it_remove(mapping, &vm->va);
2468                 amdgpu_vm_free_mapping(adev, vm, mapping,
2469                                        bo_va->last_pt_update);
2470         }
2471
2472         dma_fence_put(bo_va->last_pt_update);
2473
2474         if (bo && bo_va->is_xgmi) {
2475                 mutex_lock(&adev->vm_manager.lock_pstate);
2476                 if (--adev->vm_manager.xgmi_map_counter == 0)
2477                         amdgpu_xgmi_set_pstate(adev, 0);
2478                 mutex_unlock(&adev->vm_manager.lock_pstate);
2479         }
2480
2481         kfree(bo_va);
2482 }
2483
2484 /**
2485  * amdgpu_vm_bo_invalidate - mark the bo as invalid
2486  *
2487  * @adev: amdgpu_device pointer
2488  * @bo: amdgpu buffer object
2489  * @evicted: is the BO evicted
2490  *
2491  * Mark @bo as invalid.
2492  */
2493 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2494                              struct amdgpu_bo *bo, bool evicted)
2495 {
2496         struct amdgpu_vm_bo_base *bo_base;
2497
2498         /* shadow bo doesn't have bo base, its validation needs its parent */
2499         if (bo->parent && bo->parent->shadow == bo)
2500                 bo = bo->parent;
2501
2502         for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2503                 struct amdgpu_vm *vm = bo_base->vm;
2504
2505                 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2506                         amdgpu_vm_bo_evicted(bo_base);
2507                         continue;
2508                 }
2509
2510                 if (bo_base->moved)
2511                         continue;
2512                 bo_base->moved = true;
2513
2514                 if (bo->tbo.type == ttm_bo_type_kernel)
2515                         amdgpu_vm_bo_relocated(bo_base);
2516                 else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
2517                         amdgpu_vm_bo_moved(bo_base);
2518                 else
2519                         amdgpu_vm_bo_invalidated(bo_base);
2520         }
2521 }
2522
2523 /**
2524  * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2525  *
2526  * @vm_size: VM size
2527  *
2528  * Returns:
2529  * VM page table as power of two
2530  */
2531 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2532 {
2533         /* Total bits covered by PD + PTs */
2534         unsigned bits = ilog2(vm_size) + 18;
2535
2536         /* Make sure the PD is 4K in size up to 8GB address space.
2537            Above that split equal between PD and PTs */
2538         if (vm_size <= 8)
2539                 return (bits - 9);
2540         else
2541                 return ((bits + 3) / 2);
2542 }
2543
2544 /**
2545  * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2546  *
2547  * @adev: amdgpu_device pointer
2548  * @min_vm_size: the minimum vm size in GB if it's set auto
2549  * @fragment_size_default: Default PTE fragment size
2550  * @max_level: max VMPT level
2551  * @max_bits: max address space size in bits
2552  *
2553  */
2554 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2555                            uint32_t fragment_size_default, unsigned max_level,
2556                            unsigned max_bits)
2557 {
2558         unsigned int max_size = 1 << (max_bits - 30);
2559         unsigned int vm_size;
2560         uint64_t tmp;
2561
2562         /* adjust vm size first */
2563         if (amdgpu_vm_size != -1) {
2564                 vm_size = amdgpu_vm_size;
2565                 if (vm_size > max_size) {
2566                         dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2567                                  amdgpu_vm_size, max_size);
2568                         vm_size = max_size;
2569                 }
2570         } else {
2571                 struct sysinfo si;
2572                 unsigned int phys_ram_gb;
2573
2574                 /* Optimal VM size depends on the amount of physical
2575                  * RAM available. Underlying requirements and
2576                  * assumptions:
2577                  *
2578                  *  - Need to map system memory and VRAM from all GPUs
2579                  *     - VRAM from other GPUs not known here
2580                  *     - Assume VRAM <= system memory
2581                  *  - On GFX8 and older, VM space can be segmented for
2582                  *    different MTYPEs
2583                  *  - Need to allow room for fragmentation, guard pages etc.
2584                  *
2585                  * This adds up to a rough guess of system memory x3.
2586                  * Round up to power of two to maximize the available
2587                  * VM size with the given page table size.
2588                  */
2589                 si_meminfo(&si);
2590                 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2591                                (1 << 30) - 1) >> 30;
2592                 vm_size = roundup_pow_of_two(
2593                         min(max(phys_ram_gb * 3, min_vm_size), max_size));
2594         }
2595
2596         adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2597
2598         tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2599         if (amdgpu_vm_block_size != -1)
2600                 tmp >>= amdgpu_vm_block_size - 9;
2601         tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2602         adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2603         switch (adev->vm_manager.num_level) {
2604         case 3:
2605                 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2606                 break;
2607         case 2:
2608                 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2609                 break;
2610         case 1:
2611                 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2612                 break;
2613         default:
2614                 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2615         }
2616         /* block size depends on vm size and hw setup*/
2617         if (amdgpu_vm_block_size != -1)
2618                 adev->vm_manager.block_size =
2619                         min((unsigned)amdgpu_vm_block_size, max_bits
2620                             - AMDGPU_GPU_PAGE_SHIFT
2621                             - 9 * adev->vm_manager.num_level);
2622         else if (adev->vm_manager.num_level > 1)
2623                 adev->vm_manager.block_size = 9;
2624         else
2625                 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2626
2627         if (amdgpu_vm_fragment_size == -1)
2628                 adev->vm_manager.fragment_size = fragment_size_default;
2629         else
2630                 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2631
2632         DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2633                  vm_size, adev->vm_manager.num_level + 1,
2634                  adev->vm_manager.block_size,
2635                  adev->vm_manager.fragment_size);
2636 }
2637
2638 /**
2639  * amdgpu_vm_wait_idle - wait for the VM to become idle
2640  *
2641  * @vm: VM object to wait for
2642  * @timeout: timeout to wait for VM to become idle
2643  */
2644 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2645 {
2646         return reservation_object_wait_timeout_rcu(vm->root.base.bo->tbo.resv,
2647                                                    true, true, timeout);
2648 }
2649
2650 /**
2651  * amdgpu_vm_init - initialize a vm instance
2652  *
2653  * @adev: amdgpu_device pointer
2654  * @vm: requested vm
2655  * @vm_context: Indicates if it GFX or Compute context
2656  * @pasid: Process address space identifier
2657  *
2658  * Init @vm fields.
2659  *
2660  * Returns:
2661  * 0 for success, error for failure.
2662  */
2663 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2664                    int vm_context, unsigned int pasid)
2665 {
2666         struct amdgpu_bo_param bp;
2667         struct amdgpu_bo *root;
2668         int r, i;
2669
2670         vm->va = RB_ROOT_CACHED;
2671         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2672                 vm->reserved_vmid[i] = NULL;
2673         INIT_LIST_HEAD(&vm->evicted);
2674         INIT_LIST_HEAD(&vm->relocated);
2675         INIT_LIST_HEAD(&vm->moved);
2676         INIT_LIST_HEAD(&vm->idle);
2677         INIT_LIST_HEAD(&vm->invalidated);
2678         spin_lock_init(&vm->invalidated_lock);
2679         INIT_LIST_HEAD(&vm->freed);
2680
2681         /* create scheduler entity for page table updates */
2682         r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
2683                                   adev->vm_manager.vm_pte_num_rqs, NULL);
2684         if (r)
2685                 return r;
2686
2687         vm->pte_support_ats = false;
2688
2689         if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2690                 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2691                                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2692
2693                 if (adev->asic_type == CHIP_RAVEN)
2694                         vm->pte_support_ats = true;
2695         } else {
2696                 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2697                                                 AMDGPU_VM_USE_CPU_FOR_GFX);
2698         }
2699         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2700                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2701         WARN_ONCE((vm->use_cpu_for_update && !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2702                   "CPU update of VM recommended only for large BAR system\n");
2703
2704         if (vm->use_cpu_for_update)
2705                 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2706         else
2707                 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2708         vm->last_update = NULL;
2709
2710         amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2711         if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
2712                 bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2713         r = amdgpu_bo_create(adev, &bp, &root);
2714         if (r)
2715                 goto error_free_sched_entity;
2716
2717         r = amdgpu_bo_reserve(root, true);
2718         if (r)
2719                 goto error_free_root;
2720
2721         r = reservation_object_reserve_shared(root->tbo.resv, 1);
2722         if (r)
2723                 goto error_unreserve;
2724
2725         amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2726
2727         r = amdgpu_vm_clear_bo(adev, vm, root);
2728         if (r)
2729                 goto error_unreserve;
2730
2731         amdgpu_bo_unreserve(vm->root.base.bo);
2732
2733         if (pasid) {
2734                 unsigned long flags;
2735
2736                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2737                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2738                               GFP_ATOMIC);
2739                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2740                 if (r < 0)
2741                         goto error_free_root;
2742
2743                 vm->pasid = pasid;
2744         }
2745
2746         INIT_KFIFO(vm->faults);
2747
2748         return 0;
2749
2750 error_unreserve:
2751         amdgpu_bo_unreserve(vm->root.base.bo);
2752
2753 error_free_root:
2754         amdgpu_bo_unref(&vm->root.base.bo->shadow);
2755         amdgpu_bo_unref(&vm->root.base.bo);
2756         vm->root.base.bo = NULL;
2757
2758 error_free_sched_entity:
2759         drm_sched_entity_destroy(&vm->entity);
2760
2761         return r;
2762 }
2763
2764 /**
2765  * amdgpu_vm_check_clean_reserved - check if a VM is clean
2766  *
2767  * @adev: amdgpu_device pointer
2768  * @vm: the VM to check
2769  *
2770  * check all entries of the root PD, if any subsequent PDs are allocated,
2771  * it means there are page table creating and filling, and is no a clean
2772  * VM
2773  *
2774  * Returns:
2775  *      0 if this VM is clean
2776  */
2777 static int amdgpu_vm_check_clean_reserved(struct amdgpu_device *adev,
2778         struct amdgpu_vm *vm)
2779 {
2780         enum amdgpu_vm_level root = adev->vm_manager.root_level;
2781         unsigned int entries = amdgpu_vm_num_entries(adev, root);
2782         unsigned int i = 0;
2783
2784         if (!(vm->root.entries))
2785                 return 0;
2786
2787         for (i = 0; i < entries; i++) {
2788                 if (vm->root.entries[i].base.bo)
2789                         return -EINVAL;
2790         }
2791
2792         return 0;
2793 }
2794
2795 /**
2796  * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2797  *
2798  * @adev: amdgpu_device pointer
2799  * @vm: requested vm
2800  *
2801  * This only works on GFX VMs that don't have any BOs added and no
2802  * page tables allocated yet.
2803  *
2804  * Changes the following VM parameters:
2805  * - use_cpu_for_update
2806  * - pte_supports_ats
2807  * - pasid (old PASID is released, because compute manages its own PASIDs)
2808  *
2809  * Reinitializes the page directory to reflect the changed ATS
2810  * setting.
2811  *
2812  * Returns:
2813  * 0 for success, -errno for errors.
2814  */
2815 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2816 {
2817         bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2818         int r;
2819
2820         r = amdgpu_bo_reserve(vm->root.base.bo, true);
2821         if (r)
2822                 return r;
2823
2824         /* Sanity checks */
2825         r = amdgpu_vm_check_clean_reserved(adev, vm);
2826         if (r)
2827                 goto unreserve_bo;
2828
2829         if (pasid) {
2830                 unsigned long flags;
2831
2832                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2833                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2834                               GFP_ATOMIC);
2835                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2836
2837                 if (r == -ENOSPC)
2838                         goto unreserve_bo;
2839                 r = 0;
2840         }
2841
2842         /* Check if PD needs to be reinitialized and do it before
2843          * changing any other state, in case it fails.
2844          */
2845         if (pte_support_ats != vm->pte_support_ats) {
2846                 vm->pte_support_ats = pte_support_ats;
2847                 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo);
2848                 if (r)
2849                         goto free_idr;
2850         }
2851
2852         /* Update VM state */
2853         vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2854                                     AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2855         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2856                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2857         WARN_ONCE((vm->use_cpu_for_update && !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2858                   "CPU update of VM recommended only for large BAR system\n");
2859
2860         if (vm->pasid) {
2861                 unsigned long flags;
2862
2863                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2864                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2865                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2866
2867                 /* Free the original amdgpu allocated pasid
2868                  * Will be replaced with kfd allocated pasid
2869                  */
2870                 amdgpu_pasid_free(vm->pasid);
2871                 vm->pasid = 0;
2872         }
2873
2874         /* Free the shadow bo for compute VM */
2875         amdgpu_bo_unref(&vm->root.base.bo->shadow);
2876
2877         if (pasid)
2878                 vm->pasid = pasid;
2879
2880         goto unreserve_bo;
2881
2882 free_idr:
2883         if (pasid) {
2884                 unsigned long flags;
2885
2886                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2887                 idr_remove(&adev->vm_manager.pasid_idr, pasid);
2888                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2889         }
2890 unreserve_bo:
2891         amdgpu_bo_unreserve(vm->root.base.bo);
2892         return r;
2893 }
2894
2895 /**
2896  * amdgpu_vm_release_compute - release a compute vm
2897  * @adev: amdgpu_device pointer
2898  * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
2899  *
2900  * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
2901  * pasid from vm. Compute should stop use of vm after this call.
2902  */
2903 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2904 {
2905         if (vm->pasid) {
2906                 unsigned long flags;
2907
2908                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2909                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2910                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2911         }
2912         vm->pasid = 0;
2913 }
2914
2915 /**
2916  * amdgpu_vm_fini - tear down a vm instance
2917  *
2918  * @adev: amdgpu_device pointer
2919  * @vm: requested vm
2920  *
2921  * Tear down @vm.
2922  * Unbind the VM and remove all bos from the vm bo list
2923  */
2924 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2925 {
2926         struct amdgpu_bo_va_mapping *mapping, *tmp;
2927         bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2928         struct amdgpu_bo *root;
2929         int i, r;
2930
2931         amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2932
2933         if (vm->pasid) {
2934                 unsigned long flags;
2935
2936                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2937                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2938                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2939         }
2940
2941         drm_sched_entity_destroy(&vm->entity);
2942
2943         if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2944                 dev_err(adev->dev, "still active bo inside vm\n");
2945         }
2946         rbtree_postorder_for_each_entry_safe(mapping, tmp,
2947                                              &vm->va.rb_root, rb) {
2948                 /* Don't remove the mapping here, we don't want to trigger a
2949                  * rebalance and the tree is about to be destroyed anyway.
2950                  */
2951                 list_del(&mapping->list);
2952                 kfree(mapping);
2953         }
2954         list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2955                 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2956                         amdgpu_vm_prt_fini(adev, vm);
2957                         prt_fini_needed = false;
2958                 }
2959
2960                 list_del(&mapping->list);
2961                 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2962         }
2963
2964         root = amdgpu_bo_ref(vm->root.base.bo);
2965         r = amdgpu_bo_reserve(root, true);
2966         if (r) {
2967                 dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
2968         } else {
2969                 amdgpu_vm_free_pts(adev, vm, NULL);
2970                 amdgpu_bo_unreserve(root);
2971         }
2972         amdgpu_bo_unref(&root);
2973         WARN_ON(vm->root.base.bo);
2974         dma_fence_put(vm->last_update);
2975         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2976                 amdgpu_vmid_free_reserved(adev, vm, i);
2977 }
2978
2979 /**
2980  * amdgpu_vm_manager_init - init the VM manager
2981  *
2982  * @adev: amdgpu_device pointer
2983  *
2984  * Initialize the VM manager structures
2985  */
2986 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2987 {
2988         unsigned i;
2989
2990         amdgpu_vmid_mgr_init(adev);
2991
2992         adev->vm_manager.fence_context =
2993                 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2994         for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2995                 adev->vm_manager.seqno[i] = 0;
2996
2997         spin_lock_init(&adev->vm_manager.prt_lock);
2998         atomic_set(&adev->vm_manager.num_prt_users, 0);
2999
3000         /* If not overridden by the user, by default, only in large BAR systems
3001          * Compute VM tables will be updated by CPU
3002          */
3003 #ifdef CONFIG_X86_64
3004         if (amdgpu_vm_update_mode == -1) {
3005                 if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3006                         adev->vm_manager.vm_update_mode =
3007                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
3008                 else
3009                         adev->vm_manager.vm_update_mode = 0;
3010         } else
3011                 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
3012 #else
3013         adev->vm_manager.vm_update_mode = 0;
3014 #endif
3015
3016         idr_init(&adev->vm_manager.pasid_idr);
3017         spin_lock_init(&adev->vm_manager.pasid_lock);
3018
3019         adev->vm_manager.xgmi_map_counter = 0;
3020         mutex_init(&adev->vm_manager.lock_pstate);
3021 }
3022
3023 /**
3024  * amdgpu_vm_manager_fini - cleanup VM manager
3025  *
3026  * @adev: amdgpu_device pointer
3027  *
3028  * Cleanup the VM manager and free resources.
3029  */
3030 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
3031 {
3032         WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
3033         idr_destroy(&adev->vm_manager.pasid_idr);
3034
3035         amdgpu_vmid_mgr_fini(adev);
3036 }
3037
3038 /**
3039  * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
3040  *
3041  * @dev: drm device pointer
3042  * @data: drm_amdgpu_vm
3043  * @filp: drm file pointer
3044  *
3045  * Returns:
3046  * 0 for success, -errno for errors.
3047  */
3048 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
3049 {
3050         union drm_amdgpu_vm *args = data;
3051         struct amdgpu_device *adev = dev->dev_private;
3052         struct amdgpu_fpriv *fpriv = filp->driver_priv;
3053         int r;
3054
3055         switch (args->in.op) {
3056         case AMDGPU_VM_OP_RESERVE_VMID:
3057                 /* current, we only have requirement to reserve vmid from gfxhub */
3058                 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3059                 if (r)
3060                         return r;
3061                 break;
3062         case AMDGPU_VM_OP_UNRESERVE_VMID:
3063                 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3064                 break;
3065         default:
3066                 return -EINVAL;
3067         }
3068
3069         return 0;
3070 }
3071
3072 /**
3073  * amdgpu_vm_get_task_info - Extracts task info for a PASID.
3074  *
3075  * @adev: drm device pointer
3076  * @pasid: PASID identifier for VM
3077  * @task_info: task_info to fill.
3078  */
3079 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
3080                          struct amdgpu_task_info *task_info)
3081 {
3082         struct amdgpu_vm *vm;
3083         unsigned long flags;
3084
3085         spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3086
3087         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3088         if (vm)
3089                 *task_info = vm->task_info;
3090
3091         spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3092 }
3093
3094 /**
3095  * amdgpu_vm_set_task_info - Sets VMs task info.
3096  *
3097  * @vm: vm for which to set the info
3098  */
3099 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
3100 {
3101         if (!vm->task_info.pid) {
3102                 vm->task_info.pid = current->pid;
3103                 get_task_comm(vm->task_info.task_name, current);
3104
3105                 if (current->group_leader->mm == current->mm) {
3106                         vm->task_info.tgid = current->group_leader->pid;
3107                         get_task_comm(vm->task_info.process_name, current->group_leader);
3108                 }
3109         }
3110 }
This page took 0.221766 seconds and 4 git commands to generate.