]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_pm.c
drm/amdgpu: Add fan RPM setting via sysfs
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_pm.c
1 /*
2  * Copyright 2017 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Rafał Miłecki <[email protected]>
23  *          Alex Deucher <[email protected]>
24  */
25 #include <drm/drmP.h>
26 #include "amdgpu.h"
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
30 #include "amdgpu_display.h"
31 #include "atom.h"
32 #include <linux/power_supply.h>
33 #include <linux/hwmon.h>
34 #include <linux/hwmon-sysfs.h>
35 #include <linux/nospec.h>
36
37 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
38
39 static const struct cg_flag_name clocks[] = {
40         {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
41         {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
42         {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
43         {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
44         {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
45         {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
46         {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
47         {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
48         {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
49         {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
50         {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
51         {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
52         {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
53         {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
54         {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
55         {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
56         {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
57         {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
58         {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
59         {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
60         {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
61         {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
62         {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
63         {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
64         {0, NULL},
65 };
66
67 void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
68 {
69         if (adev->pm.dpm_enabled) {
70                 mutex_lock(&adev->pm.mutex);
71                 if (power_supply_is_system_supplied() > 0)
72                         adev->pm.ac_power = true;
73                 else
74                         adev->pm.ac_power = false;
75                 if (adev->powerplay.pp_funcs->enable_bapm)
76                         amdgpu_dpm_enable_bapm(adev, adev->pm.ac_power);
77                 mutex_unlock(&adev->pm.mutex);
78         }
79 }
80
81 /**
82  * DOC: power_dpm_state
83  *
84  * The power_dpm_state file is a legacy interface and is only provided for
85  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
86  * certain power related parameters.  The file power_dpm_state is used for this.
87  * It accepts the following arguments:
88  *
89  * - battery
90  *
91  * - balanced
92  *
93  * - performance
94  *
95  * battery
96  *
97  * On older GPUs, the vbios provided a special power state for battery
98  * operation.  Selecting battery switched to this state.  This is no
99  * longer provided on newer GPUs so the option does nothing in that case.
100  *
101  * balanced
102  *
103  * On older GPUs, the vbios provided a special power state for balanced
104  * operation.  Selecting balanced switched to this state.  This is no
105  * longer provided on newer GPUs so the option does nothing in that case.
106  *
107  * performance
108  *
109  * On older GPUs, the vbios provided a special power state for performance
110  * operation.  Selecting performance switched to this state.  This is no
111  * longer provided on newer GPUs so the option does nothing in that case.
112  *
113  */
114
115 static ssize_t amdgpu_get_dpm_state(struct device *dev,
116                                     struct device_attribute *attr,
117                                     char *buf)
118 {
119         struct drm_device *ddev = dev_get_drvdata(dev);
120         struct amdgpu_device *adev = ddev->dev_private;
121         enum amd_pm_state_type pm;
122
123         if (adev->powerplay.pp_funcs->get_current_power_state)
124                 pm = amdgpu_dpm_get_current_power_state(adev);
125         else
126                 pm = adev->pm.dpm.user_state;
127
128         return snprintf(buf, PAGE_SIZE, "%s\n",
129                         (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
130                         (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
131 }
132
133 static ssize_t amdgpu_set_dpm_state(struct device *dev,
134                                     struct device_attribute *attr,
135                                     const char *buf,
136                                     size_t count)
137 {
138         struct drm_device *ddev = dev_get_drvdata(dev);
139         struct amdgpu_device *adev = ddev->dev_private;
140         enum amd_pm_state_type  state;
141
142         if (strncmp("battery", buf, strlen("battery")) == 0)
143                 state = POWER_STATE_TYPE_BATTERY;
144         else if (strncmp("balanced", buf, strlen("balanced")) == 0)
145                 state = POWER_STATE_TYPE_BALANCED;
146         else if (strncmp("performance", buf, strlen("performance")) == 0)
147                 state = POWER_STATE_TYPE_PERFORMANCE;
148         else {
149                 count = -EINVAL;
150                 goto fail;
151         }
152
153         if (adev->powerplay.pp_funcs->dispatch_tasks) {
154                 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
155         } else {
156                 mutex_lock(&adev->pm.mutex);
157                 adev->pm.dpm.user_state = state;
158                 mutex_unlock(&adev->pm.mutex);
159
160                 /* Can't set dpm state when the card is off */
161                 if (!(adev->flags & AMD_IS_PX) ||
162                     (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
163                         amdgpu_pm_compute_clocks(adev);
164         }
165 fail:
166         return count;
167 }
168
169
170 /**
171  * DOC: power_dpm_force_performance_level
172  *
173  * The amdgpu driver provides a sysfs API for adjusting certain power
174  * related parameters.  The file power_dpm_force_performance_level is
175  * used for this.  It accepts the following arguments:
176  *
177  * - auto
178  *
179  * - low
180  *
181  * - high
182  *
183  * - manual
184  *
185  * - profile_standard
186  *
187  * - profile_min_sclk
188  *
189  * - profile_min_mclk
190  *
191  * - profile_peak
192  *
193  * auto
194  *
195  * When auto is selected, the driver will attempt to dynamically select
196  * the optimal power profile for current conditions in the driver.
197  *
198  * low
199  *
200  * When low is selected, the clocks are forced to the lowest power state.
201  *
202  * high
203  *
204  * When high is selected, the clocks are forced to the highest power state.
205  *
206  * manual
207  *
208  * When manual is selected, the user can manually adjust which power states
209  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
210  * and pp_dpm_pcie files and adjust the power state transition heuristics
211  * via the pp_power_profile_mode sysfs file.
212  *
213  * profile_standard
214  * profile_min_sclk
215  * profile_min_mclk
216  * profile_peak
217  *
218  * When the profiling modes are selected, clock and power gating are
219  * disabled and the clocks are set for different profiling cases. This
220  * mode is recommended for profiling specific work loads where you do
221  * not want clock or power gating for clock fluctuation to interfere
222  * with your results. profile_standard sets the clocks to a fixed clock
223  * level which varies from asic to asic.  profile_min_sclk forces the sclk
224  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
225  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
226  *
227  */
228
229 static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
230                                                 struct device_attribute *attr,
231                                                                 char *buf)
232 {
233         struct drm_device *ddev = dev_get_drvdata(dev);
234         struct amdgpu_device *adev = ddev->dev_private;
235         enum amd_dpm_forced_level level = 0xff;
236
237         if  ((adev->flags & AMD_IS_PX) &&
238              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
239                 return snprintf(buf, PAGE_SIZE, "off\n");
240
241         if (adev->powerplay.pp_funcs->get_performance_level)
242                 level = amdgpu_dpm_get_performance_level(adev);
243         else
244                 level = adev->pm.dpm.forced_level;
245
246         return snprintf(buf, PAGE_SIZE, "%s\n",
247                         (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
248                         (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
249                         (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
250                         (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
251                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
252                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
253                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
254                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
255                         "unknown");
256 }
257
258 static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
259                                                        struct device_attribute *attr,
260                                                        const char *buf,
261                                                        size_t count)
262 {
263         struct drm_device *ddev = dev_get_drvdata(dev);
264         struct amdgpu_device *adev = ddev->dev_private;
265         enum amd_dpm_forced_level level;
266         enum amd_dpm_forced_level current_level = 0xff;
267         int ret = 0;
268
269         /* Can't force performance level when the card is off */
270         if  ((adev->flags & AMD_IS_PX) &&
271              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
272                 return -EINVAL;
273
274         if (adev->powerplay.pp_funcs->get_performance_level)
275                 current_level = amdgpu_dpm_get_performance_level(adev);
276
277         if (strncmp("low", buf, strlen("low")) == 0) {
278                 level = AMD_DPM_FORCED_LEVEL_LOW;
279         } else if (strncmp("high", buf, strlen("high")) == 0) {
280                 level = AMD_DPM_FORCED_LEVEL_HIGH;
281         } else if (strncmp("auto", buf, strlen("auto")) == 0) {
282                 level = AMD_DPM_FORCED_LEVEL_AUTO;
283         } else if (strncmp("manual", buf, strlen("manual")) == 0) {
284                 level = AMD_DPM_FORCED_LEVEL_MANUAL;
285         } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
286                 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
287         } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
288                 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
289         } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
290                 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
291         } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
292                 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
293         } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
294                 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
295         }  else {
296                 count = -EINVAL;
297                 goto fail;
298         }
299
300         if (current_level == level)
301                 return count;
302
303         if (adev->powerplay.pp_funcs->force_performance_level) {
304                 mutex_lock(&adev->pm.mutex);
305                 if (adev->pm.dpm.thermal_active) {
306                         count = -EINVAL;
307                         mutex_unlock(&adev->pm.mutex);
308                         goto fail;
309                 }
310                 ret = amdgpu_dpm_force_performance_level(adev, level);
311                 if (ret)
312                         count = -EINVAL;
313                 else
314                         adev->pm.dpm.forced_level = level;
315                 mutex_unlock(&adev->pm.mutex);
316         }
317
318 fail:
319         return count;
320 }
321
322 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
323                 struct device_attribute *attr,
324                 char *buf)
325 {
326         struct drm_device *ddev = dev_get_drvdata(dev);
327         struct amdgpu_device *adev = ddev->dev_private;
328         struct pp_states_info data;
329         int i, buf_len;
330
331         if (adev->powerplay.pp_funcs->get_pp_num_states)
332                 amdgpu_dpm_get_pp_num_states(adev, &data);
333
334         buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
335         for (i = 0; i < data.nums; i++)
336                 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
337                                 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
338                                 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
339                                 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
340                                 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
341
342         return buf_len;
343 }
344
345 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
346                 struct device_attribute *attr,
347                 char *buf)
348 {
349         struct drm_device *ddev = dev_get_drvdata(dev);
350         struct amdgpu_device *adev = ddev->dev_private;
351         struct pp_states_info data;
352         enum amd_pm_state_type pm = 0;
353         int i = 0;
354
355         if (adev->powerplay.pp_funcs->get_current_power_state
356                  && adev->powerplay.pp_funcs->get_pp_num_states) {
357                 pm = amdgpu_dpm_get_current_power_state(adev);
358                 amdgpu_dpm_get_pp_num_states(adev, &data);
359
360                 for (i = 0; i < data.nums; i++) {
361                         if (pm == data.states[i])
362                                 break;
363                 }
364
365                 if (i == data.nums)
366                         i = -EINVAL;
367         }
368
369         return snprintf(buf, PAGE_SIZE, "%d\n", i);
370 }
371
372 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
373                 struct device_attribute *attr,
374                 char *buf)
375 {
376         struct drm_device *ddev = dev_get_drvdata(dev);
377         struct amdgpu_device *adev = ddev->dev_private;
378
379         if (adev->pp_force_state_enabled)
380                 return amdgpu_get_pp_cur_state(dev, attr, buf);
381         else
382                 return snprintf(buf, PAGE_SIZE, "\n");
383 }
384
385 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
386                 struct device_attribute *attr,
387                 const char *buf,
388                 size_t count)
389 {
390         struct drm_device *ddev = dev_get_drvdata(dev);
391         struct amdgpu_device *adev = ddev->dev_private;
392         enum amd_pm_state_type state = 0;
393         unsigned long idx;
394         int ret;
395
396         if (strlen(buf) == 1)
397                 adev->pp_force_state_enabled = false;
398         else if (adev->powerplay.pp_funcs->dispatch_tasks &&
399                         adev->powerplay.pp_funcs->get_pp_num_states) {
400                 struct pp_states_info data;
401
402                 ret = kstrtoul(buf, 0, &idx);
403                 if (ret || idx >= ARRAY_SIZE(data.states)) {
404                         count = -EINVAL;
405                         goto fail;
406                 }
407                 idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
408
409                 amdgpu_dpm_get_pp_num_states(adev, &data);
410                 state = data.states[idx];
411                 /* only set user selected power states */
412                 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
413                     state != POWER_STATE_TYPE_DEFAULT) {
414                         amdgpu_dpm_dispatch_task(adev,
415                                         AMD_PP_TASK_ENABLE_USER_STATE, &state);
416                         adev->pp_force_state_enabled = true;
417                 }
418         }
419 fail:
420         return count;
421 }
422
423 /**
424  * DOC: pp_table
425  *
426  * The amdgpu driver provides a sysfs API for uploading new powerplay
427  * tables.  The file pp_table is used for this.  Reading the file
428  * will dump the current power play table.  Writing to the file
429  * will attempt to upload a new powerplay table and re-initialize
430  * powerplay using that new table.
431  *
432  */
433
434 static ssize_t amdgpu_get_pp_table(struct device *dev,
435                 struct device_attribute *attr,
436                 char *buf)
437 {
438         struct drm_device *ddev = dev_get_drvdata(dev);
439         struct amdgpu_device *adev = ddev->dev_private;
440         char *table = NULL;
441         int size;
442
443         if (adev->powerplay.pp_funcs->get_pp_table)
444                 size = amdgpu_dpm_get_pp_table(adev, &table);
445         else
446                 return 0;
447
448         if (size >= PAGE_SIZE)
449                 size = PAGE_SIZE - 1;
450
451         memcpy(buf, table, size);
452
453         return size;
454 }
455
456 static ssize_t amdgpu_set_pp_table(struct device *dev,
457                 struct device_attribute *attr,
458                 const char *buf,
459                 size_t count)
460 {
461         struct drm_device *ddev = dev_get_drvdata(dev);
462         struct amdgpu_device *adev = ddev->dev_private;
463
464         if (adev->powerplay.pp_funcs->set_pp_table)
465                 amdgpu_dpm_set_pp_table(adev, buf, count);
466
467         return count;
468 }
469
470 /**
471  * DOC: pp_od_clk_voltage
472  *
473  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
474  * in each power level within a power state.  The pp_od_clk_voltage is used for
475  * this.
476  *
477  * < For Vega10 and previous ASICs >
478  *
479  * Reading the file will display:
480  *
481  * - a list of engine clock levels and voltages labeled OD_SCLK
482  *
483  * - a list of memory clock levels and voltages labeled OD_MCLK
484  *
485  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
486  *
487  * To manually adjust these settings, first select manual using
488  * power_dpm_force_performance_level. Enter a new value for each
489  * level by writing a string that contains "s/m level clock voltage" to
490  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
491  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
492  * 810 mV.  When you have edited all of the states as needed, write
493  * "c" (commit) to the file to commit your changes.  If you want to reset to the
494  * default power levels, write "r" (reset) to the file to reset them.
495  *
496  *
497  * < For Vega20 >
498  *
499  * Reading the file will display:
500  *
501  * - minimum and maximum engine clock labeled OD_SCLK
502  *
503  * - maximum memory clock labeled OD_MCLK
504  *
505  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
506  *   They can be used to calibrate the sclk voltage curve.
507  *
508  * - a list of valid ranges for sclk, mclk, and voltage curve points
509  *   labeled OD_RANGE
510  *
511  * To manually adjust these settings:
512  *
513  * - First select manual using power_dpm_force_performance_level
514  *
515  * - For clock frequency setting, enter a new value by writing a
516  *   string that contains "s/m index clock" to the file. The index
517  *   should be 0 if to set minimum clock. And 1 if to set maximum
518  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
519  *   "m 1 800" will update maximum mclk to be 800Mhz.
520  *
521  *   For sclk voltage curve, enter the new values by writing a
522  *   string that contains "vc point clock voltage" to the file. The
523  *   points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
524  *   update point1 with clock set as 300Mhz and voltage as
525  *   600mV. "vc 2 1000 1000" will update point3 with clock set
526  *   as 1000Mhz and voltage 1000mV.
527  *
528  * - When you have edited all of the states as needed, write "c" (commit)
529  *   to the file to commit your changes
530  *
531  * - If you want to reset to the default power levels, write "r" (reset)
532  *   to the file to reset them
533  *
534  */
535
536 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
537                 struct device_attribute *attr,
538                 const char *buf,
539                 size_t count)
540 {
541         struct drm_device *ddev = dev_get_drvdata(dev);
542         struct amdgpu_device *adev = ddev->dev_private;
543         int ret;
544         uint32_t parameter_size = 0;
545         long parameter[64];
546         char buf_cpy[128];
547         char *tmp_str;
548         char *sub_str;
549         const char delimiter[3] = {' ', '\n', '\0'};
550         uint32_t type;
551
552         if (count > 127)
553                 return -EINVAL;
554
555         if (*buf == 's')
556                 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
557         else if (*buf == 'm')
558                 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
559         else if(*buf == 'r')
560                 type = PP_OD_RESTORE_DEFAULT_TABLE;
561         else if (*buf == 'c')
562                 type = PP_OD_COMMIT_DPM_TABLE;
563         else if (!strncmp(buf, "vc", 2))
564                 type = PP_OD_EDIT_VDDC_CURVE;
565         else
566                 return -EINVAL;
567
568         memcpy(buf_cpy, buf, count+1);
569
570         tmp_str = buf_cpy;
571
572         if (type == PP_OD_EDIT_VDDC_CURVE)
573                 tmp_str++;
574         while (isspace(*++tmp_str));
575
576         while (tmp_str[0]) {
577                 sub_str = strsep(&tmp_str, delimiter);
578                 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
579                 if (ret)
580                         return -EINVAL;
581                 parameter_size++;
582
583                 while (isspace(*tmp_str))
584                         tmp_str++;
585         }
586
587         if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
588                 ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
589                                                 parameter, parameter_size);
590
591         if (ret)
592                 return -EINVAL;
593
594         if (type == PP_OD_COMMIT_DPM_TABLE) {
595                 if (adev->powerplay.pp_funcs->dispatch_tasks) {
596                         amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
597                         return count;
598                 } else {
599                         return -EINVAL;
600                 }
601         }
602
603         return count;
604 }
605
606 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
607                 struct device_attribute *attr,
608                 char *buf)
609 {
610         struct drm_device *ddev = dev_get_drvdata(dev);
611         struct amdgpu_device *adev = ddev->dev_private;
612         uint32_t size = 0;
613
614         if (adev->powerplay.pp_funcs->print_clock_levels) {
615                 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
616                 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
617                 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
618                 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
619                 return size;
620         } else {
621                 return snprintf(buf, PAGE_SIZE, "\n");
622         }
623
624 }
625
626 /**
627  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_pcie
628  *
629  * The amdgpu driver provides a sysfs API for adjusting what power levels
630  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
631  * and pp_dpm_pcie are used for this.
632  *
633  * Reading back the files will show you the available power levels within
634  * the power state and the clock information for those levels.
635  *
636  * To manually adjust these states, first select manual using
637  * power_dpm_force_performance_level.
638  * Secondly,Enter a new value for each level by inputing a string that
639  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
640  * E.g., echo 4 5 6 to > pp_dpm_sclk will enable sclk levels 4, 5, and 6.
641  */
642
643 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
644                 struct device_attribute *attr,
645                 char *buf)
646 {
647         struct drm_device *ddev = dev_get_drvdata(dev);
648         struct amdgpu_device *adev = ddev->dev_private;
649
650         if (adev->powerplay.pp_funcs->print_clock_levels)
651                 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
652         else
653                 return snprintf(buf, PAGE_SIZE, "\n");
654 }
655
656 /*
657  * Worst case: 32 bits individually specified, in octal at 12 characters
658  * per line (+1 for \n).
659  */
660 #define AMDGPU_MASK_BUF_MAX     (32 * 13)
661
662 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
663 {
664         int ret;
665         long level;
666         char *sub_str = NULL;
667         char *tmp;
668         char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
669         const char delimiter[3] = {' ', '\n', '\0'};
670         size_t bytes;
671
672         *mask = 0;
673
674         bytes = min(count, sizeof(buf_cpy) - 1);
675         memcpy(buf_cpy, buf, bytes);
676         buf_cpy[bytes] = '\0';
677         tmp = buf_cpy;
678         while (tmp[0]) {
679                 sub_str = strsep(&tmp, delimiter);
680                 if (strlen(sub_str)) {
681                         ret = kstrtol(sub_str, 0, &level);
682                         if (ret)
683                                 return -EINVAL;
684                         *mask |= 1 << level;
685                 } else
686                         break;
687         }
688
689         return 0;
690 }
691
692 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
693                 struct device_attribute *attr,
694                 const char *buf,
695                 size_t count)
696 {
697         struct drm_device *ddev = dev_get_drvdata(dev);
698         struct amdgpu_device *adev = ddev->dev_private;
699         int ret;
700         uint32_t mask = 0;
701
702         ret = amdgpu_read_mask(buf, count, &mask);
703         if (ret)
704                 return ret;
705
706         if (adev->powerplay.pp_funcs->force_clock_level)
707                 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
708
709         return count;
710 }
711
712 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
713                 struct device_attribute *attr,
714                 char *buf)
715 {
716         struct drm_device *ddev = dev_get_drvdata(dev);
717         struct amdgpu_device *adev = ddev->dev_private;
718
719         if (adev->powerplay.pp_funcs->print_clock_levels)
720                 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
721         else
722                 return snprintf(buf, PAGE_SIZE, "\n");
723 }
724
725 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
726                 struct device_attribute *attr,
727                 const char *buf,
728                 size_t count)
729 {
730         struct drm_device *ddev = dev_get_drvdata(dev);
731         struct amdgpu_device *adev = ddev->dev_private;
732         int ret;
733         uint32_t mask = 0;
734
735         ret = amdgpu_read_mask(buf, count, &mask);
736         if (ret)
737                 return ret;
738
739         if (adev->powerplay.pp_funcs->force_clock_level)
740                 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
741
742         return count;
743 }
744
745 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
746                 struct device_attribute *attr,
747                 char *buf)
748 {
749         struct drm_device *ddev = dev_get_drvdata(dev);
750         struct amdgpu_device *adev = ddev->dev_private;
751
752         if (adev->powerplay.pp_funcs->print_clock_levels)
753                 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
754         else
755                 return snprintf(buf, PAGE_SIZE, "\n");
756 }
757
758 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
759                 struct device_attribute *attr,
760                 const char *buf,
761                 size_t count)
762 {
763         struct drm_device *ddev = dev_get_drvdata(dev);
764         struct amdgpu_device *adev = ddev->dev_private;
765         int ret;
766         uint32_t mask = 0;
767
768         ret = amdgpu_read_mask(buf, count, &mask);
769         if (ret)
770                 return ret;
771
772         if (adev->powerplay.pp_funcs->force_clock_level)
773                 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
774
775         return count;
776 }
777
778 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
779                 struct device_attribute *attr,
780                 char *buf)
781 {
782         struct drm_device *ddev = dev_get_drvdata(dev);
783         struct amdgpu_device *adev = ddev->dev_private;
784         uint32_t value = 0;
785
786         if (adev->powerplay.pp_funcs->get_sclk_od)
787                 value = amdgpu_dpm_get_sclk_od(adev);
788
789         return snprintf(buf, PAGE_SIZE, "%d\n", value);
790 }
791
792 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
793                 struct device_attribute *attr,
794                 const char *buf,
795                 size_t count)
796 {
797         struct drm_device *ddev = dev_get_drvdata(dev);
798         struct amdgpu_device *adev = ddev->dev_private;
799         int ret;
800         long int value;
801
802         ret = kstrtol(buf, 0, &value);
803
804         if (ret) {
805                 count = -EINVAL;
806                 goto fail;
807         }
808         if (adev->powerplay.pp_funcs->set_sclk_od)
809                 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
810
811         if (adev->powerplay.pp_funcs->dispatch_tasks) {
812                 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
813         } else {
814                 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
815                 amdgpu_pm_compute_clocks(adev);
816         }
817
818 fail:
819         return count;
820 }
821
822 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
823                 struct device_attribute *attr,
824                 char *buf)
825 {
826         struct drm_device *ddev = dev_get_drvdata(dev);
827         struct amdgpu_device *adev = ddev->dev_private;
828         uint32_t value = 0;
829
830         if (adev->powerplay.pp_funcs->get_mclk_od)
831                 value = amdgpu_dpm_get_mclk_od(adev);
832
833         return snprintf(buf, PAGE_SIZE, "%d\n", value);
834 }
835
836 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
837                 struct device_attribute *attr,
838                 const char *buf,
839                 size_t count)
840 {
841         struct drm_device *ddev = dev_get_drvdata(dev);
842         struct amdgpu_device *adev = ddev->dev_private;
843         int ret;
844         long int value;
845
846         ret = kstrtol(buf, 0, &value);
847
848         if (ret) {
849                 count = -EINVAL;
850                 goto fail;
851         }
852         if (adev->powerplay.pp_funcs->set_mclk_od)
853                 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
854
855         if (adev->powerplay.pp_funcs->dispatch_tasks) {
856                 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
857         } else {
858                 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
859                 amdgpu_pm_compute_clocks(adev);
860         }
861
862 fail:
863         return count;
864 }
865
866 /**
867  * DOC: pp_power_profile_mode
868  *
869  * The amdgpu driver provides a sysfs API for adjusting the heuristics
870  * related to switching between power levels in a power state.  The file
871  * pp_power_profile_mode is used for this.
872  *
873  * Reading this file outputs a list of all of the predefined power profiles
874  * and the relevant heuristics settings for that profile.
875  *
876  * To select a profile or create a custom profile, first select manual using
877  * power_dpm_force_performance_level.  Writing the number of a predefined
878  * profile to pp_power_profile_mode will enable those heuristics.  To
879  * create a custom set of heuristics, write a string of numbers to the file
880  * starting with the number of the custom profile along with a setting
881  * for each heuristic parameter.  Due to differences across asic families
882  * the heuristic parameters vary from family to family.
883  *
884  */
885
886 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
887                 struct device_attribute *attr,
888                 char *buf)
889 {
890         struct drm_device *ddev = dev_get_drvdata(dev);
891         struct amdgpu_device *adev = ddev->dev_private;
892
893         if (adev->powerplay.pp_funcs->get_power_profile_mode)
894                 return amdgpu_dpm_get_power_profile_mode(adev, buf);
895
896         return snprintf(buf, PAGE_SIZE, "\n");
897 }
898
899
900 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
901                 struct device_attribute *attr,
902                 const char *buf,
903                 size_t count)
904 {
905         int ret = 0xff;
906         struct drm_device *ddev = dev_get_drvdata(dev);
907         struct amdgpu_device *adev = ddev->dev_private;
908         uint32_t parameter_size = 0;
909         long parameter[64];
910         char *sub_str, buf_cpy[128];
911         char *tmp_str;
912         uint32_t i = 0;
913         char tmp[2];
914         long int profile_mode = 0;
915         const char delimiter[3] = {' ', '\n', '\0'};
916
917         tmp[0] = *(buf);
918         tmp[1] = '\0';
919         ret = kstrtol(tmp, 0, &profile_mode);
920         if (ret)
921                 goto fail;
922
923         if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
924                 if (count < 2 || count > 127)
925                         return -EINVAL;
926                 while (isspace(*++buf))
927                         i++;
928                 memcpy(buf_cpy, buf, count-i);
929                 tmp_str = buf_cpy;
930                 while (tmp_str[0]) {
931                         sub_str = strsep(&tmp_str, delimiter);
932                         ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
933                         if (ret) {
934                                 count = -EINVAL;
935                                 goto fail;
936                         }
937                         parameter_size++;
938                         while (isspace(*tmp_str))
939                                 tmp_str++;
940                 }
941         }
942         parameter[parameter_size] = profile_mode;
943         if (adev->powerplay.pp_funcs->set_power_profile_mode)
944                 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
945
946         if (!ret)
947                 return count;
948 fail:
949         return -EINVAL;
950 }
951
952 /**
953  * DOC: busy_percent
954  *
955  * The amdgpu driver provides a sysfs API for reading how busy the GPU
956  * is as a percentage.  The file gpu_busy_percent is used for this.
957  * The SMU firmware computes a percentage of load based on the
958  * aggregate activity level in the IP cores.
959  */
960 static ssize_t amdgpu_get_busy_percent(struct device *dev,
961                 struct device_attribute *attr,
962                 char *buf)
963 {
964         struct drm_device *ddev = dev_get_drvdata(dev);
965         struct amdgpu_device *adev = ddev->dev_private;
966         int r, value, size = sizeof(value);
967
968         /* sanity check PP is enabled */
969         if (!(adev->powerplay.pp_funcs &&
970               adev->powerplay.pp_funcs->read_sensor))
971                 return -EINVAL;
972
973         /* read the IP busy sensor */
974         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
975                                    (void *)&value, &size);
976         if (r)
977                 return r;
978
979         return snprintf(buf, PAGE_SIZE, "%d\n", value);
980 }
981
982 static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
983 static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
984                    amdgpu_get_dpm_forced_performance_level,
985                    amdgpu_set_dpm_forced_performance_level);
986 static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
987 static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
988 static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
989                 amdgpu_get_pp_force_state,
990                 amdgpu_set_pp_force_state);
991 static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
992                 amdgpu_get_pp_table,
993                 amdgpu_set_pp_table);
994 static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
995                 amdgpu_get_pp_dpm_sclk,
996                 amdgpu_set_pp_dpm_sclk);
997 static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
998                 amdgpu_get_pp_dpm_mclk,
999                 amdgpu_set_pp_dpm_mclk);
1000 static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
1001                 amdgpu_get_pp_dpm_pcie,
1002                 amdgpu_set_pp_dpm_pcie);
1003 static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
1004                 amdgpu_get_pp_sclk_od,
1005                 amdgpu_set_pp_sclk_od);
1006 static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
1007                 amdgpu_get_pp_mclk_od,
1008                 amdgpu_set_pp_mclk_od);
1009 static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
1010                 amdgpu_get_pp_power_profile_mode,
1011                 amdgpu_set_pp_power_profile_mode);
1012 static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
1013                 amdgpu_get_pp_od_clk_voltage,
1014                 amdgpu_set_pp_od_clk_voltage);
1015 static DEVICE_ATTR(gpu_busy_percent, S_IRUGO,
1016                 amdgpu_get_busy_percent, NULL);
1017
1018 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
1019                                       struct device_attribute *attr,
1020                                       char *buf)
1021 {
1022         struct amdgpu_device *adev = dev_get_drvdata(dev);
1023         struct drm_device *ddev = adev->ddev;
1024         int r, temp, size = sizeof(temp);
1025
1026         /* Can't get temperature when the card is off */
1027         if  ((adev->flags & AMD_IS_PX) &&
1028              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1029                 return -EINVAL;
1030
1031         /* sanity check PP is enabled */
1032         if (!(adev->powerplay.pp_funcs &&
1033               adev->powerplay.pp_funcs->read_sensor))
1034                 return -EINVAL;
1035
1036         /* get the temperature */
1037         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1038                                    (void *)&temp, &size);
1039         if (r)
1040                 return r;
1041
1042         return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1043 }
1044
1045 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
1046                                              struct device_attribute *attr,
1047                                              char *buf)
1048 {
1049         struct amdgpu_device *adev = dev_get_drvdata(dev);
1050         int hyst = to_sensor_dev_attr(attr)->index;
1051         int temp;
1052
1053         if (hyst)
1054                 temp = adev->pm.dpm.thermal.min_temp;
1055         else
1056                 temp = adev->pm.dpm.thermal.max_temp;
1057
1058         return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1059 }
1060
1061 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
1062                                             struct device_attribute *attr,
1063                                             char *buf)
1064 {
1065         struct amdgpu_device *adev = dev_get_drvdata(dev);
1066         u32 pwm_mode = 0;
1067
1068         if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1069                 return -EINVAL;
1070
1071         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1072
1073         return sprintf(buf, "%i\n", pwm_mode);
1074 }
1075
1076 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
1077                                             struct device_attribute *attr,
1078                                             const char *buf,
1079                                             size_t count)
1080 {
1081         struct amdgpu_device *adev = dev_get_drvdata(dev);
1082         int err;
1083         int value;
1084
1085         /* Can't adjust fan when the card is off */
1086         if  ((adev->flags & AMD_IS_PX) &&
1087              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1088                 return -EINVAL;
1089
1090         if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1091                 return -EINVAL;
1092
1093         err = kstrtoint(buf, 10, &value);
1094         if (err)
1095                 return err;
1096
1097         amdgpu_dpm_set_fan_control_mode(adev, value);
1098
1099         return count;
1100 }
1101
1102 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
1103                                          struct device_attribute *attr,
1104                                          char *buf)
1105 {
1106         return sprintf(buf, "%i\n", 0);
1107 }
1108
1109 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
1110                                          struct device_attribute *attr,
1111                                          char *buf)
1112 {
1113         return sprintf(buf, "%i\n", 255);
1114 }
1115
1116 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
1117                                      struct device_attribute *attr,
1118                                      const char *buf, size_t count)
1119 {
1120         struct amdgpu_device *adev = dev_get_drvdata(dev);
1121         int err;
1122         u32 value;
1123
1124         /* Can't adjust fan when the card is off */
1125         if  ((adev->flags & AMD_IS_PX) &&
1126              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1127                 return -EINVAL;
1128
1129         err = kstrtou32(buf, 10, &value);
1130         if (err)
1131                 return err;
1132
1133         value = (value * 100) / 255;
1134
1135         if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
1136                 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
1137                 if (err)
1138                         return err;
1139         }
1140
1141         return count;
1142 }
1143
1144 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
1145                                      struct device_attribute *attr,
1146                                      char *buf)
1147 {
1148         struct amdgpu_device *adev = dev_get_drvdata(dev);
1149         int err;
1150         u32 speed = 0;
1151
1152         /* Can't adjust fan when the card is off */
1153         if  ((adev->flags & AMD_IS_PX) &&
1154              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1155                 return -EINVAL;
1156
1157         if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
1158                 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
1159                 if (err)
1160                         return err;
1161         }
1162
1163         speed = (speed * 255) / 100;
1164
1165         return sprintf(buf, "%i\n", speed);
1166 }
1167
1168 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
1169                                            struct device_attribute *attr,
1170                                            char *buf)
1171 {
1172         struct amdgpu_device *adev = dev_get_drvdata(dev);
1173         int err;
1174         u32 speed = 0;
1175         u32 pwm_mode;
1176
1177         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1178         if (pwm_mode != AMD_FAN_CTRL_MANUAL)
1179                 return -ENODATA;
1180
1181         /* Can't adjust fan when the card is off */
1182         if  ((adev->flags & AMD_IS_PX) &&
1183              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1184                 return -EINVAL;
1185
1186         if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1187                 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
1188                 if (err)
1189                         return err;
1190         }
1191
1192         return sprintf(buf, "%i\n", speed);
1193 }
1194
1195 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
1196                                          struct device_attribute *attr,
1197                                          char *buf)
1198 {
1199         struct amdgpu_device *adev = dev_get_drvdata(dev);
1200         u32 min_rpm = 0;
1201         u32 size = sizeof(min_rpm);
1202         int r;
1203
1204         if (!adev->powerplay.pp_funcs->read_sensor)
1205                 return -EINVAL;
1206
1207         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
1208                                    (void *)&min_rpm, &size);
1209         if (r)
1210                 return r;
1211
1212         return snprintf(buf, PAGE_SIZE, "%d\n", min_rpm);
1213 }
1214
1215 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
1216                                          struct device_attribute *attr,
1217                                          char *buf)
1218 {
1219         struct amdgpu_device *adev = dev_get_drvdata(dev);
1220         u32 max_rpm = 0;
1221         u32 size = sizeof(max_rpm);
1222         int r;
1223
1224         if (!adev->powerplay.pp_funcs->read_sensor)
1225                 return -EINVAL;
1226
1227         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
1228                                    (void *)&max_rpm, &size);
1229         if (r)
1230                 return r;
1231
1232         return snprintf(buf, PAGE_SIZE, "%d\n", max_rpm);
1233 }
1234
1235 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
1236                                            struct device_attribute *attr,
1237                                            char *buf)
1238 {
1239         struct amdgpu_device *adev = dev_get_drvdata(dev);
1240         int err;
1241         u32 rpm = 0;
1242         u32 pwm_mode;
1243
1244         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1245         if (pwm_mode != AMD_FAN_CTRL_MANUAL)
1246                 return -ENODATA;
1247
1248         /* Can't adjust fan when the card is off */
1249         if  ((adev->flags & AMD_IS_PX) &&
1250              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1251                 return -EINVAL;
1252
1253         if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1254                 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
1255                 if (err)
1256                         return err;
1257         }
1258
1259         return sprintf(buf, "%i\n", rpm);
1260 }
1261
1262 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
1263                                      struct device_attribute *attr,
1264                                      const char *buf, size_t count)
1265 {
1266         struct amdgpu_device *adev = dev_get_drvdata(dev);
1267         int err;
1268         u32 value;
1269         u32 pwm_mode;
1270
1271         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1272         if (pwm_mode != AMD_FAN_CTRL_MANUAL)
1273                 return -ENODATA;
1274
1275         /* Can't adjust fan when the card is off */
1276         if  ((adev->flags & AMD_IS_PX) &&
1277              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1278                 return -EINVAL;
1279
1280         err = kstrtou32(buf, 10, &value);
1281         if (err)
1282                 return err;
1283
1284         if (adev->powerplay.pp_funcs->set_fan_speed_rpm) {
1285                 err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
1286                 if (err)
1287                         return err;
1288         }
1289
1290         return count;
1291 }
1292
1293 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
1294                                             struct device_attribute *attr,
1295                                             char *buf)
1296 {
1297         struct amdgpu_device *adev = dev_get_drvdata(dev);
1298         u32 pwm_mode = 0;
1299
1300         if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1301                 return -EINVAL;
1302
1303         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1304
1305         return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
1306 }
1307
1308 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
1309                                             struct device_attribute *attr,
1310                                             const char *buf,
1311                                             size_t count)
1312 {
1313         struct amdgpu_device *adev = dev_get_drvdata(dev);
1314         int err;
1315         int value;
1316         u32 pwm_mode;
1317
1318         /* Can't adjust fan when the card is off */
1319         if  ((adev->flags & AMD_IS_PX) &&
1320              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1321                 return -EINVAL;
1322
1323         if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1324                 return -EINVAL;
1325
1326         err = kstrtoint(buf, 10, &value);
1327         if (err)
1328                 return err;
1329
1330         if (value == 0)
1331                 pwm_mode = AMD_FAN_CTRL_AUTO;
1332         else if (value == 1)
1333                 pwm_mode = AMD_FAN_CTRL_MANUAL;
1334         else
1335                 return -EINVAL;
1336
1337         amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
1338
1339         return count;
1340 }
1341
1342 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
1343                                         struct device_attribute *attr,
1344                                         char *buf)
1345 {
1346         struct amdgpu_device *adev = dev_get_drvdata(dev);
1347         struct drm_device *ddev = adev->ddev;
1348         u32 vddgfx;
1349         int r, size = sizeof(vddgfx);
1350
1351         /* Can't get voltage when the card is off */
1352         if  ((adev->flags & AMD_IS_PX) &&
1353              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1354                 return -EINVAL;
1355
1356         /* sanity check PP is enabled */
1357         if (!(adev->powerplay.pp_funcs &&
1358               adev->powerplay.pp_funcs->read_sensor))
1359               return -EINVAL;
1360
1361         /* get the voltage */
1362         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
1363                                    (void *)&vddgfx, &size);
1364         if (r)
1365                 return r;
1366
1367         return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
1368 }
1369
1370 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
1371                                               struct device_attribute *attr,
1372                                               char *buf)
1373 {
1374         return snprintf(buf, PAGE_SIZE, "vddgfx\n");
1375 }
1376
1377 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
1378                                        struct device_attribute *attr,
1379                                        char *buf)
1380 {
1381         struct amdgpu_device *adev = dev_get_drvdata(dev);
1382         struct drm_device *ddev = adev->ddev;
1383         u32 vddnb;
1384         int r, size = sizeof(vddnb);
1385
1386         /* only APUs have vddnb */
1387         if  (!(adev->flags & AMD_IS_APU))
1388                 return -EINVAL;
1389
1390         /* Can't get voltage when the card is off */
1391         if  ((adev->flags & AMD_IS_PX) &&
1392              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1393                 return -EINVAL;
1394
1395         /* sanity check PP is enabled */
1396         if (!(adev->powerplay.pp_funcs &&
1397               adev->powerplay.pp_funcs->read_sensor))
1398               return -EINVAL;
1399
1400         /* get the voltage */
1401         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
1402                                    (void *)&vddnb, &size);
1403         if (r)
1404                 return r;
1405
1406         return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
1407 }
1408
1409 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
1410                                               struct device_attribute *attr,
1411                                               char *buf)
1412 {
1413         return snprintf(buf, PAGE_SIZE, "vddnb\n");
1414 }
1415
1416 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
1417                                            struct device_attribute *attr,
1418                                            char *buf)
1419 {
1420         struct amdgpu_device *adev = dev_get_drvdata(dev);
1421         struct drm_device *ddev = adev->ddev;
1422         u32 query = 0;
1423         int r, size = sizeof(u32);
1424         unsigned uw;
1425
1426         /* Can't get power when the card is off */
1427         if  ((adev->flags & AMD_IS_PX) &&
1428              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1429                 return -EINVAL;
1430
1431         /* sanity check PP is enabled */
1432         if (!(adev->powerplay.pp_funcs &&
1433               adev->powerplay.pp_funcs->read_sensor))
1434               return -EINVAL;
1435
1436         /* get the voltage */
1437         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
1438                                    (void *)&query, &size);
1439         if (r)
1440                 return r;
1441
1442         /* convert to microwatts */
1443         uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
1444
1445         return snprintf(buf, PAGE_SIZE, "%u\n", uw);
1446 }
1447
1448 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
1449                                          struct device_attribute *attr,
1450                                          char *buf)
1451 {
1452         return sprintf(buf, "%i\n", 0);
1453 }
1454
1455 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
1456                                          struct device_attribute *attr,
1457                                          char *buf)
1458 {
1459         struct amdgpu_device *adev = dev_get_drvdata(dev);
1460         uint32_t limit = 0;
1461
1462         if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1463                 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
1464                 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1465         } else {
1466                 return snprintf(buf, PAGE_SIZE, "\n");
1467         }
1468 }
1469
1470 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
1471                                          struct device_attribute *attr,
1472                                          char *buf)
1473 {
1474         struct amdgpu_device *adev = dev_get_drvdata(dev);
1475         uint32_t limit = 0;
1476
1477         if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1478                 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
1479                 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1480         } else {
1481                 return snprintf(buf, PAGE_SIZE, "\n");
1482         }
1483 }
1484
1485
1486 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
1487                 struct device_attribute *attr,
1488                 const char *buf,
1489                 size_t count)
1490 {
1491         struct amdgpu_device *adev = dev_get_drvdata(dev);
1492         int err;
1493         u32 value;
1494
1495         err = kstrtou32(buf, 10, &value);
1496         if (err)
1497                 return err;
1498
1499         value = value / 1000000; /* convert to Watt */
1500         if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
1501                 err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
1502                 if (err)
1503                         return err;
1504         } else {
1505                 return -EINVAL;
1506         }
1507
1508         return count;
1509 }
1510
1511
1512 /**
1513  * DOC: hwmon
1514  *
1515  * The amdgpu driver exposes the following sensor interfaces:
1516  *
1517  * - GPU temperature (via the on-die sensor)
1518  *
1519  * - GPU voltage
1520  *
1521  * - Northbridge voltage (APUs only)
1522  *
1523  * - GPU power
1524  *
1525  * - GPU fan
1526  *
1527  * hwmon interfaces for GPU temperature:
1528  *
1529  * - temp1_input: the on die GPU temperature in millidegrees Celsius
1530  *
1531  * - temp1_crit: temperature critical max value in millidegrees Celsius
1532  *
1533  * - temp1_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
1534  *
1535  * hwmon interfaces for GPU voltage:
1536  *
1537  * - in0_input: the voltage on the GPU in millivolts
1538  *
1539  * - in1_input: the voltage on the Northbridge in millivolts
1540  *
1541  * hwmon interfaces for GPU power:
1542  *
1543  * - power1_average: average power used by the GPU in microWatts
1544  *
1545  * - power1_cap_min: minimum cap supported in microWatts
1546  *
1547  * - power1_cap_max: maximum cap supported in microWatts
1548  *
1549  * - power1_cap: selected power cap in microWatts
1550  *
1551  * hwmon interfaces for GPU fan:
1552  *
1553  * - pwm1: pulse width modulation fan level (0-255)
1554  *
1555  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
1556  *
1557  * - pwm1_min: pulse width modulation fan control minimum level (0)
1558  *
1559  * - pwm1_max: pulse width modulation fan control maximum level (255)
1560  *
1561  * - fan1_min: an minimum value Unit: revolution/min (RPM)
1562  *
1563  * - fan1_max: an maxmum value Unit: revolution/max (RPM)
1564  *
1565  * - fan1_input: fan speed in RPM
1566  *
1567  * - fan[1-*]_target: Desired fan speed Unit: revolution/min (RPM)
1568  *
1569  * - fan[1-*]_enable: Enable or disable the sensors.1: Enable 0: Disable
1570  *
1571  * You can use hwmon tools like sensors to view this information on your system.
1572  *
1573  */
1574
1575 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
1576 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
1577 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
1578 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
1579 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
1580 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
1581 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
1582 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
1583 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
1584 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
1585 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
1586 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
1587 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
1588 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
1589 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
1590 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
1591 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
1592 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
1593 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
1594 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
1595
1596 static struct attribute *hwmon_attributes[] = {
1597         &sensor_dev_attr_temp1_input.dev_attr.attr,
1598         &sensor_dev_attr_temp1_crit.dev_attr.attr,
1599         &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
1600         &sensor_dev_attr_pwm1.dev_attr.attr,
1601         &sensor_dev_attr_pwm1_enable.dev_attr.attr,
1602         &sensor_dev_attr_pwm1_min.dev_attr.attr,
1603         &sensor_dev_attr_pwm1_max.dev_attr.attr,
1604         &sensor_dev_attr_fan1_input.dev_attr.attr,
1605         &sensor_dev_attr_fan1_min.dev_attr.attr,
1606         &sensor_dev_attr_fan1_max.dev_attr.attr,
1607         &sensor_dev_attr_fan1_target.dev_attr.attr,
1608         &sensor_dev_attr_fan1_enable.dev_attr.attr,
1609         &sensor_dev_attr_in0_input.dev_attr.attr,
1610         &sensor_dev_attr_in0_label.dev_attr.attr,
1611         &sensor_dev_attr_in1_input.dev_attr.attr,
1612         &sensor_dev_attr_in1_label.dev_attr.attr,
1613         &sensor_dev_attr_power1_average.dev_attr.attr,
1614         &sensor_dev_attr_power1_cap_max.dev_attr.attr,
1615         &sensor_dev_attr_power1_cap_min.dev_attr.attr,
1616         &sensor_dev_attr_power1_cap.dev_attr.attr,
1617         NULL
1618 };
1619
1620 static umode_t hwmon_attributes_visible(struct kobject *kobj,
1621                                         struct attribute *attr, int index)
1622 {
1623         struct device *dev = kobj_to_dev(kobj);
1624         struct amdgpu_device *adev = dev_get_drvdata(dev);
1625         umode_t effective_mode = attr->mode;
1626
1627         /* Skip fan attributes if fan is not present */
1628         if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1629             attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1630             attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1631             attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
1632             attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
1633             attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
1634             attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1635             attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
1636             attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
1637                 return 0;
1638
1639         /* Skip limit attributes if DPM is not enabled */
1640         if (!adev->pm.dpm_enabled &&
1641             (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
1642              attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
1643              attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1644              attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1645              attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1646              attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
1647              attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
1648              attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
1649              attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1650              attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
1651              attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
1652                 return 0;
1653
1654         /* mask fan attributes if we have no bindings for this asic to expose */
1655         if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
1656              attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
1657             (!adev->powerplay.pp_funcs->get_fan_control_mode &&
1658              attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
1659                 effective_mode &= ~S_IRUGO;
1660
1661         if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1662              attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
1663             (!adev->powerplay.pp_funcs->set_fan_control_mode &&
1664              attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
1665                 effective_mode &= ~S_IWUSR;
1666
1667         if ((adev->flags & AMD_IS_APU) &&
1668             (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
1669              attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
1670              attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
1671                 return 0;
1672
1673         /* hide max/min values if we can't both query and manage the fan */
1674         if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1675              !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
1676              (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
1677              !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
1678             (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1679              attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1680                 return 0;
1681
1682         if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
1683              !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
1684             (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1685              attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
1686                 return 0;
1687
1688         /* only APUs have vddnb */
1689         if (!(adev->flags & AMD_IS_APU) &&
1690             (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
1691              attr == &sensor_dev_attr_in1_label.dev_attr.attr))
1692                 return 0;
1693
1694         return effective_mode;
1695 }
1696
1697 static const struct attribute_group hwmon_attrgroup = {
1698         .attrs = hwmon_attributes,
1699         .is_visible = hwmon_attributes_visible,
1700 };
1701
1702 static const struct attribute_group *hwmon_groups[] = {
1703         &hwmon_attrgroup,
1704         NULL
1705 };
1706
1707 void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1708 {
1709         struct amdgpu_device *adev =
1710                 container_of(work, struct amdgpu_device,
1711                              pm.dpm.thermal.work);
1712         /* switch to the thermal state */
1713         enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
1714         int temp, size = sizeof(temp);
1715
1716         if (!adev->pm.dpm_enabled)
1717                 return;
1718
1719         if (adev->powerplay.pp_funcs &&
1720             adev->powerplay.pp_funcs->read_sensor &&
1721             !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1722                                     (void *)&temp, &size)) {
1723                 if (temp < adev->pm.dpm.thermal.min_temp)
1724                         /* switch back the user state */
1725                         dpm_state = adev->pm.dpm.user_state;
1726         } else {
1727                 if (adev->pm.dpm.thermal.high_to_low)
1728                         /* switch back the user state */
1729                         dpm_state = adev->pm.dpm.user_state;
1730         }
1731         mutex_lock(&adev->pm.mutex);
1732         if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1733                 adev->pm.dpm.thermal_active = true;
1734         else
1735                 adev->pm.dpm.thermal_active = false;
1736         adev->pm.dpm.state = dpm_state;
1737         mutex_unlock(&adev->pm.mutex);
1738
1739         amdgpu_pm_compute_clocks(adev);
1740 }
1741
1742 static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
1743                                                      enum amd_pm_state_type dpm_state)
1744 {
1745         int i;
1746         struct amdgpu_ps *ps;
1747         u32 ui_class;
1748         bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1749                 true : false;
1750
1751         /* check if the vblank period is too short to adjust the mclk */
1752         if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
1753                 if (amdgpu_dpm_vblank_too_short(adev))
1754                         single_display = false;
1755         }
1756
1757         /* certain older asics have a separare 3D performance state,
1758          * so try that first if the user selected performance
1759          */
1760         if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1761                 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1762         /* balanced states don't exist at the moment */
1763         if (dpm_state == POWER_STATE_TYPE_BALANCED)
1764                 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1765
1766 restart_search:
1767         /* Pick the best power state based on current conditions */
1768         for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1769                 ps = &adev->pm.dpm.ps[i];
1770                 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1771                 switch (dpm_state) {
1772                 /* user states */
1773                 case POWER_STATE_TYPE_BATTERY:
1774                         if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1775                                 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1776                                         if (single_display)
1777                                                 return ps;
1778                                 } else
1779                                         return ps;
1780                         }
1781                         break;
1782                 case POWER_STATE_TYPE_BALANCED:
1783                         if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1784                                 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1785                                         if (single_display)
1786                                                 return ps;
1787                                 } else
1788                                         return ps;
1789                         }
1790                         break;
1791                 case POWER_STATE_TYPE_PERFORMANCE:
1792                         if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1793                                 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1794                                         if (single_display)
1795                                                 return ps;
1796                                 } else
1797                                         return ps;
1798                         }
1799                         break;
1800                 /* internal states */
1801                 case POWER_STATE_TYPE_INTERNAL_UVD:
1802                         if (adev->pm.dpm.uvd_ps)
1803                                 return adev->pm.dpm.uvd_ps;
1804                         else
1805                                 break;
1806                 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1807                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1808                                 return ps;
1809                         break;
1810                 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1811                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1812                                 return ps;
1813                         break;
1814                 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1815                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1816                                 return ps;
1817                         break;
1818                 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1819                         if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1820                                 return ps;
1821                         break;
1822                 case POWER_STATE_TYPE_INTERNAL_BOOT:
1823                         return adev->pm.dpm.boot_ps;
1824                 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1825                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1826                                 return ps;
1827                         break;
1828                 case POWER_STATE_TYPE_INTERNAL_ACPI:
1829                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1830                                 return ps;
1831                         break;
1832                 case POWER_STATE_TYPE_INTERNAL_ULV:
1833                         if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1834                                 return ps;
1835                         break;
1836                 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1837                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1838                                 return ps;
1839                         break;
1840                 default:
1841                         break;
1842                 }
1843         }
1844         /* use a fallback state if we didn't match */
1845         switch (dpm_state) {
1846         case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1847                 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1848                 goto restart_search;
1849         case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1850         case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1851         case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1852                 if (adev->pm.dpm.uvd_ps) {
1853                         return adev->pm.dpm.uvd_ps;
1854                 } else {
1855                         dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1856                         goto restart_search;
1857                 }
1858         case POWER_STATE_TYPE_INTERNAL_THERMAL:
1859                 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1860                 goto restart_search;
1861         case POWER_STATE_TYPE_INTERNAL_ACPI:
1862                 dpm_state = POWER_STATE_TYPE_BATTERY;
1863                 goto restart_search;
1864         case POWER_STATE_TYPE_BATTERY:
1865         case POWER_STATE_TYPE_BALANCED:
1866         case POWER_STATE_TYPE_INTERNAL_3DPERF:
1867                 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1868                 goto restart_search;
1869         default:
1870                 break;
1871         }
1872
1873         return NULL;
1874 }
1875
1876 static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1877 {
1878         struct amdgpu_ps *ps;
1879         enum amd_pm_state_type dpm_state;
1880         int ret;
1881         bool equal = false;
1882
1883         /* if dpm init failed */
1884         if (!adev->pm.dpm_enabled)
1885                 return;
1886
1887         if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1888                 /* add other state override checks here */
1889                 if ((!adev->pm.dpm.thermal_active) &&
1890                     (!adev->pm.dpm.uvd_active))
1891                         adev->pm.dpm.state = adev->pm.dpm.user_state;
1892         }
1893         dpm_state = adev->pm.dpm.state;
1894
1895         ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1896         if (ps)
1897                 adev->pm.dpm.requested_ps = ps;
1898         else
1899                 return;
1900
1901         if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
1902                 printk("switching from power state:\n");
1903                 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1904                 printk("switching to power state:\n");
1905                 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1906         }
1907
1908         /* update whether vce is active */
1909         ps->vce_active = adev->pm.dpm.vce_active;
1910         if (adev->powerplay.pp_funcs->display_configuration_changed)
1911                 amdgpu_dpm_display_configuration_changed(adev);
1912
1913         ret = amdgpu_dpm_pre_set_power_state(adev);
1914         if (ret)
1915                 return;
1916
1917         if (adev->powerplay.pp_funcs->check_state_equal) {
1918                 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
1919                         equal = false;
1920         }
1921
1922         if (equal)
1923                 return;
1924
1925         amdgpu_dpm_set_power_state(adev);
1926         amdgpu_dpm_post_set_power_state(adev);
1927
1928         adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1929         adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1930
1931         if (adev->powerplay.pp_funcs->force_performance_level) {
1932                 if (adev->pm.dpm.thermal_active) {
1933                         enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
1934                         /* force low perf level for thermal */
1935                         amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
1936                         /* save the user's level */
1937                         adev->pm.dpm.forced_level = level;
1938                 } else {
1939                         /* otherwise, user selected level */
1940                         amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1941                 }
1942         }
1943 }
1944
1945 void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1946 {
1947         if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
1948                 /* enable/disable UVD */
1949                 mutex_lock(&adev->pm.mutex);
1950                 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_UVD, !enable);
1951                 mutex_unlock(&adev->pm.mutex);
1952         }
1953 }
1954
1955 void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1956 {
1957         if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
1958                 /* enable/disable VCE */
1959                 mutex_lock(&adev->pm.mutex);
1960                 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_VCE, !enable);
1961                 mutex_unlock(&adev->pm.mutex);
1962         }
1963 }
1964
1965 void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1966 {
1967         int i;
1968
1969         if (adev->powerplay.pp_funcs->print_power_state == NULL)
1970                 return;
1971
1972         for (i = 0; i < adev->pm.dpm.num_ps; i++)
1973                 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
1974
1975 }
1976
1977 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1978 {
1979         int ret;
1980
1981         if (adev->pm.sysfs_initialized)
1982                 return 0;
1983
1984         if (adev->pm.dpm_enabled == 0)
1985                 return 0;
1986
1987         adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1988                                                                    DRIVER_NAME, adev,
1989                                                                    hwmon_groups);
1990         if (IS_ERR(adev->pm.int_hwmon_dev)) {
1991                 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1992                 dev_err(adev->dev,
1993                         "Unable to register hwmon device: %d\n", ret);
1994                 return ret;
1995         }
1996
1997         ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1998         if (ret) {
1999                 DRM_ERROR("failed to create device file for dpm state\n");
2000                 return ret;
2001         }
2002         ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2003         if (ret) {
2004                 DRM_ERROR("failed to create device file for dpm state\n");
2005                 return ret;
2006         }
2007
2008
2009         ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
2010         if (ret) {
2011                 DRM_ERROR("failed to create device file pp_num_states\n");
2012                 return ret;
2013         }
2014         ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
2015         if (ret) {
2016                 DRM_ERROR("failed to create device file pp_cur_state\n");
2017                 return ret;
2018         }
2019         ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
2020         if (ret) {
2021                 DRM_ERROR("failed to create device file pp_force_state\n");
2022                 return ret;
2023         }
2024         ret = device_create_file(adev->dev, &dev_attr_pp_table);
2025         if (ret) {
2026                 DRM_ERROR("failed to create device file pp_table\n");
2027                 return ret;
2028         }
2029
2030         ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
2031         if (ret) {
2032                 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
2033                 return ret;
2034         }
2035         ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
2036         if (ret) {
2037                 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
2038                 return ret;
2039         }
2040         ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
2041         if (ret) {
2042                 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
2043                 return ret;
2044         }
2045         ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
2046         if (ret) {
2047                 DRM_ERROR("failed to create device file pp_sclk_od\n");
2048                 return ret;
2049         }
2050         ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
2051         if (ret) {
2052                 DRM_ERROR("failed to create device file pp_mclk_od\n");
2053                 return ret;
2054         }
2055         ret = device_create_file(adev->dev,
2056                         &dev_attr_pp_power_profile_mode);
2057         if (ret) {
2058                 DRM_ERROR("failed to create device file "
2059                                 "pp_power_profile_mode\n");
2060                 return ret;
2061         }
2062         ret = device_create_file(adev->dev,
2063                         &dev_attr_pp_od_clk_voltage);
2064         if (ret) {
2065                 DRM_ERROR("failed to create device file "
2066                                 "pp_od_clk_voltage\n");
2067                 return ret;
2068         }
2069         ret = device_create_file(adev->dev,
2070                         &dev_attr_gpu_busy_percent);
2071         if (ret) {
2072                 DRM_ERROR("failed to create device file "
2073                                 "gpu_busy_level\n");
2074                 return ret;
2075         }
2076         ret = amdgpu_debugfs_pm_init(adev);
2077         if (ret) {
2078                 DRM_ERROR("Failed to register debugfs file for dpm!\n");
2079                 return ret;
2080         }
2081
2082         adev->pm.sysfs_initialized = true;
2083
2084         return 0;
2085 }
2086
2087 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
2088 {
2089         if (adev->pm.dpm_enabled == 0)
2090                 return;
2091
2092         if (adev->pm.int_hwmon_dev)
2093                 hwmon_device_unregister(adev->pm.int_hwmon_dev);
2094         device_remove_file(adev->dev, &dev_attr_power_dpm_state);
2095         device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2096
2097         device_remove_file(adev->dev, &dev_attr_pp_num_states);
2098         device_remove_file(adev->dev, &dev_attr_pp_cur_state);
2099         device_remove_file(adev->dev, &dev_attr_pp_force_state);
2100         device_remove_file(adev->dev, &dev_attr_pp_table);
2101
2102         device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
2103         device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
2104         device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
2105         device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
2106         device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
2107         device_remove_file(adev->dev,
2108                         &dev_attr_pp_power_profile_mode);
2109         device_remove_file(adev->dev,
2110                         &dev_attr_pp_od_clk_voltage);
2111         device_remove_file(adev->dev, &dev_attr_gpu_busy_percent);
2112 }
2113
2114 void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
2115 {
2116         int i = 0;
2117
2118         if (!adev->pm.dpm_enabled)
2119                 return;
2120
2121         if (adev->mode_info.num_crtc)
2122                 amdgpu_display_bandwidth_update(adev);
2123
2124         for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
2125                 struct amdgpu_ring *ring = adev->rings[i];
2126                 if (ring && ring->ready)
2127                         amdgpu_fence_wait_empty(ring);
2128         }
2129
2130         if (adev->powerplay.pp_funcs->dispatch_tasks) {
2131                 if (!amdgpu_device_has_dc_support(adev)) {
2132                         mutex_lock(&adev->pm.mutex);
2133                         amdgpu_dpm_get_active_displays(adev);
2134                         adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtc_count;
2135                         adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
2136                         adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
2137                         /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
2138                         if (adev->pm.pm_display_cfg.vrefresh > 120)
2139                                 adev->pm.pm_display_cfg.min_vblank_time = 0;
2140                         if (adev->powerplay.pp_funcs->display_configuration_change)
2141                                 adev->powerplay.pp_funcs->display_configuration_change(
2142                                                                 adev->powerplay.pp_handle,
2143                                                                 &adev->pm.pm_display_cfg);
2144                         mutex_unlock(&adev->pm.mutex);
2145                 }
2146                 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
2147         } else {
2148                 mutex_lock(&adev->pm.mutex);
2149                 amdgpu_dpm_get_active_displays(adev);
2150                 amdgpu_dpm_change_power_state_locked(adev);
2151                 mutex_unlock(&adev->pm.mutex);
2152         }
2153 }
2154
2155 /*
2156  * Debugfs info
2157  */
2158 #if defined(CONFIG_DEBUG_FS)
2159
2160 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
2161 {
2162         uint32_t value;
2163         uint64_t value64;
2164         uint32_t query = 0;
2165         int size;
2166
2167         /* sanity check PP is enabled */
2168         if (!(adev->powerplay.pp_funcs &&
2169               adev->powerplay.pp_funcs->read_sensor))
2170               return -EINVAL;
2171
2172         /* GPU Clocks */
2173         size = sizeof(value);
2174         seq_printf(m, "GFX Clocks and Power:\n");
2175         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
2176                 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
2177         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
2178                 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
2179         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
2180                 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
2181         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
2182                 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
2183         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
2184                 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
2185         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
2186                 seq_printf(m, "\t%u mV (VDDNB)\n", value);
2187         size = sizeof(uint32_t);
2188         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
2189                 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
2190         size = sizeof(value);
2191         seq_printf(m, "\n");
2192
2193         /* GPU Temp */
2194         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
2195                 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
2196
2197         /* GPU Load */
2198         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
2199                 seq_printf(m, "GPU Load: %u %%\n", value);
2200         seq_printf(m, "\n");
2201
2202         /* SMC feature mask */
2203         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
2204                 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
2205
2206         /* UVD clocks */
2207         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
2208                 if (!value) {
2209                         seq_printf(m, "UVD: Disabled\n");
2210                 } else {
2211                         seq_printf(m, "UVD: Enabled\n");
2212                         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
2213                                 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
2214                         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
2215                                 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
2216                 }
2217         }
2218         seq_printf(m, "\n");
2219
2220         /* VCE clocks */
2221         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
2222                 if (!value) {
2223                         seq_printf(m, "VCE: Disabled\n");
2224                 } else {
2225                         seq_printf(m, "VCE: Enabled\n");
2226                         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
2227                                 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
2228                 }
2229         }
2230
2231         return 0;
2232 }
2233
2234 static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
2235 {
2236         int i;
2237
2238         for (i = 0; clocks[i].flag; i++)
2239                 seq_printf(m, "\t%s: %s\n", clocks[i].name,
2240                            (flags & clocks[i].flag) ? "On" : "Off");
2241 }
2242
2243 static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
2244 {
2245         struct drm_info_node *node = (struct drm_info_node *) m->private;
2246         struct drm_device *dev = node->minor->dev;
2247         struct amdgpu_device *adev = dev->dev_private;
2248         struct drm_device *ddev = adev->ddev;
2249         u32 flags = 0;
2250
2251         amdgpu_device_ip_get_clockgating_state(adev, &flags);
2252         seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
2253         amdgpu_parse_cg_state(m, flags);
2254         seq_printf(m, "\n");
2255
2256         if (!adev->pm.dpm_enabled) {
2257                 seq_printf(m, "dpm not enabled\n");
2258                 return 0;
2259         }
2260         if  ((adev->flags & AMD_IS_PX) &&
2261              (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
2262                 seq_printf(m, "PX asic powered off\n");
2263         } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
2264                 mutex_lock(&adev->pm.mutex);
2265                 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
2266                         adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
2267                 else
2268                         seq_printf(m, "Debugfs support not implemented for this asic\n");
2269                 mutex_unlock(&adev->pm.mutex);
2270         } else {
2271                 return amdgpu_debugfs_pm_info_pp(m, adev);
2272         }
2273
2274         return 0;
2275 }
2276
2277 static const struct drm_info_list amdgpu_pm_info_list[] = {
2278         {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
2279 };
2280 #endif
2281
2282 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
2283 {
2284 #if defined(CONFIG_DEBUG_FS)
2285         return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
2286 #else
2287         return 0;
2288 #endif
2289 }
This page took 0.169388 seconds and 4 git commands to generate.