1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
2 /* QLogic qede NIC Driver
3 * Copyright (c) 2015-2017 QLogic Corporation
4 * Copyright (c) 2019-2020 Marvell International Ltd.
9 #include <linux/compiler.h>
10 #include <linux/version.h>
11 #include <linux/workqueue.h>
12 #include <linux/netdevice.h>
13 #include <linux/interrupt.h>
14 #include <linux/bitmap.h>
15 #include <linux/kernel.h>
16 #include <linux/mutex.h>
17 #include <linux/bpf.h>
19 #include <linux/qed/qede_rdma.h>
21 #ifdef CONFIG_RFS_ACCEL
22 #include <linux/cpu_rmap.h>
24 #include <linux/qed/common_hsi.h>
25 #include <linux/qed/eth_common.h>
26 #include <linux/qed/qed_if.h>
27 #include <linux/qed/qed_chain.h>
28 #include <linux/qed/qed_eth_if.h>
30 #include <net/pkt_cls.h>
31 #include <net/tc_act/tc_gact.h>
33 #define DRV_MODULE_SYM qede
35 struct qede_stats_common {
37 u64 packet_too_big_discard;
45 u64 mftag_filter_discards;
46 u64 mac_filter_discards;
57 u64 coalesced_aborts_num;
58 u64 non_coalesced_pkts;
60 u64 link_change_count;
64 u64 rx_64_byte_packets;
65 u64 rx_65_to_127_byte_packets;
66 u64 rx_128_to_255_byte_packets;
67 u64 rx_256_to_511_byte_packets;
68 u64 rx_512_to_1023_byte_packets;
69 u64 rx_1024_to_1518_byte_packets;
71 u64 rx_mac_crtl_frames;
75 u64 rx_carrier_errors;
76 u64 rx_oversize_packets;
78 u64 rx_undersize_packets;
80 u64 tx_64_byte_packets;
81 u64 tx_65_to_127_byte_packets;
82 u64 tx_128_to_255_byte_packets;
83 u64 tx_256_to_511_byte_packets;
84 u64 tx_512_to_1023_byte_packets;
85 u64 tx_1024_to_1518_byte_packets;
90 u64 tx_mac_ctrl_frames;
93 struct qede_stats_bb {
94 u64 rx_1519_to_1522_byte_packets;
95 u64 rx_1519_to_2047_byte_packets;
96 u64 rx_2048_to_4095_byte_packets;
97 u64 rx_4096_to_9216_byte_packets;
98 u64 rx_9217_to_16383_byte_packets;
99 u64 tx_1519_to_2047_byte_packets;
100 u64 tx_2048_to_4095_byte_packets;
101 u64 tx_4096_to_9216_byte_packets;
102 u64 tx_9217_to_16383_byte_packets;
103 u64 tx_lpi_entry_count;
104 u64 tx_total_collisions;
107 struct qede_stats_ah {
108 u64 rx_1519_to_max_byte_packets;
109 u64 tx_1519_to_max_byte_packets;
113 struct qede_stats_common common;
116 struct qede_stats_bb bb;
117 struct qede_stats_ah ah;
122 struct list_head list;
127 struct qede_rdma_dev {
128 struct qedr_dev *qedr_dev;
129 struct list_head entry;
130 struct list_head rdma_event_list;
131 struct workqueue_struct *rdma_wq;
133 struct completion event_comp;
139 #define QEDE_RFS_MAX_FLTR 256
141 enum qede_flags_bit {
142 QEDE_FLAGS_IS_VF = 0,
143 QEDE_FLAGS_LINK_REQUESTED,
144 QEDE_FLAGS_PTP_TX_IN_PRORGESS,
145 QEDE_FLAGS_TX_TIMESTAMPING_EN
148 #define QEDE_DUMP_MAX_ARGS 4
150 QEDE_DUMP_CMD_NONE = 0,
151 QEDE_DUMP_CMD_NVM_CFG,
152 QEDE_DUMP_CMD_GRCDUMP,
156 struct qede_dump_info {
157 enum qede_dump_cmd cmd;
159 u32 args[QEDE_DUMP_MAX_ARGS];
162 struct qede_coalesce {
169 struct qed_dev *cdev;
170 struct net_device *ndev;
171 struct pci_dev *pdev;
172 struct devlink *devlink;
178 #define IS_VF(edev) test_bit(QEDE_FLAGS_IS_VF, \
181 const struct qed_eth_ops *ops;
182 struct qede_ptp *ptp;
185 struct qed_dev_eth_info dev_info;
186 #define QEDE_MAX_RSS_CNT(edev) ((edev)->dev_info.num_queues)
187 #define QEDE_MAX_TSS_CNT(edev) ((edev)->dev_info.num_queues)
188 #define QEDE_IS_BB(edev) \
189 ((edev)->dev_info.common.dev_type == QED_DEV_TYPE_BB)
190 #define QEDE_IS_AH(edev) \
191 ((edev)->dev_info.common.dev_type == QED_DEV_TYPE_AH)
193 struct qede_fastpath *fp_array;
194 struct qede_coalesce *coal_entry;
201 u16 total_xdp_queues;
203 #define QEDE_QUEUE_CNT(edev) ((edev)->num_queues)
204 #define QEDE_RSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_tx)
205 #define QEDE_RX_QUEUE_IDX(edev, i) (i)
206 #define QEDE_TSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_rx)
208 struct qed_int_info int_info;
210 /* Smaller private variant of the RTNL lock */
211 struct mutex qede_lock;
212 u32 state; /* Protected by qede_lock */
216 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
217 #define ETH_OVERHEAD (ETH_HLEN + 8 + 8)
218 /* Max supported alignment is 256 (8 shift)
219 * minimal alignment shift 6 is optimal for 57xxx HW performance
221 #define QEDE_RX_ALIGN_SHIFT max(6, min(8, L1_CACHE_SHIFT))
222 /* We assume skb_build() uses sizeof(struct skb_shared_info) bytes
223 * at the end of skb->data, to avoid wasting a full cache line.
224 * This reduces memory use (skb->truesize).
226 #define QEDE_FW_RX_ALIGN_END \
227 max_t(u64, 1UL << QEDE_RX_ALIGN_SHIFT, \
228 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
230 struct qede_stats stats;
232 /* Bitfield to track initialized RSS params */
233 u32 rss_params_inited;
234 #define QEDE_RSS_INDIR_INITED BIT(0)
235 #define QEDE_RSS_KEY_INITED BIT(1)
236 #define QEDE_RSS_CAPS_INITED BIT(2)
238 u16 rss_ind_table[128];
242 /* Both must be a power of two */
243 u16 q_num_rx_buffers;
244 u16 q_num_tx_buffers;
248 struct list_head vlan_list;
249 u16 configured_vlans;
250 u16 non_configured_vlans;
251 bool accept_any_vlan;
253 struct delayed_work sp_task;
254 unsigned long sp_flags;
258 struct qede_arfs *arfs;
261 struct qede_rdma_dev rdma_info;
263 struct bpf_prog *xdp_prog;
265 enum qed_hw_err_type last_err_type;
266 unsigned long err_flags;
267 #define QEDE_ERR_IS_HANDLED 31
268 #define QEDE_ERR_ATTN_CLR_EN 0
269 #define QEDE_ERR_GET_DBG_INFO 1
270 #define QEDE_ERR_IS_RECOVERABLE 2
271 #define QEDE_ERR_WARN 3
273 struct qede_dump_info dump_info;
282 #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
285 #define MAX_NUM_PRI 8
287 /* The driver supports the new build_skb() API:
288 * RX ring buffer contains pointer to kmalloc() data only,
289 * skb are built only after the frame was DMA-ed.
294 unsigned int page_offset;
297 enum qede_agg_state {
298 QEDE_AGG_STATE_NONE = 0,
299 QEDE_AGG_STATE_START = 1,
300 QEDE_AGG_STATE_ERROR = 2
303 struct qede_agg_info {
304 /* rx_buf is a data buffer that can be placed / consumed from rx bd
305 * chain. It has two purposes: We will preallocate the data buffer
306 * for each aggregation when we open the interface and will place this
307 * buffer on the rx-bd-ring when we receive TPA_START. We don't want
308 * to be in a state where allocation fails, as we can't reuse the
309 * consumer buffer in the rx-chain since FW may still be writing to it
310 * (since header needs to be modified for TPA).
311 * The second purpose is to keep a pointer to the bd buffer during
314 struct sw_rx_data buffer;
317 /* We need some structs from the start cookie until termination */
327 struct qede_rx_queue {
329 void __iomem *hw_rxq_prod_addr;
331 /* Required for the allocation of replacement buffers */
334 struct bpf_prog *xdp_prog;
343 /* Used once per each NAPI run */
351 struct sw_rx_data *sw_rx_ring;
352 struct qed_chain rx_bd_ring;
353 struct qed_chain rx_comp_ring ____cacheline_aligned;
356 struct qede_agg_info tpa_info[ETH_TPA_MAX_AGGS_NUM];
358 /* Used once per each NAPI run */
368 struct xdp_rxq_info xdp_rxq;
372 struct eth_db_data data;
379 /* Set on the first BD descriptor when there is a split BD */
380 #define QEDE_TSO_SPLIT_BD BIT(0)
385 struct xdp_frame *xdpf;
389 struct qede_tx_queue {
394 u16 num_tx_buffers; /* Slowpath only */
398 u64 tx_mem_alloc_err;
402 /* Needed for the mapping of packets */
405 void __iomem *doorbell_addr;
408 /* Spinlock for XDP queues in case of XDP_REDIRECT */
409 spinlock_t xdp_tx_lock;
411 int index; /* Slowpath only */
412 #define QEDE_TXQ_XDP_TO_IDX(edev, txq) ((txq)->index - \
413 QEDE_MAX_TSS_CNT(edev))
414 #define QEDE_TXQ_IDX_TO_XDP(edev, idx) ((idx) + QEDE_MAX_TSS_CNT(edev))
415 #define QEDE_NDEV_TXQ_ID_TO_FP_ID(edev, idx) ((edev)->fp_num_rx + \
416 ((idx) % QEDE_TSS_COUNT(edev)))
417 #define QEDE_NDEV_TXQ_ID_TO_TXQ_COS(edev, idx) ((idx) / QEDE_TSS_COUNT(edev))
418 #define QEDE_TXQ_TO_NDEV_TXQ_ID(edev, txq) ((QEDE_TSS_COUNT(edev) * \
419 (txq)->cos) + (txq)->index)
420 #define QEDE_NDEV_TXQ_ID_TO_TXQ(edev, idx) \
421 (&((edev)->fp_array[QEDE_NDEV_TXQ_ID_TO_FP_ID(edev, idx)].txq \
422 [QEDE_NDEV_TXQ_ID_TO_TXQ_COS(edev, idx)]))
423 #define QEDE_FP_TC0_TXQ(fp) (&((fp)->txq[0]))
425 /* Regular Tx requires skb + metadata for release purpose,
426 * while XDP requires the pages and the mapped address.
429 struct sw_tx_bd *skbs;
430 struct sw_tx_xdp *xdp;
433 struct qed_chain tx_pbl;
435 /* Slowpath; Should be kept in end [unless missing padding] */
441 #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr.hi), \
442 le32_to_cpu((bd)->addr.lo))
443 #define BD_SET_UNMAP_ADDR_LEN(bd, maddr, len) \
445 (bd)->addr.hi = cpu_to_le32(upper_32_bits(maddr)); \
446 (bd)->addr.lo = cpu_to_le32(lower_32_bits(maddr)); \
447 (bd)->nbytes = cpu_to_le16(len); \
449 #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
451 struct qede_fastpath {
452 struct qede_dev *edev;
455 #define QEDE_FASTPATH_TX BIT(0)
456 #define QEDE_FASTPATH_RX BIT(1)
457 #define QEDE_FASTPATH_XDP BIT(2)
458 #define QEDE_FASTPATH_COMBINED (QEDE_FASTPATH_TX | QEDE_FASTPATH_RX)
463 #define QEDE_XDP_TX BIT(0)
464 #define QEDE_XDP_REDIRECT BIT(1)
466 struct napi_struct napi;
467 struct qed_sb_info *sb_info;
468 struct qede_rx_queue *rxq;
469 struct qede_tx_queue *txq;
470 struct qede_tx_queue *xdp_tx;
472 char name[IFNAMSIZ + 8];
475 /* Debug print definitions */
476 #define DP_NAME(edev) netdev_name((edev)->ndev)
479 #define XMIT_L4_CSUM BIT(0)
480 #define XMIT_LSO BIT(1)
481 #define XMIT_ENC BIT(2)
482 #define XMIT_ENC_GSO_L4_CSUM BIT(3)
484 #define QEDE_CSUM_ERROR BIT(0)
485 #define QEDE_CSUM_UNNECESSARY BIT(1)
486 #define QEDE_TUNN_CSUM_UNNECESSARY BIT(2)
488 #define QEDE_SP_RECOVERY 0
489 #define QEDE_SP_RX_MODE 1
490 #define QEDE_SP_RSVD1 2
491 #define QEDE_SP_RSVD2 3
492 #define QEDE_SP_HW_ERR 4
493 #define QEDE_SP_ARFS_CONFIG 5
494 #define QEDE_SP_AER 7
495 #define QEDE_SP_DISABLE 8
497 #ifdef CONFIG_RFS_ACCEL
498 int qede_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
499 u16 rxq_index, u32 flow_id);
500 #define QEDE_SP_TASK_POLL_DELAY (5 * HZ)
503 void qede_process_arfs_filters(struct qede_dev *edev, bool free_fltr);
504 void qede_poll_for_freeing_arfs_filters(struct qede_dev *edev);
505 void qede_arfs_filter_op(void *dev, void *filter, u8 fw_rc);
506 void qede_free_arfs(struct qede_dev *edev);
507 int qede_alloc_arfs(struct qede_dev *edev);
508 int qede_add_cls_rule(struct qede_dev *edev, struct ethtool_rxnfc *info);
509 int qede_delete_flow_filter(struct qede_dev *edev, u64 cookie);
510 int qede_get_cls_rule_entry(struct qede_dev *edev, struct ethtool_rxnfc *cmd);
511 int qede_get_cls_rule_all(struct qede_dev *edev, struct ethtool_rxnfc *info,
513 int qede_get_arfs_filter_count(struct qede_dev *edev);
515 struct qede_reload_args {
516 void (*func)(struct qede_dev *edev, struct qede_reload_args *args);
518 netdev_features_t features;
519 struct bpf_prog *new_prog;
524 /* Datapath functions definition */
525 netdev_tx_t qede_start_xmit(struct sk_buff *skb, struct net_device *ndev);
526 int qede_xdp_transmit(struct net_device *dev, int n_frames,
527 struct xdp_frame **frames, u32 flags);
528 u16 qede_select_queue(struct net_device *dev, struct sk_buff *skb,
529 struct net_device *sb_dev);
530 netdev_features_t qede_features_check(struct sk_buff *skb,
531 struct net_device *dev,
532 netdev_features_t features);
533 int qede_alloc_rx_buffer(struct qede_rx_queue *rxq, bool allow_lazy);
534 int qede_free_tx_pkt(struct qede_dev *edev,
535 struct qede_tx_queue *txq, int *len);
536 int qede_poll(struct napi_struct *napi, int budget);
537 irqreturn_t qede_msix_fp_int(int irq, void *fp_cookie);
539 /* Filtering function definitions */
540 void qede_force_mac(void *dev, u8 *mac, bool forced);
541 void qede_udp_ports_update(void *dev, u16 vxlan_port, u16 geneve_port);
542 int qede_set_mac_addr(struct net_device *ndev, void *p);
544 int qede_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid);
545 int qede_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid);
546 void qede_vlan_mark_nonconfigured(struct qede_dev *edev);
547 int qede_configure_vlan_filters(struct qede_dev *edev);
549 netdev_features_t qede_fix_features(struct net_device *dev,
550 netdev_features_t features);
551 int qede_set_features(struct net_device *dev, netdev_features_t features);
552 void qede_set_rx_mode(struct net_device *ndev);
553 void qede_config_rx_mode(struct net_device *ndev);
554 void qede_fill_rss_params(struct qede_dev *edev,
555 struct qed_update_vport_rss_params *rss, u8 *update);
557 void qede_udp_tunnel_add(struct net_device *dev, struct udp_tunnel_info *ti);
558 void qede_udp_tunnel_del(struct net_device *dev, struct udp_tunnel_info *ti);
560 int qede_xdp(struct net_device *dev, struct netdev_bpf *xdp);
563 void qede_set_dcbnl_ops(struct net_device *ndev);
566 void qede_config_debug(uint debug, u32 *p_dp_module, u8 *p_dp_level);
567 void qede_set_ethtool_ops(struct net_device *netdev);
568 void qede_set_udp_tunnels(struct qede_dev *edev);
569 void qede_reload(struct qede_dev *edev,
570 struct qede_reload_args *args, bool is_locked);
571 int qede_change_mtu(struct net_device *dev, int new_mtu);
572 void qede_fill_by_demand_stats(struct qede_dev *edev);
573 void __qede_lock(struct qede_dev *edev);
574 void __qede_unlock(struct qede_dev *edev);
575 bool qede_has_rx_work(struct qede_rx_queue *rxq);
576 int qede_txq_has_work(struct qede_tx_queue *txq);
577 void qede_recycle_rx_bd_ring(struct qede_rx_queue *rxq, u8 count);
578 void qede_update_rx_prod(struct qede_dev *edev, struct qede_rx_queue *rxq);
579 int qede_add_tc_flower_fltr(struct qede_dev *edev, __be16 proto,
580 struct flow_cls_offload *f);
582 void qede_forced_speed_maps_init(void);
583 int qede_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal,
584 struct kernel_ethtool_coalesce *kernel_coal,
585 struct netlink_ext_ack *extack);
586 int qede_set_per_coalesce(struct net_device *dev, u32 queue,
587 struct ethtool_coalesce *coal);
589 #define RX_RING_SIZE_POW 13
590 #define RX_RING_SIZE ((u16)BIT(RX_RING_SIZE_POW))
591 #define NUM_RX_BDS_MAX (RX_RING_SIZE - 1)
592 #define NUM_RX_BDS_MIN 128
593 #define NUM_RX_BDS_KDUMP_MIN 63
594 #define NUM_RX_BDS_DEF ((u16)BIT(10) - 1)
596 #define TX_RING_SIZE_POW 13
597 #define TX_RING_SIZE ((u16)BIT(TX_RING_SIZE_POW))
598 #define NUM_TX_BDS_MAX (TX_RING_SIZE - 1)
599 #define NUM_TX_BDS_MIN 128
600 #define NUM_TX_BDS_KDUMP_MIN 63
601 #define NUM_TX_BDS_DEF NUM_TX_BDS_MAX
603 #define QEDE_MIN_PKT_LEN 64
604 #define QEDE_RX_HDR_SIZE 256
605 #define QEDE_MAX_JUMBO_PACKET_SIZE 9600
606 #define for_each_queue(i) for (i = 0; i < edev->num_queues; i++)
607 #define for_each_cos_in_txq(edev, var) \
608 for ((var) = 0; (var) < (edev)->dev_info.num_tc; (var)++)
610 #endif /* _QEDE_H_ */