2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
24 #include <linux/slab.h>
25 #include <linux/module.h>
26 #include <linux/pci.h>
28 #include <drm/amdgpu_drm.h>
31 #include "amdgpu_atombios.h"
32 #include "amdgpu_ih.h"
33 #include "amdgpu_uvd.h"
34 #include "amdgpu_vce.h"
35 #include "amdgpu_ucode.h"
36 #include "amdgpu_psp.h"
40 #include "uvd/uvd_7_0_offset.h"
41 #include "gc/gc_9_0_offset.h"
42 #include "gc/gc_9_0_sh_mask.h"
43 #include "sdma0/sdma0_4_0_offset.h"
44 #include "sdma1/sdma1_4_0_offset.h"
45 #include "nbio/nbio_7_0_default.h"
46 #include "nbio/nbio_7_0_offset.h"
47 #include "nbio/nbio_7_0_sh_mask.h"
48 #include "nbio/nbio_7_0_smn.h"
49 #include "mp/mp_9_0_offset.h"
52 #include "soc15_common.h"
55 #include "gfxhub_v1_0.h"
56 #include "mmhub_v1_0.h"
59 #include "nbio_v6_1.h"
60 #include "nbio_v7_0.h"
61 #include "nbio_v7_4.h"
63 #include "vega10_ih.h"
64 #include "vega20_ih.h"
65 #include "navi10_ih.h"
66 #include "sdma_v4_0.h"
71 #include "jpeg_v2_0.h"
73 #include "jpeg_v2_5.h"
74 #include "smuio_v9_0.h"
75 #include "smuio_v11_0.h"
76 #include "smuio_v13_0.h"
77 #include "dce_virtual.h"
79 #include "amdgpu_ras.h"
80 #include "amdgpu_xgmi.h"
81 #include <uapi/linux/kfd_ioctl.h>
83 #define mmMP0_MISC_CGTT_CTRL0 0x01b9
84 #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
85 #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
86 #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
88 /* Vega, Raven, Arcturus */
89 static const struct amdgpu_video_codec_info vega_video_codecs_encode_array[] =
92 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
95 .max_pixels_per_frame = 4096 * 2304,
99 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
102 .max_pixels_per_frame = 4096 * 2304,
107 static const struct amdgpu_video_codecs vega_video_codecs_encode =
109 .codec_count = ARRAY_SIZE(vega_video_codecs_encode_array),
110 .codec_array = vega_video_codecs_encode_array,
114 static const struct amdgpu_video_codec_info vega_video_codecs_decode_array[] =
117 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
120 .max_pixels_per_frame = 4096 * 4096,
124 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
127 .max_pixels_per_frame = 4096 * 4096,
131 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
134 .max_pixels_per_frame = 4096 * 4096,
138 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
141 .max_pixels_per_frame = 4096 * 4096,
145 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
148 .max_pixels_per_frame = 4096 * 4096,
152 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
155 .max_pixels_per_frame = 4096 * 4096,
160 static const struct amdgpu_video_codecs vega_video_codecs_decode =
162 .codec_count = ARRAY_SIZE(vega_video_codecs_decode_array),
163 .codec_array = vega_video_codecs_decode_array,
167 static const struct amdgpu_video_codec_info rv_video_codecs_decode_array[] =
170 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
173 .max_pixels_per_frame = 4096 * 4096,
177 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
180 .max_pixels_per_frame = 4096 * 4096,
184 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
187 .max_pixels_per_frame = 4096 * 4096,
191 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
194 .max_pixels_per_frame = 4096 * 4096,
198 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
201 .max_pixels_per_frame = 4096 * 4096,
205 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
208 .max_pixels_per_frame = 4096 * 4096,
212 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
215 .max_pixels_per_frame = 4096 * 4096,
220 static const struct amdgpu_video_codecs rv_video_codecs_decode =
222 .codec_count = ARRAY_SIZE(rv_video_codecs_decode_array),
223 .codec_array = rv_video_codecs_decode_array,
226 /* Renoir, Arcturus */
227 static const struct amdgpu_video_codec_info rn_video_codecs_decode_array[] =
230 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
233 .max_pixels_per_frame = 4096 * 4096,
237 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
240 .max_pixels_per_frame = 4096 * 4096,
244 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
247 .max_pixels_per_frame = 4096 * 4096,
251 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
254 .max_pixels_per_frame = 4096 * 4096,
258 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
261 .max_pixels_per_frame = 4096 * 4096,
265 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
268 .max_pixels_per_frame = 4096 * 4096,
272 .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
275 .max_pixels_per_frame = 4096 * 4096,
280 static const struct amdgpu_video_codecs rn_video_codecs_decode =
282 .codec_count = ARRAY_SIZE(rn_video_codecs_decode_array),
283 .codec_array = rn_video_codecs_decode_array,
286 static int soc15_query_video_codecs(struct amdgpu_device *adev, bool encode,
287 const struct amdgpu_video_codecs **codecs)
289 switch (adev->asic_type) {
294 *codecs = &vega_video_codecs_encode;
296 *codecs = &vega_video_codecs_decode;
300 *codecs = &vega_video_codecs_encode;
302 *codecs = &rv_video_codecs_decode;
308 *codecs = &vega_video_codecs_encode;
310 *codecs = &rn_video_codecs_decode;
318 * Indirect registers accessor
320 static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
322 unsigned long address, data;
323 address = adev->nbio.funcs->get_pcie_index_offset(adev);
324 data = adev->nbio.funcs->get_pcie_data_offset(adev);
326 return amdgpu_device_indirect_rreg(adev, address, data, reg);
329 static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
331 unsigned long address, data;
333 address = adev->nbio.funcs->get_pcie_index_offset(adev);
334 data = adev->nbio.funcs->get_pcie_data_offset(adev);
336 amdgpu_device_indirect_wreg(adev, address, data, reg, v);
339 static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
341 unsigned long address, data;
342 address = adev->nbio.funcs->get_pcie_index_offset(adev);
343 data = adev->nbio.funcs->get_pcie_data_offset(adev);
345 return amdgpu_device_indirect_rreg64(adev, address, data, reg);
348 static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
350 unsigned long address, data;
352 address = adev->nbio.funcs->get_pcie_index_offset(adev);
353 data = adev->nbio.funcs->get_pcie_data_offset(adev);
355 amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
358 static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
360 unsigned long flags, address, data;
363 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
364 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
366 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
367 WREG32(address, ((reg) & 0x1ff));
369 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
373 static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
375 unsigned long flags, address, data;
377 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
378 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
380 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
381 WREG32(address, ((reg) & 0x1ff));
383 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
386 static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
388 unsigned long flags, address, data;
391 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
392 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
394 spin_lock_irqsave(&adev->didt_idx_lock, flags);
395 WREG32(address, (reg));
397 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
401 static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
403 unsigned long flags, address, data;
405 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
406 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
408 spin_lock_irqsave(&adev->didt_idx_lock, flags);
409 WREG32(address, (reg));
411 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
414 static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
419 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
420 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
421 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
422 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
426 static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
430 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
431 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
432 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
433 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
436 static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
441 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
442 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
443 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
444 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
448 static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
452 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
453 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
454 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
455 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
458 static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
460 return adev->nbio.funcs->get_memsize(adev);
463 static u32 soc15_get_xclk(struct amdgpu_device *adev)
465 u32 reference_clock = adev->clock.spll.reference_freq;
467 if (adev->asic_type == CHIP_RENOIR)
469 if (adev->asic_type == CHIP_RAVEN)
470 return reference_clock / 4;
472 return reference_clock;
476 void soc15_grbm_select(struct amdgpu_device *adev,
477 u32 me, u32 pipe, u32 queue, u32 vmid)
479 u32 grbm_gfx_cntl = 0;
480 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
481 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
482 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
483 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
485 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
488 static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
493 static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
499 static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
500 u8 *bios, u32 length_bytes)
504 uint32_t rom_index_offset;
505 uint32_t rom_data_offset;
509 if (length_bytes == 0)
511 /* APU vbios image is part of sbios image */
512 if (adev->flags & AMD_IS_APU)
515 dw_ptr = (u32 *)bios;
516 length_dw = ALIGN(length_bytes, 4) / 4;
519 adev->smuio.funcs->get_rom_index_offset(adev);
521 adev->smuio.funcs->get_rom_data_offset(adev);
523 /* set rom index to 0 */
524 WREG32(rom_index_offset, 0);
525 /* read out the rom data */
526 for (i = 0; i < length_dw; i++)
527 dw_ptr[i] = RREG32(rom_data_offset);
532 static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
533 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
534 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
535 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
536 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
537 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
538 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
539 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
540 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
541 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
542 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
543 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
544 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
545 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
546 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
547 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
548 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
549 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
550 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
551 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
552 { SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
555 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
556 u32 sh_num, u32 reg_offset)
560 mutex_lock(&adev->grbm_idx_mutex);
561 if (se_num != 0xffffffff || sh_num != 0xffffffff)
562 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
564 val = RREG32(reg_offset);
566 if (se_num != 0xffffffff || sh_num != 0xffffffff)
567 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
568 mutex_unlock(&adev->grbm_idx_mutex);
572 static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
573 bool indexed, u32 se_num,
574 u32 sh_num, u32 reg_offset)
577 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
579 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
580 return adev->gfx.config.gb_addr_config;
581 else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
582 return adev->gfx.config.db_debug2;
583 return RREG32(reg_offset);
587 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
588 u32 sh_num, u32 reg_offset, u32 *value)
591 struct soc15_allowed_register_entry *en;
594 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
595 en = &soc15_allowed_read_registers[i];
596 if (adev->reg_offset[en->hwip][en->inst] &&
597 reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
601 *value = soc15_get_register_value(adev,
602 soc15_allowed_read_registers[i].grbm_indexed,
603 se_num, sh_num, reg_offset);
611 * soc15_program_register_sequence - program an array of registers.
613 * @adev: amdgpu_device pointer
614 * @regs: pointer to the register array
615 * @array_size: size of the register array
617 * Programs an array or registers with and and or masks.
618 * This is a helper for setting golden registers.
621 void soc15_program_register_sequence(struct amdgpu_device *adev,
622 const struct soc15_reg_golden *regs,
623 const u32 array_size)
625 const struct soc15_reg_golden *entry;
629 for (i = 0; i < array_size; ++i) {
631 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
633 if (entry->and_mask == 0xffffffff) {
634 tmp = entry->or_mask;
636 tmp = (entry->hwip == GC_HWIP) ?
637 RREG32_SOC15_IP(GC, reg) : RREG32(reg);
639 tmp &= ~(entry->and_mask);
640 tmp |= (entry->or_mask & entry->and_mask);
643 if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
644 reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
645 reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
646 reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
647 WREG32_RLC(reg, tmp);
649 (entry->hwip == GC_HWIP) ?
650 WREG32_SOC15_IP(GC, reg, tmp) : WREG32(reg, tmp);
656 static int soc15_asic_baco_reset(struct amdgpu_device *adev)
658 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
661 /* avoid NBIF got stuck when do RAS recovery in BACO reset */
662 if (ras && adev->ras_enabled)
663 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
665 ret = amdgpu_dpm_baco_reset(adev);
669 /* re-enable doorbell interrupt after BACO exit */
670 if (ras && adev->ras_enabled)
671 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
676 static enum amd_reset_method
677 soc15_asic_reset_method(struct amdgpu_device *adev)
679 bool baco_reset = false;
680 bool connected_to_cpu = false;
681 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
683 if (adev->gmc.xgmi.supported && adev->gmc.xgmi.connected_to_cpu)
684 connected_to_cpu = true;
686 if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
687 amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
688 amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
689 amdgpu_reset_method == AMD_RESET_METHOD_PCI) {
690 /* If connected to cpu, driver only support mode2 */
691 if (connected_to_cpu)
692 return AMD_RESET_METHOD_MODE2;
693 return amdgpu_reset_method;
696 if (amdgpu_reset_method != -1)
697 dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
698 amdgpu_reset_method);
700 switch (adev->asic_type) {
703 return AMD_RESET_METHOD_MODE2;
707 baco_reset = amdgpu_dpm_is_baco_supported(adev);
710 if (adev->psp.sos_fw_version >= 0x80067)
711 baco_reset = amdgpu_dpm_is_baco_supported(adev);
714 * 1. PMFW version > 0x284300: all cases use baco
715 * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
717 if (ras && adev->ras_enabled &&
718 adev->pm.fw_version <= 0x283400)
723 * 1.connected to cpu: driver issue mode2 reset
724 * 2.discret gpu: driver issue mode1 reset
726 if (connected_to_cpu)
727 return AMD_RESET_METHOD_MODE2;
734 return AMD_RESET_METHOD_BACO;
736 return AMD_RESET_METHOD_MODE1;
739 static int soc15_asic_reset(struct amdgpu_device *adev)
741 /* original raven doesn't have full asic reset */
742 if ((adev->apu_flags & AMD_APU_IS_RAVEN) &&
743 !(adev->apu_flags & AMD_APU_IS_RAVEN2))
746 switch (soc15_asic_reset_method(adev)) {
747 case AMD_RESET_METHOD_PCI:
748 dev_info(adev->dev, "PCI reset\n");
749 return amdgpu_device_pci_reset(adev);
750 case AMD_RESET_METHOD_BACO:
751 dev_info(adev->dev, "BACO reset\n");
752 return soc15_asic_baco_reset(adev);
753 case AMD_RESET_METHOD_MODE2:
754 dev_info(adev->dev, "MODE2 reset\n");
755 return amdgpu_dpm_mode2_reset(adev);
757 dev_info(adev->dev, "MODE1 reset\n");
758 return amdgpu_device_mode1_reset(adev);
762 static bool soc15_supports_baco(struct amdgpu_device *adev)
764 switch (adev->asic_type) {
768 return amdgpu_dpm_is_baco_supported(adev);
770 if (adev->psp.sos_fw_version >= 0x80067)
771 return amdgpu_dpm_is_baco_supported(adev);
778 /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
779 u32 cntl_reg, u32 status_reg)
784 static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
788 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
792 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
797 static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
804 static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
806 if (pci_is_root_bus(adev->pdev->bus))
809 if (amdgpu_pcie_gen2 == 0)
812 if (adev->flags & AMD_IS_APU)
815 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
816 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
822 static void soc15_program_aspm(struct amdgpu_device *adev)
827 if (!(adev->flags & AMD_IS_APU) &&
828 (adev->nbio.funcs->program_aspm))
829 adev->nbio.funcs->program_aspm(adev);
832 static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
835 adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
836 adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
839 static const struct amdgpu_ip_block_version vega10_common_ip_block =
841 .type = AMD_IP_BLOCK_TYPE_COMMON,
845 .funcs = &soc15_common_ip_funcs,
848 static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
850 return adev->nbio.funcs->get_rev_id(adev);
853 static void soc15_reg_base_init(struct amdgpu_device *adev)
857 /* Set IP register base before any HW register access */
858 switch (adev->asic_type) {
862 vega10_reg_base_init(adev);
865 /* It's safe to do ip discovery here for Renior,
866 * it doesn't support SRIOV. */
867 if (amdgpu_discovery) {
868 r = amdgpu_discovery_reg_base_init(adev);
871 DRM_WARN("failed to init reg base from ip discovery table, "
872 "fallback to legacy init method\n");
874 vega10_reg_base_init(adev);
877 vega20_reg_base_init(adev);
880 arct_reg_base_init(adev);
883 aldebaran_reg_base_init(adev);
886 DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
891 void soc15_set_virt_ops(struct amdgpu_device *adev)
893 adev->virt.ops = &xgpu_ai_virt_ops;
895 /* init soc15 reg base early enough so we can
896 * request request full access for sriov before
898 soc15_reg_base_init(adev);
901 int soc15_set_ip_blocks(struct amdgpu_device *adev)
903 /* for bare metal case */
904 if (!amdgpu_sriov_vf(adev))
905 soc15_reg_base_init(adev);
907 if (adev->flags & AMD_IS_APU) {
908 adev->nbio.funcs = &nbio_v7_0_funcs;
909 adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
910 } else if (adev->asic_type == CHIP_VEGA20 ||
911 adev->asic_type == CHIP_ARCTURUS ||
912 adev->asic_type == CHIP_ALDEBARAN) {
913 adev->nbio.funcs = &nbio_v7_4_funcs;
914 adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
916 adev->nbio.funcs = &nbio_v6_1_funcs;
917 adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
919 adev->hdp.funcs = &hdp_v4_0_funcs;
921 if (adev->asic_type == CHIP_VEGA20 ||
922 adev->asic_type == CHIP_ARCTURUS ||
923 adev->asic_type == CHIP_ALDEBARAN)
924 adev->df.funcs = &df_v3_6_funcs;
926 adev->df.funcs = &df_v1_7_funcs;
928 if (adev->asic_type == CHIP_VEGA20 ||
929 adev->asic_type == CHIP_ARCTURUS)
930 adev->smuio.funcs = &smuio_v11_0_funcs;
931 else if (adev->asic_type == CHIP_ALDEBARAN)
932 adev->smuio.funcs = &smuio_v13_0_funcs;
934 adev->smuio.funcs = &smuio_v9_0_funcs;
936 adev->rev_id = soc15_get_rev_id(adev);
938 switch (adev->asic_type) {
942 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
943 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
945 /* For Vega10 SR-IOV, PSP need to be initialized before IH */
946 if (amdgpu_sriov_vf(adev)) {
947 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
948 if (adev->asic_type == CHIP_VEGA20)
949 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
951 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
953 if (adev->asic_type == CHIP_VEGA20)
954 amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
956 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
958 if (adev->asic_type == CHIP_VEGA20)
959 amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
961 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
962 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
963 if (adev->asic_type == CHIP_VEGA20)
964 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
966 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
969 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
970 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
971 if (is_support_sw_smu(adev)) {
972 if (!amdgpu_sriov_vf(adev))
973 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
975 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
977 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
978 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
979 #if defined(CONFIG_DRM_AMD_DC)
980 else if (amdgpu_device_has_dc_support(adev))
981 amdgpu_device_ip_block_add(adev, &dm_ip_block);
983 if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev))) {
984 amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
985 amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
989 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
990 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
991 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
992 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
993 amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
994 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
995 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
996 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
997 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
998 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
999 #if defined(CONFIG_DRM_AMD_DC)
1000 else if (amdgpu_device_has_dc_support(adev))
1001 amdgpu_device_ip_block_add(adev, &dm_ip_block);
1003 amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
1006 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
1007 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1009 if (amdgpu_sriov_vf(adev)) {
1010 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1011 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1012 amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1014 amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1015 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1016 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1019 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
1020 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
1021 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
1022 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1023 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
1025 if (amdgpu_sriov_vf(adev)) {
1026 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1027 amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
1029 amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
1031 if (!amdgpu_sriov_vf(adev))
1032 amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
1035 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
1036 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1037 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
1038 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1039 amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
1040 amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
1041 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
1042 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1043 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
1044 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
1045 #if defined(CONFIG_DRM_AMD_DC)
1046 else if (amdgpu_device_has_dc_support(adev))
1047 amdgpu_device_ip_block_add(adev, &dm_ip_block);
1049 amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
1050 amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
1052 case CHIP_ALDEBARAN:
1053 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
1054 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1056 if (amdgpu_sriov_vf(adev)) {
1057 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1058 amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
1059 amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1061 amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1062 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1063 amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
1066 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
1067 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1069 amdgpu_device_ip_block_add(adev, &smu_v13_0_ip_block);
1070 amdgpu_device_ip_block_add(adev, &vcn_v2_6_ip_block);
1071 amdgpu_device_ip_block_add(adev, &jpeg_v2_6_ip_block);
1080 static bool soc15_need_full_reset(struct amdgpu_device *adev)
1082 /* change this when we implement soft reset */
1086 static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
1089 uint32_t perfctr = 0;
1090 uint64_t cnt0_of, cnt1_of;
1093 /* This reports 0 on APUs, so return to avoid writing/reading registers
1094 * that may or may not be different from their GPU counterparts
1096 if (adev->flags & AMD_IS_APU)
1099 /* Set the 2 events that we wish to watch, defined above */
1100 /* Reg 40 is # received msgs */
1101 /* Reg 104 is # of posted requests sent */
1102 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
1103 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
1105 /* Write to enable desired perf counters */
1106 WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
1107 /* Zero out and enable the perf counters
1109 * Bit 0 = Start all counters(1)
1110 * Bit 2 = Global counter reset enable(1)
1112 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
1116 /* Load the shadow and disable the perf counters
1118 * Bit 0 = Stop counters(0)
1119 * Bit 1 = Load the shadow counters(1)
1121 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
1123 /* Read register values to get any >32bit overflow */
1124 tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
1125 cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
1126 cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);
1128 /* Get the values and add the overflow */
1129 *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
1130 *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
1133 static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
1136 uint32_t perfctr = 0;
1137 uint64_t cnt0_of, cnt1_of;
1140 /* This reports 0 on APUs, so return to avoid writing/reading registers
1141 * that may or may not be different from their GPU counterparts
1143 if (adev->flags & AMD_IS_APU)
1146 /* Set the 2 events that we wish to watch, defined above */
1147 /* Reg 40 is # received msgs */
1148 /* Reg 108 is # of posted requests sent on VG20 */
1149 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
1151 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
1154 /* Write to enable desired perf counters */
1155 WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
1156 /* Zero out and enable the perf counters
1158 * Bit 0 = Start all counters(1)
1159 * Bit 2 = Global counter reset enable(1)
1161 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
1165 /* Load the shadow and disable the perf counters
1167 * Bit 0 = Stop counters(0)
1168 * Bit 1 = Load the shadow counters(1)
1170 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
1172 /* Read register values to get any >32bit overflow */
1173 tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
1174 cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
1175 cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);
1177 /* Get the values and add the overflow */
1178 *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
1179 *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
1182 static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
1186 /* Just return false for soc15 GPUs. Reset does not seem to
1189 if (!amdgpu_passthrough(adev))
1192 if (adev->flags & AMD_IS_APU)
1195 /* Check sOS sign of life register to confirm sys driver and sOS
1196 * are already been loaded.
1198 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
1205 static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
1207 uint64_t nak_r, nak_g;
1209 /* Get the number of NAKs received and generated */
1210 nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
1211 nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);
1213 /* Add the total number of NAKs, i.e the number of replays */
1214 return (nak_r + nak_g);
1217 static void soc15_pre_asic_init(struct amdgpu_device *adev)
1219 gmc_v9_0_restore_registers(adev);
1222 static const struct amdgpu_asic_funcs soc15_asic_funcs =
1224 .read_disabled_bios = &soc15_read_disabled_bios,
1225 .read_bios_from_rom = &soc15_read_bios_from_rom,
1226 .read_register = &soc15_read_register,
1227 .reset = &soc15_asic_reset,
1228 .reset_method = &soc15_asic_reset_method,
1229 .set_vga_state = &soc15_vga_set_state,
1230 .get_xclk = &soc15_get_xclk,
1231 .set_uvd_clocks = &soc15_set_uvd_clocks,
1232 .set_vce_clocks = &soc15_set_vce_clocks,
1233 .get_config_memsize = &soc15_get_config_memsize,
1234 .need_full_reset = &soc15_need_full_reset,
1235 .init_doorbell_index = &vega10_doorbell_index_init,
1236 .get_pcie_usage = &soc15_get_pcie_usage,
1237 .need_reset_on_init = &soc15_need_reset_on_init,
1238 .get_pcie_replay_count = &soc15_get_pcie_replay_count,
1239 .supports_baco = &soc15_supports_baco,
1240 .pre_asic_init = &soc15_pre_asic_init,
1241 .query_video_codecs = &soc15_query_video_codecs,
1244 static const struct amdgpu_asic_funcs vega20_asic_funcs =
1246 .read_disabled_bios = &soc15_read_disabled_bios,
1247 .read_bios_from_rom = &soc15_read_bios_from_rom,
1248 .read_register = &soc15_read_register,
1249 .reset = &soc15_asic_reset,
1250 .reset_method = &soc15_asic_reset_method,
1251 .set_vga_state = &soc15_vga_set_state,
1252 .get_xclk = &soc15_get_xclk,
1253 .set_uvd_clocks = &soc15_set_uvd_clocks,
1254 .set_vce_clocks = &soc15_set_vce_clocks,
1255 .get_config_memsize = &soc15_get_config_memsize,
1256 .need_full_reset = &soc15_need_full_reset,
1257 .init_doorbell_index = &vega20_doorbell_index_init,
1258 .get_pcie_usage = &vega20_get_pcie_usage,
1259 .need_reset_on_init = &soc15_need_reset_on_init,
1260 .get_pcie_replay_count = &soc15_get_pcie_replay_count,
1261 .supports_baco = &soc15_supports_baco,
1262 .pre_asic_init = &soc15_pre_asic_init,
1263 .query_video_codecs = &soc15_query_video_codecs,
1266 static int soc15_common_early_init(void *handle)
1268 #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
1269 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1271 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
1272 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
1273 adev->smc_rreg = NULL;
1274 adev->smc_wreg = NULL;
1275 adev->pcie_rreg = &soc15_pcie_rreg;
1276 adev->pcie_wreg = &soc15_pcie_wreg;
1277 adev->pcie_rreg64 = &soc15_pcie_rreg64;
1278 adev->pcie_wreg64 = &soc15_pcie_wreg64;
1279 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
1280 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
1281 adev->didt_rreg = &soc15_didt_rreg;
1282 adev->didt_wreg = &soc15_didt_wreg;
1283 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
1284 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
1285 adev->se_cac_rreg = &soc15_se_cac_rreg;
1286 adev->se_cac_wreg = &soc15_se_cac_wreg;
1289 adev->external_rev_id = 0xFF;
1290 switch (adev->asic_type) {
1292 adev->asic_funcs = &soc15_asic_funcs;
1293 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1294 AMD_CG_SUPPORT_GFX_MGLS |
1295 AMD_CG_SUPPORT_GFX_RLC_LS |
1296 AMD_CG_SUPPORT_GFX_CP_LS |
1297 AMD_CG_SUPPORT_GFX_3D_CGCG |
1298 AMD_CG_SUPPORT_GFX_3D_CGLS |
1299 AMD_CG_SUPPORT_GFX_CGCG |
1300 AMD_CG_SUPPORT_GFX_CGLS |
1301 AMD_CG_SUPPORT_BIF_MGCG |
1302 AMD_CG_SUPPORT_BIF_LS |
1303 AMD_CG_SUPPORT_HDP_LS |
1304 AMD_CG_SUPPORT_DRM_MGCG |
1305 AMD_CG_SUPPORT_DRM_LS |
1306 AMD_CG_SUPPORT_ROM_MGCG |
1307 AMD_CG_SUPPORT_DF_MGCG |
1308 AMD_CG_SUPPORT_SDMA_MGCG |
1309 AMD_CG_SUPPORT_SDMA_LS |
1310 AMD_CG_SUPPORT_MC_MGCG |
1311 AMD_CG_SUPPORT_MC_LS;
1313 adev->external_rev_id = 0x1;
1316 adev->asic_funcs = &soc15_asic_funcs;
1317 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1318 AMD_CG_SUPPORT_GFX_MGLS |
1319 AMD_CG_SUPPORT_GFX_CGCG |
1320 AMD_CG_SUPPORT_GFX_CGLS |
1321 AMD_CG_SUPPORT_GFX_3D_CGCG |
1322 AMD_CG_SUPPORT_GFX_3D_CGLS |
1323 AMD_CG_SUPPORT_GFX_CP_LS |
1324 AMD_CG_SUPPORT_MC_LS |
1325 AMD_CG_SUPPORT_MC_MGCG |
1326 AMD_CG_SUPPORT_SDMA_MGCG |
1327 AMD_CG_SUPPORT_SDMA_LS |
1328 AMD_CG_SUPPORT_BIF_MGCG |
1329 AMD_CG_SUPPORT_BIF_LS |
1330 AMD_CG_SUPPORT_HDP_MGCG |
1331 AMD_CG_SUPPORT_HDP_LS |
1332 AMD_CG_SUPPORT_ROM_MGCG |
1333 AMD_CG_SUPPORT_VCE_MGCG |
1334 AMD_CG_SUPPORT_UVD_MGCG;
1336 adev->external_rev_id = adev->rev_id + 0x14;
1339 adev->asic_funcs = &vega20_asic_funcs;
1340 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1341 AMD_CG_SUPPORT_GFX_MGLS |
1342 AMD_CG_SUPPORT_GFX_CGCG |
1343 AMD_CG_SUPPORT_GFX_CGLS |
1344 AMD_CG_SUPPORT_GFX_3D_CGCG |
1345 AMD_CG_SUPPORT_GFX_3D_CGLS |
1346 AMD_CG_SUPPORT_GFX_CP_LS |
1347 AMD_CG_SUPPORT_MC_LS |
1348 AMD_CG_SUPPORT_MC_MGCG |
1349 AMD_CG_SUPPORT_SDMA_MGCG |
1350 AMD_CG_SUPPORT_SDMA_LS |
1351 AMD_CG_SUPPORT_BIF_MGCG |
1352 AMD_CG_SUPPORT_BIF_LS |
1353 AMD_CG_SUPPORT_HDP_MGCG |
1354 AMD_CG_SUPPORT_HDP_LS |
1355 AMD_CG_SUPPORT_ROM_MGCG |
1356 AMD_CG_SUPPORT_VCE_MGCG |
1357 AMD_CG_SUPPORT_UVD_MGCG;
1359 adev->external_rev_id = adev->rev_id + 0x28;
1362 adev->asic_funcs = &soc15_asic_funcs;
1364 if (adev->rev_id >= 0x8)
1365 adev->apu_flags |= AMD_APU_IS_RAVEN2;
1367 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1368 adev->external_rev_id = adev->rev_id + 0x79;
1369 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1370 adev->external_rev_id = adev->rev_id + 0x41;
1371 else if (adev->rev_id == 1)
1372 adev->external_rev_id = adev->rev_id + 0x20;
1374 adev->external_rev_id = adev->rev_id + 0x01;
1376 if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
1377 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1378 AMD_CG_SUPPORT_GFX_MGLS |
1379 AMD_CG_SUPPORT_GFX_CP_LS |
1380 AMD_CG_SUPPORT_GFX_3D_CGCG |
1381 AMD_CG_SUPPORT_GFX_3D_CGLS |
1382 AMD_CG_SUPPORT_GFX_CGCG |
1383 AMD_CG_SUPPORT_GFX_CGLS |
1384 AMD_CG_SUPPORT_BIF_LS |
1385 AMD_CG_SUPPORT_HDP_LS |
1386 AMD_CG_SUPPORT_MC_MGCG |
1387 AMD_CG_SUPPORT_MC_LS |
1388 AMD_CG_SUPPORT_SDMA_MGCG |
1389 AMD_CG_SUPPORT_SDMA_LS |
1390 AMD_CG_SUPPORT_VCN_MGCG;
1392 adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1393 } else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
1394 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1395 AMD_CG_SUPPORT_GFX_MGLS |
1396 AMD_CG_SUPPORT_GFX_CP_LS |
1397 AMD_CG_SUPPORT_GFX_3D_CGLS |
1398 AMD_CG_SUPPORT_GFX_CGCG |
1399 AMD_CG_SUPPORT_GFX_CGLS |
1400 AMD_CG_SUPPORT_BIF_LS |
1401 AMD_CG_SUPPORT_HDP_LS |
1402 AMD_CG_SUPPORT_MC_MGCG |
1403 AMD_CG_SUPPORT_MC_LS |
1404 AMD_CG_SUPPORT_SDMA_MGCG |
1405 AMD_CG_SUPPORT_SDMA_LS |
1406 AMD_CG_SUPPORT_VCN_MGCG;
1408 adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1409 AMD_PG_SUPPORT_MMHUB |
1412 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1413 AMD_CG_SUPPORT_GFX_MGLS |
1414 AMD_CG_SUPPORT_GFX_RLC_LS |
1415 AMD_CG_SUPPORT_GFX_CP_LS |
1416 AMD_CG_SUPPORT_GFX_3D_CGLS |
1417 AMD_CG_SUPPORT_GFX_CGCG |
1418 AMD_CG_SUPPORT_GFX_CGLS |
1419 AMD_CG_SUPPORT_BIF_MGCG |
1420 AMD_CG_SUPPORT_BIF_LS |
1421 AMD_CG_SUPPORT_HDP_MGCG |
1422 AMD_CG_SUPPORT_HDP_LS |
1423 AMD_CG_SUPPORT_DRM_MGCG |
1424 AMD_CG_SUPPORT_DRM_LS |
1425 AMD_CG_SUPPORT_MC_MGCG |
1426 AMD_CG_SUPPORT_MC_LS |
1427 AMD_CG_SUPPORT_SDMA_MGCG |
1428 AMD_CG_SUPPORT_SDMA_LS |
1429 AMD_CG_SUPPORT_VCN_MGCG;
1431 adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1435 adev->asic_funcs = &vega20_asic_funcs;
1436 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1437 AMD_CG_SUPPORT_GFX_MGLS |
1438 AMD_CG_SUPPORT_GFX_CGCG |
1439 AMD_CG_SUPPORT_GFX_CGLS |
1440 AMD_CG_SUPPORT_GFX_CP_LS |
1441 AMD_CG_SUPPORT_HDP_MGCG |
1442 AMD_CG_SUPPORT_HDP_LS |
1443 AMD_CG_SUPPORT_SDMA_MGCG |
1444 AMD_CG_SUPPORT_SDMA_LS |
1445 AMD_CG_SUPPORT_MC_MGCG |
1446 AMD_CG_SUPPORT_MC_LS |
1447 AMD_CG_SUPPORT_IH_CG |
1448 AMD_CG_SUPPORT_VCN_MGCG |
1449 AMD_CG_SUPPORT_JPEG_MGCG;
1450 adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
1451 adev->external_rev_id = adev->rev_id + 0x32;
1454 adev->asic_funcs = &soc15_asic_funcs;
1456 if (adev->apu_flags & AMD_APU_IS_RENOIR)
1457 adev->external_rev_id = adev->rev_id + 0x91;
1459 adev->external_rev_id = adev->rev_id + 0xa1;
1460 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1461 AMD_CG_SUPPORT_GFX_MGLS |
1462 AMD_CG_SUPPORT_GFX_3D_CGCG |
1463 AMD_CG_SUPPORT_GFX_3D_CGLS |
1464 AMD_CG_SUPPORT_GFX_CGCG |
1465 AMD_CG_SUPPORT_GFX_CGLS |
1466 AMD_CG_SUPPORT_GFX_CP_LS |
1467 AMD_CG_SUPPORT_MC_MGCG |
1468 AMD_CG_SUPPORT_MC_LS |
1469 AMD_CG_SUPPORT_SDMA_MGCG |
1470 AMD_CG_SUPPORT_SDMA_LS |
1471 AMD_CG_SUPPORT_BIF_LS |
1472 AMD_CG_SUPPORT_HDP_LS |
1473 AMD_CG_SUPPORT_VCN_MGCG |
1474 AMD_CG_SUPPORT_JPEG_MGCG |
1475 AMD_CG_SUPPORT_IH_CG |
1476 AMD_CG_SUPPORT_ATHUB_LS |
1477 AMD_CG_SUPPORT_ATHUB_MGCG |
1478 AMD_CG_SUPPORT_DF_MGCG;
1479 adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1480 AMD_PG_SUPPORT_VCN |
1481 AMD_PG_SUPPORT_JPEG |
1482 AMD_PG_SUPPORT_VCN_DPG;
1484 case CHIP_ALDEBARAN:
1485 adev->asic_funcs = &vega20_asic_funcs;
1486 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1487 AMD_CG_SUPPORT_GFX_MGLS |
1488 AMD_CG_SUPPORT_GFX_CGCG |
1489 AMD_CG_SUPPORT_GFX_CGLS |
1490 AMD_CG_SUPPORT_GFX_CP_LS |
1491 AMD_CG_SUPPORT_HDP_LS |
1492 AMD_CG_SUPPORT_SDMA_MGCG |
1493 AMD_CG_SUPPORT_SDMA_LS |
1494 AMD_CG_SUPPORT_IH_CG |
1495 AMD_CG_SUPPORT_VCN_MGCG | AMD_CG_SUPPORT_JPEG_MGCG;
1496 adev->pg_flags = AMD_PG_SUPPORT_VCN_DPG;
1497 adev->external_rev_id = adev->rev_id + 0x3c;
1500 /* FIXME: not supported yet */
1504 if (amdgpu_sriov_vf(adev)) {
1505 amdgpu_virt_init_setting(adev);
1506 xgpu_ai_mailbox_set_irq_funcs(adev);
1512 static int soc15_common_late_init(void *handle)
1514 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1517 if (amdgpu_sriov_vf(adev))
1518 xgpu_ai_mailbox_get_irq(adev);
1520 if (adev->nbio.ras_funcs &&
1521 adev->nbio.ras_funcs->ras_late_init)
1522 r = adev->nbio.ras_funcs->ras_late_init(adev);
1527 static int soc15_common_sw_init(void *handle)
1529 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1531 if (amdgpu_sriov_vf(adev))
1532 xgpu_ai_mailbox_add_irq_id(adev);
1534 adev->df.funcs->sw_init(adev);
1539 static int soc15_common_sw_fini(void *handle)
1541 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1543 if (adev->nbio.ras_funcs &&
1544 adev->nbio.ras_funcs->ras_fini)
1545 adev->nbio.ras_funcs->ras_fini(adev);
1546 adev->df.funcs->sw_fini(adev);
1550 static void soc15_doorbell_range_init(struct amdgpu_device *adev)
1553 struct amdgpu_ring *ring;
1555 /* sdma/ih doorbell range are programed by hypervisor */
1556 if (!amdgpu_sriov_vf(adev)) {
1557 for (i = 0; i < adev->sdma.num_instances; i++) {
1558 ring = &adev->sdma.instance[i].ring;
1559 adev->nbio.funcs->sdma_doorbell_range(adev, i,
1560 ring->use_doorbell, ring->doorbell_index,
1561 adev->doorbell_index.sdma_doorbell_range);
1564 adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell,
1565 adev->irq.ih.doorbell_index);
1569 static int soc15_common_hw_init(void *handle)
1571 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1573 /* enable pcie gen2/3 link */
1574 soc15_pcie_gen3_enable(adev);
1576 soc15_program_aspm(adev);
1577 /* setup nbio registers */
1578 adev->nbio.funcs->init_registers(adev);
1579 /* remap HDP registers to a hole in mmio space,
1580 * for the purpose of expose those registers
1583 if (adev->nbio.funcs->remap_hdp_registers)
1584 adev->nbio.funcs->remap_hdp_registers(adev);
1586 /* enable the doorbell aperture */
1587 soc15_enable_doorbell_aperture(adev, true);
1588 /* HW doorbell routing policy: doorbell writing not
1589 * in SDMA/IH/MM/ACV range will be routed to CP. So
1590 * we need to init SDMA/IH/MM/ACV doorbell range prior
1591 * to CP ip block init and ring test.
1593 soc15_doorbell_range_init(adev);
1598 static int soc15_common_hw_fini(void *handle)
1600 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1602 /* disable the doorbell aperture */
1603 soc15_enable_doorbell_aperture(adev, false);
1604 if (amdgpu_sriov_vf(adev))
1605 xgpu_ai_mailbox_put_irq(adev);
1607 if (adev->nbio.ras_if &&
1608 amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
1609 if (adev->nbio.ras_funcs &&
1610 adev->nbio.ras_funcs->init_ras_controller_interrupt)
1611 amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
1612 if (adev->nbio.ras_funcs &&
1613 adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt)
1614 amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
1620 static int soc15_common_suspend(void *handle)
1622 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1624 return soc15_common_hw_fini(adev);
1627 static int soc15_common_resume(void *handle)
1629 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1631 return soc15_common_hw_init(adev);
1634 static bool soc15_common_is_idle(void *handle)
1639 static int soc15_common_wait_for_idle(void *handle)
1644 static int soc15_common_soft_reset(void *handle)
1649 static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
1653 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1655 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
1656 data &= ~(0x01000000 |
1665 data |= (0x01000000 |
1675 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
1678 static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
1682 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1684 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
1690 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
1693 static int soc15_common_set_clockgating_state(void *handle,
1694 enum amd_clockgating_state state)
1696 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1698 if (amdgpu_sriov_vf(adev))
1701 switch (adev->asic_type) {
1705 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1706 state == AMD_CG_STATE_GATE);
1707 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1708 state == AMD_CG_STATE_GATE);
1709 adev->hdp.funcs->update_clock_gating(adev,
1710 state == AMD_CG_STATE_GATE);
1711 soc15_update_drm_clock_gating(adev,
1712 state == AMD_CG_STATE_GATE);
1713 soc15_update_drm_light_sleep(adev,
1714 state == AMD_CG_STATE_GATE);
1715 adev->smuio.funcs->update_rom_clock_gating(adev,
1716 state == AMD_CG_STATE_GATE);
1717 adev->df.funcs->update_medium_grain_clock_gating(adev,
1718 state == AMD_CG_STATE_GATE);
1722 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1723 state == AMD_CG_STATE_GATE);
1724 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1725 state == AMD_CG_STATE_GATE);
1726 adev->hdp.funcs->update_clock_gating(adev,
1727 state == AMD_CG_STATE_GATE);
1728 soc15_update_drm_clock_gating(adev,
1729 state == AMD_CG_STATE_GATE);
1730 soc15_update_drm_light_sleep(adev,
1731 state == AMD_CG_STATE_GATE);
1734 case CHIP_ALDEBARAN:
1735 adev->hdp.funcs->update_clock_gating(adev,
1736 state == AMD_CG_STATE_GATE);
1744 static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
1746 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1749 if (amdgpu_sriov_vf(adev))
1752 adev->nbio.funcs->get_clockgating_state(adev, flags);
1754 adev->hdp.funcs->get_clock_gating_state(adev, flags);
1756 if (adev->asic_type != CHIP_ALDEBARAN) {
1758 /* AMD_CG_SUPPORT_DRM_MGCG */
1759 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1760 if (!(data & 0x01000000))
1761 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
1763 /* AMD_CG_SUPPORT_DRM_LS */
1764 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1766 *flags |= AMD_CG_SUPPORT_DRM_LS;
1769 /* AMD_CG_SUPPORT_ROM_MGCG */
1770 adev->smuio.funcs->get_clock_gating_state(adev, flags);
1772 adev->df.funcs->get_clockgating_state(adev, flags);
1775 static int soc15_common_set_powergating_state(void *handle,
1776 enum amd_powergating_state state)
1782 const struct amd_ip_funcs soc15_common_ip_funcs = {
1783 .name = "soc15_common",
1784 .early_init = soc15_common_early_init,
1785 .late_init = soc15_common_late_init,
1786 .sw_init = soc15_common_sw_init,
1787 .sw_fini = soc15_common_sw_fini,
1788 .hw_init = soc15_common_hw_init,
1789 .hw_fini = soc15_common_hw_fini,
1790 .suspend = soc15_common_suspend,
1791 .resume = soc15_common_resume,
1792 .is_idle = soc15_common_is_idle,
1793 .wait_for_idle = soc15_common_wait_for_idle,
1794 .soft_reset = soc15_common_soft_reset,
1795 .set_clockgating_state = soc15_common_set_clockgating_state,
1796 .set_powergating_state = soc15_common_set_powergating_state,
1797 .get_clockgating_state= soc15_common_get_clockgating_state,