2 * Copyright (C) 2013 Red Hat
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
21 #include <linux/kernel.h>
22 #include <linux/clk.h>
23 #include <linux/cpufreq.h>
24 #include <linux/module.h>
25 #include <linux/component.h>
26 #include <linux/platform_device.h>
28 #include <linux/pm_runtime.h>
29 #include <linux/slab.h>
30 #include <linux/list.h>
31 #include <linux/iommu.h>
32 #include <linux/types.h>
33 #include <linux/of_graph.h>
34 #include <linux/of_device.h>
35 #include <asm/sizes.h>
38 #include <drm/drm_atomic.h>
39 #include <drm/drm_atomic_helper.h>
40 #include <drm/drm_crtc_helper.h>
41 #include <drm/drm_plane_helper.h>
42 #include <drm/drm_fb_helper.h>
43 #include <drm/msm_drm.h>
44 #include <drm/drm_gem.h>
51 struct msm_perf_state;
52 struct msm_gem_submit;
53 struct msm_fence_context;
55 struct msm_gem_address_space;
58 #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
60 struct msm_file_private {
61 /* currently we don't do anything useful with this.. but when
62 * per-context address spaces are supported we'd keep track of
63 * the context's page-tables here.
68 enum msm_mdp_plane_property {
71 PLANE_PROP_PREMULTIPLIED,
75 struct msm_vblank_ctrl {
76 struct work_struct work;
77 struct list_head event_list;
81 struct msm_drm_private {
83 struct drm_device *dev;
87 /* subordinate devices, if present: */
88 struct platform_device *gpu_pdev;
90 /* top level MDSS wrapper device (for MDP5 only) */
91 struct msm_mdss *mdss;
93 /* possibly this should be in the kms component, but it is
94 * shared by both mdp4 and mdp5..
98 /* eDP is for mdp5 only, but kms has not been created
99 * when edp_bind() and edp_init() are called. Here is the only
100 * place to keep the edp instance.
104 /* DSI is shared by mdp4 and mdp5 */
105 struct msm_dsi *dsi[2];
107 /* when we have more than one 'msm_gpu' these need to be an array: */
109 struct msm_file_private *lastctx;
111 struct drm_fb_helper *fbdev;
113 struct msm_rd_state *rd;
114 struct msm_perf_state *perf;
116 /* list of GEM objects: */
117 struct list_head inactive_list;
119 struct workqueue_struct *wq;
120 struct workqueue_struct *atomic_wq;
122 /* crtcs pending async atomic updates: */
123 uint32_t pending_crtcs;
124 wait_queue_head_t pending_crtcs_event;
126 /* Registered address spaces.. currently this is fixed per # of
127 * iommu's. Ie. one for display block and one for gpu block.
128 * Eventually, to do per-process gpu pagetables, we'll want one
129 * of these per-process.
131 unsigned int num_aspaces;
132 struct msm_gem_address_space *aspace[NUM_DOMAINS];
134 unsigned int num_planes;
135 struct drm_plane *planes[16];
137 unsigned int num_crtcs;
138 struct drm_crtc *crtcs[8];
140 unsigned int num_encoders;
141 struct drm_encoder *encoders[8];
143 unsigned int num_bridges;
144 struct drm_bridge *bridges[8];
146 unsigned int num_connectors;
147 struct drm_connector *connectors[8];
150 struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
152 /* VRAM carveout, used when no IOMMU: */
156 /* NOTE: mm managed at the page level, size is in # of pages
157 * and position mm_node->start is in # of pages:
162 struct notifier_block vmap_notifier;
163 struct shrinker shrinker;
165 struct msm_vblank_ctrl vblank_ctrl;
167 /* task holding struct_mutex.. currently only used in submit path
168 * to detect and reject faults from copy_from_user() for submit
171 struct task_struct *struct_mutex_task;
175 uint32_t pixel_format;
178 int msm_atomic_check(struct drm_device *dev,
179 struct drm_atomic_state *state);
180 int msm_atomic_commit(struct drm_device *dev,
181 struct drm_atomic_state *state, bool nonblock);
182 struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
183 void msm_atomic_state_clear(struct drm_atomic_state *state);
184 void msm_atomic_state_free(struct drm_atomic_state *state);
186 int msm_register_address_space(struct drm_device *dev,
187 struct msm_gem_address_space *aspace);
189 void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
190 struct msm_gem_vma *vma, struct sg_table *sgt);
191 int msm_gem_map_vma(struct msm_gem_address_space *aspace,
192 struct msm_gem_vma *vma, struct sg_table *sgt, int npages);
194 void msm_gem_address_space_destroy(struct msm_gem_address_space *aspace);
195 struct msm_gem_address_space *
196 msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
199 void msm_gem_submit_free(struct msm_gem_submit *submit);
200 int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
201 struct drm_file *file);
203 void msm_gem_shrinker_init(struct drm_device *dev);
204 void msm_gem_shrinker_cleanup(struct drm_device *dev);
206 int msm_gem_mmap_obj(struct drm_gem_object *obj,
207 struct vm_area_struct *vma);
208 int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
209 int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
210 uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
211 int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
213 int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint64_t *iova);
214 uint64_t msm_gem_iova(struct drm_gem_object *obj, int id);
215 struct page **msm_gem_get_pages(struct drm_gem_object *obj);
216 void msm_gem_put_pages(struct drm_gem_object *obj);
217 void msm_gem_put_iova(struct drm_gem_object *obj, int id);
218 int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
219 struct drm_mode_create_dumb *args);
220 int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
221 uint32_t handle, uint64_t *offset);
222 struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
223 void *msm_gem_prime_vmap(struct drm_gem_object *obj);
224 void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
225 int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
226 struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
227 struct dma_buf_attachment *attach, struct sg_table *sg);
228 int msm_gem_prime_pin(struct drm_gem_object *obj);
229 void msm_gem_prime_unpin(struct drm_gem_object *obj);
230 void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
231 void *msm_gem_get_vaddr(struct drm_gem_object *obj);
232 void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
233 void msm_gem_put_vaddr(struct drm_gem_object *obj);
234 int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
235 void msm_gem_purge(struct drm_gem_object *obj);
236 void msm_gem_vunmap(struct drm_gem_object *obj);
237 int msm_gem_sync_object(struct drm_gem_object *obj,
238 struct msm_fence_context *fctx, bool exclusive);
239 void msm_gem_move_to_active(struct drm_gem_object *obj,
240 struct msm_gpu *gpu, bool exclusive, struct dma_fence *fence);
241 void msm_gem_move_to_inactive(struct drm_gem_object *obj);
242 int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
243 int msm_gem_cpu_fini(struct drm_gem_object *obj);
244 void msm_gem_free_object(struct drm_gem_object *obj);
245 int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
246 uint32_t size, uint32_t flags, uint32_t *handle);
247 struct drm_gem_object *msm_gem_new(struct drm_device *dev,
248 uint32_t size, uint32_t flags);
249 struct drm_gem_object *msm_gem_import(struct drm_device *dev,
250 struct dma_buf *dmabuf, struct sg_table *sgt);
252 int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
253 void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
254 uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
255 struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
256 const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
257 struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
258 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
259 struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
260 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
262 struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
263 void msm_fbdev_free(struct drm_device *dev);
266 int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
267 struct drm_encoder *encoder);
268 void __init msm_hdmi_register(void);
269 void __exit msm_hdmi_unregister(void);
272 void __init msm_edp_register(void);
273 void __exit msm_edp_unregister(void);
274 int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
275 struct drm_encoder *encoder);
278 enum msm_dsi_encoder_id {
279 MSM_DSI_VIDEO_ENCODER_ID = 0,
280 MSM_DSI_CMD_ENCODER_ID = 1,
281 MSM_DSI_ENCODER_NUM = 2
283 #ifdef CONFIG_DRM_MSM_DSI
284 void __init msm_dsi_register(void);
285 void __exit msm_dsi_unregister(void);
286 int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
287 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
289 static inline void __init msm_dsi_register(void)
292 static inline void __exit msm_dsi_unregister(void)
295 static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
296 struct drm_device *dev,
297 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
303 void __init msm_mdp_register(void);
304 void __exit msm_mdp_unregister(void);
306 #ifdef CONFIG_DEBUG_FS
307 void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
308 void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
309 void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
310 int msm_debugfs_late_init(struct drm_device *dev);
311 int msm_rd_debugfs_init(struct drm_minor *minor);
312 void msm_rd_debugfs_cleanup(struct drm_minor *minor);
313 void msm_rd_dump_submit(struct msm_gem_submit *submit);
314 int msm_perf_debugfs_init(struct drm_minor *minor);
315 void msm_perf_debugfs_cleanup(struct drm_minor *minor);
317 static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
318 static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
321 void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
322 const char *dbgname);
323 void msm_writel(u32 data, void __iomem *addr);
324 u32 msm_readl(const void __iomem *addr);
326 #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
327 #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
329 static inline int align_pitch(int width, int bpp)
331 int bytespp = (bpp + 7) / 8;
332 /* adreno needs pitch aligned to 32 pixels: */
333 return bytespp * ALIGN(width, 32);
336 /* for the generated headers: */
337 #define INVALID_IDX(idx) ({BUG(); 0;})
338 #define fui(x) ({BUG(); 0;})
339 #define util_float_to_half(x) ({BUG(); 0;})
342 #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
344 /* for conditionally setting boolean flag(s): */
345 #define COND(bool, val) ((bool) ? (val) : 0)
347 static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
349 ktime_t now = ktime_get();
350 unsigned long remaining_jiffies;
352 if (ktime_compare(*timeout, now) < 0) {
353 remaining_jiffies = 0;
355 ktime_t rem = ktime_sub(*timeout, now);
356 struct timespec ts = ktime_to_timespec(rem);
357 remaining_jiffies = timespec_to_jiffies(&ts);
360 return remaining_jiffies;
363 #endif /* __MSM_DRV_H__ */