2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
24 #include <linux/pci.h>
26 #include "amdgpu_atomfirmware.h"
27 #include "gmc_v10_0.h"
30 #include "athub/athub_2_0_0_sh_mask.h"
31 #include "athub/athub_2_0_0_offset.h"
32 #include "dcn/dcn_2_0_0_offset.h"
33 #include "dcn/dcn_2_0_0_sh_mask.h"
34 #include "oss/osssys_5_0_0_offset.h"
35 #include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"
36 #include "navi10_enum.h"
40 #include "soc15_common.h"
42 #include "nbio_v2_3.h"
44 #include "gfxhub_v2_0.h"
45 #include "gfxhub_v2_1.h"
46 #include "mmhub_v2_0.h"
47 #include "mmhub_v2_3.h"
48 #include "athub_v2_0.h"
49 #include "athub_v2_1.h"
52 static const struct soc15_reg_golden golden_settings_navi10_hdp[] =
54 /* TODO add golden setting for hdp */
58 static int gmc_v10_0_ecc_interrupt_state(struct amdgpu_device *adev,
59 struct amdgpu_irq_src *src,
61 enum amdgpu_interrupt_state state)
67 gmc_v10_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
68 struct amdgpu_irq_src *src, unsigned type,
69 enum amdgpu_interrupt_state state)
72 case AMDGPU_IRQ_STATE_DISABLE:
74 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, false);
76 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, false);
78 case AMDGPU_IRQ_STATE_ENABLE:
80 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, true);
82 amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, true);
91 static int gmc_v10_0_process_interrupt(struct amdgpu_device *adev,
92 struct amdgpu_irq_src *source,
93 struct amdgpu_iv_entry *entry)
95 bool retry_fault = !!(entry->src_data[1] & 0x80);
96 struct amdgpu_vmhub *hub = &adev->vmhub[entry->vmid_src];
97 struct amdgpu_task_info task_info;
101 addr = (u64)entry->src_data[0] << 12;
102 addr |= ((u64)entry->src_data[1] & 0xf) << 44;
105 /* Returning 1 here also prevents sending the IV to the KFD */
107 /* Process it onyl if it's the first fault for this address */
108 if (entry->ih != &adev->irq.ih_soft &&
109 amdgpu_gmc_filter_faults(adev, addr, entry->pasid,
113 /* Delegate it to a different ring if the hardware hasn't
116 if (entry->ih == &adev->irq.ih) {
117 amdgpu_irq_delegate(adev, entry, 8);
121 /* Try to handle the recoverable page faults by filling page
124 if (amdgpu_vm_handle_fault(adev, entry->pasid, addr))
128 if (!amdgpu_sriov_vf(adev)) {
130 * Issue a dummy read to wait for the status register to
131 * be updated to avoid reading an incorrect value due to
132 * the new fast GRBM interface.
134 if ((entry->vmid_src == AMDGPU_GFXHUB_0) &&
135 (adev->asic_type < CHIP_SIENNA_CICHLID))
136 RREG32(hub->vm_l2_pro_fault_status);
138 status = RREG32(hub->vm_l2_pro_fault_status);
139 WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
142 if (!printk_ratelimit())
145 memset(&task_info, 0, sizeof(struct amdgpu_task_info));
146 amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
149 "[%s] page fault (src_id:%u ring:%u vmid:%u pasid:%u, "
150 "for process %s pid %d thread %s pid %d)\n",
151 entry->vmid_src ? "mmhub" : "gfxhub",
152 entry->src_id, entry->ring_id, entry->vmid,
153 entry->pasid, task_info.process_name, task_info.tgid,
154 task_info.task_name, task_info.pid);
155 dev_err(adev->dev, " in page starting at address 0x%016llx from client 0x%x (%s)\n",
156 addr, entry->client_id,
157 soc15_ih_clientid_name[entry->client_id]);
159 if (!amdgpu_sriov_vf(adev))
160 hub->vmhub_funcs->print_l2_protection_fault_status(adev,
166 static const struct amdgpu_irq_src_funcs gmc_v10_0_irq_funcs = {
167 .set = gmc_v10_0_vm_fault_interrupt_state,
168 .process = gmc_v10_0_process_interrupt,
171 static const struct amdgpu_irq_src_funcs gmc_v10_0_ecc_funcs = {
172 .set = gmc_v10_0_ecc_interrupt_state,
173 .process = amdgpu_umc_process_ecc_irq,
176 static void gmc_v10_0_set_irq_funcs(struct amdgpu_device *adev)
178 adev->gmc.vm_fault.num_types = 1;
179 adev->gmc.vm_fault.funcs = &gmc_v10_0_irq_funcs;
181 if (!amdgpu_sriov_vf(adev)) {
182 adev->gmc.ecc_irq.num_types = 1;
183 adev->gmc.ecc_irq.funcs = &gmc_v10_0_ecc_funcs;
188 * gmc_v10_0_use_invalidate_semaphore - judge whether to use semaphore
190 * @adev: amdgpu_device pointer
194 static bool gmc_v10_0_use_invalidate_semaphore(struct amdgpu_device *adev,
197 return ((vmhub == AMDGPU_MMHUB_0 ||
198 vmhub == AMDGPU_MMHUB_1) &&
199 (!amdgpu_sriov_vf(adev)));
202 static bool gmc_v10_0_get_atc_vmid_pasid_mapping_info(
203 struct amdgpu_device *adev,
204 uint8_t vmid, uint16_t *p_pasid)
208 value = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING)
210 *p_pasid = value & ATC_VMID0_PASID_MAPPING__PASID_MASK;
212 return !!(value & ATC_VMID0_PASID_MAPPING__VALID_MASK);
217 * VMID 0 is the physical GPU addresses as used by the kernel.
218 * VMIDs 1-15 are used for userspace clients and are handled
219 * by the amdgpu vm/hsa code.
222 static void gmc_v10_0_flush_vm_hub(struct amdgpu_device *adev, uint32_t vmid,
223 unsigned int vmhub, uint32_t flush_type)
225 bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(adev, vmhub);
226 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
227 u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
229 /* Use register 17 for GART */
230 const unsigned eng = 17;
233 spin_lock(&adev->gmc.invalidate_lock);
235 * It may lose gpuvm invalidate acknowldege state across power-gating
236 * off cycle, add semaphore acquire before invalidation and semaphore
237 * release after invalidation to avoid entering power gated state
241 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
243 for (i = 0; i < adev->usec_timeout; i++) {
244 /* a read return value of 1 means semaphore acuqire */
245 tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_sem +
246 hub->eng_distance * eng);
252 if (i >= adev->usec_timeout)
253 DRM_ERROR("Timeout waiting for sem acquire in VM flush!\n");
256 WREG32_NO_KIQ(hub->vm_inv_eng0_req + hub->eng_distance * eng, inv_req);
259 * Issue a dummy read to wait for the ACK register to be cleared
260 * to avoid a false ACK due to the new fast GRBM interface.
262 if ((vmhub == AMDGPU_GFXHUB_0) &&
263 (adev->asic_type < CHIP_SIENNA_CICHLID))
264 RREG32_NO_KIQ(hub->vm_inv_eng0_req + hub->eng_distance * eng);
266 /* Wait for ACK with a delay.*/
267 for (i = 0; i < adev->usec_timeout; i++) {
268 tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack +
269 hub->eng_distance * eng);
277 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
280 * add semaphore release after invalidation,
281 * write with 0 means semaphore release
283 WREG32_NO_KIQ(hub->vm_inv_eng0_sem +
284 hub->eng_distance * eng, 0);
286 spin_unlock(&adev->gmc.invalidate_lock);
288 if (i < adev->usec_timeout)
291 DRM_ERROR("Timeout waiting for VM flush hub: %d!\n", vmhub);
295 * gmc_v10_0_flush_gpu_tlb - gart tlb flush callback
297 * @adev: amdgpu_device pointer
298 * @vmid: vm instance to flush
300 * @flush_type: the flush type
302 * Flush the TLB for the requested page table.
304 static void gmc_v10_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid,
305 uint32_t vmhub, uint32_t flush_type)
307 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
308 struct dma_fence *fence;
309 struct amdgpu_job *job;
313 /* flush hdp cache */
314 adev->hdp.funcs->flush_hdp(adev, NULL);
316 /* For SRIOV run time, driver shouldn't access the register through MMIO
317 * Directly use kiq to do the vm invalidation instead
319 if (adev->gfx.kiq.ring.sched.ready &&
320 (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
321 down_read_trylock(&adev->reset_sem)) {
322 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
323 const unsigned eng = 17;
324 u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
325 u32 req = hub->vm_inv_eng0_req + hub->eng_distance * eng;
326 u32 ack = hub->vm_inv_eng0_ack + hub->eng_distance * eng;
328 amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, inv_req,
331 up_read(&adev->reset_sem);
335 mutex_lock(&adev->mman.gtt_window_lock);
337 if (vmhub == AMDGPU_MMHUB_0) {
338 gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_MMHUB_0, 0);
339 mutex_unlock(&adev->mman.gtt_window_lock);
343 BUG_ON(vmhub != AMDGPU_GFXHUB_0);
345 if (!adev->mman.buffer_funcs_enabled ||
346 !adev->ib_pool_ready ||
347 amdgpu_in_reset(adev) ||
348 ring->sched.ready == false) {
349 gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_GFXHUB_0, 0);
350 mutex_unlock(&adev->mman.gtt_window_lock);
354 /* The SDMA on Navi has a bug which can theoretically result in memory
355 * corruption if an invalidation happens at the same time as an VA
356 * translation. Avoid this by doing the invalidation from the SDMA
359 r = amdgpu_job_alloc_with_ib(adev, 16 * 4, AMDGPU_IB_POOL_IMMEDIATE,
364 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
365 job->vm_needs_flush = true;
366 job->ibs->ptr[job->ibs->length_dw++] = ring->funcs->nop;
367 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
368 r = amdgpu_job_submit(job, &adev->mman.entity,
369 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
373 mutex_unlock(&adev->mman.gtt_window_lock);
375 dma_fence_wait(fence, false);
376 dma_fence_put(fence);
381 amdgpu_job_free(job);
384 mutex_unlock(&adev->mman.gtt_window_lock);
385 DRM_ERROR("Error flushing GPU TLB using the SDMA (%d)!\n", r);
389 * gmc_v10_0_flush_gpu_tlb_pasid - tlb flush via pasid
391 * @adev: amdgpu_device pointer
392 * @pasid: pasid to be flush
393 * @flush_type: the flush type
394 * @all_hub: Used with PACKET3_INVALIDATE_TLBS_ALL_HUB()
396 * Flush the TLB for the requested pasid.
398 static int gmc_v10_0_flush_gpu_tlb_pasid(struct amdgpu_device *adev,
399 uint16_t pasid, uint32_t flush_type,
405 uint16_t queried_pasid;
407 struct amdgpu_ring *ring = &adev->gfx.kiq.ring;
408 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
410 if (amdgpu_emu_mode == 0 && ring->sched.ready) {
411 spin_lock(&adev->gfx.kiq.ring_lock);
412 /* 2 dwords flush + 8 dwords fence */
413 amdgpu_ring_alloc(ring, kiq->pmf->invalidate_tlbs_size + 8);
414 kiq->pmf->kiq_invalidate_tlbs(ring,
415 pasid, flush_type, all_hub);
416 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
418 amdgpu_ring_undo(ring);
419 spin_unlock(&adev->gfx.kiq.ring_lock);
423 amdgpu_ring_commit(ring);
424 spin_unlock(&adev->gfx.kiq.ring_lock);
425 r = amdgpu_fence_wait_polling(ring, seq, adev->usec_timeout);
427 dev_err(adev->dev, "wait for kiq fence error: %ld.\n", r);
434 for (vmid = 1; vmid < AMDGPU_NUM_VMID; vmid++) {
436 ret = gmc_v10_0_get_atc_vmid_pasid_mapping_info(adev, vmid,
438 if (ret && queried_pasid == pasid) {
440 for (i = 0; i < adev->num_vmhubs; i++)
441 gmc_v10_0_flush_gpu_tlb(adev, vmid,
444 gmc_v10_0_flush_gpu_tlb(adev, vmid,
445 AMDGPU_GFXHUB_0, flush_type);
454 static uint64_t gmc_v10_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
455 unsigned vmid, uint64_t pd_addr)
457 bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(ring->adev, ring->funcs->vmhub);
458 struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
459 uint32_t req = hub->vmhub_funcs->get_invalidate_req(vmid, 0);
460 unsigned eng = ring->vm_inv_eng;
463 * It may lose gpuvm invalidate acknowldege state across power-gating
464 * off cycle, add semaphore acquire before invalidation and semaphore
465 * release after invalidation to avoid entering power gated state
469 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
471 /* a read return value of 1 means semaphore acuqire */
472 amdgpu_ring_emit_reg_wait(ring,
473 hub->vm_inv_eng0_sem +
474 hub->eng_distance * eng, 0x1, 0x1);
476 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 +
477 (hub->ctx_addr_distance * vmid),
478 lower_32_bits(pd_addr));
480 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 +
481 (hub->ctx_addr_distance * vmid),
482 upper_32_bits(pd_addr));
484 amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req +
485 hub->eng_distance * eng,
486 hub->vm_inv_eng0_ack +
487 hub->eng_distance * eng,
490 /* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
493 * add semaphore release after invalidation,
494 * write with 0 means semaphore release
496 amdgpu_ring_emit_wreg(ring, hub->vm_inv_eng0_sem +
497 hub->eng_distance * eng, 0);
502 static void gmc_v10_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
505 struct amdgpu_device *adev = ring->adev;
508 if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
509 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
511 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;
513 amdgpu_ring_emit_wreg(ring, reg, pasid);
517 * PTE format on NAVI 10:
519 * 58 reserved and for sienna_cichlid is used for MALL noalloc
527 * 47:12 4k physical page base address
537 * PDE format on NAVI 10:
538 * 63:59 block fragment size
542 * 47:6 physical base address of PD or PTE
549 static uint64_t gmc_v10_0_map_mtype(struct amdgpu_device *adev, uint32_t flags)
552 case AMDGPU_VM_MTYPE_DEFAULT:
553 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
554 case AMDGPU_VM_MTYPE_NC:
555 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
556 case AMDGPU_VM_MTYPE_WC:
557 return AMDGPU_PTE_MTYPE_NV10(MTYPE_WC);
558 case AMDGPU_VM_MTYPE_CC:
559 return AMDGPU_PTE_MTYPE_NV10(MTYPE_CC);
560 case AMDGPU_VM_MTYPE_UC:
561 return AMDGPU_PTE_MTYPE_NV10(MTYPE_UC);
563 return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
567 static void gmc_v10_0_get_vm_pde(struct amdgpu_device *adev, int level,
568 uint64_t *addr, uint64_t *flags)
570 if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
571 *addr = amdgpu_gmc_vram_mc2pa(adev, *addr);
572 BUG_ON(*addr & 0xFFFF00000000003FULL);
574 if (!adev->gmc.translate_further)
577 if (level == AMDGPU_VM_PDB1) {
578 /* Set the block fragment size */
579 if (!(*flags & AMDGPU_PDE_PTE))
580 *flags |= AMDGPU_PDE_BFS(0x9);
582 } else if (level == AMDGPU_VM_PDB0) {
583 if (*flags & AMDGPU_PDE_PTE)
584 *flags &= ~AMDGPU_PDE_PTE;
586 *flags |= AMDGPU_PTE_TF;
590 static void gmc_v10_0_get_vm_pte(struct amdgpu_device *adev,
591 struct amdgpu_bo_va_mapping *mapping,
594 *flags &= ~AMDGPU_PTE_EXECUTABLE;
595 *flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
597 *flags &= ~AMDGPU_PTE_MTYPE_NV10_MASK;
598 *flags |= (mapping->flags & AMDGPU_PTE_MTYPE_NV10_MASK);
600 if (mapping->flags & AMDGPU_PTE_PRT) {
601 *flags |= AMDGPU_PTE_PRT;
602 *flags |= AMDGPU_PTE_SNOOPED;
603 *flags |= AMDGPU_PTE_LOG;
604 *flags |= AMDGPU_PTE_SYSTEM;
605 *flags &= ~AMDGPU_PTE_VALID;
609 static unsigned gmc_v10_0_get_vbios_fb_size(struct amdgpu_device *adev)
611 u32 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
614 if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
615 size = AMDGPU_VBIOS_VGA_ALLOCATION;
620 viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
621 pitch = RREG32_SOC15(DCE, 0, mmHUBPREQ0_DCSURF_SURFACE_PITCH);
622 size = (REG_GET_FIELD(viewport,
623 HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
624 REG_GET_FIELD(pitch, HUBPREQ0_DCSURF_SURFACE_PITCH, PITCH) *
631 static const struct amdgpu_gmc_funcs gmc_v10_0_gmc_funcs = {
632 .flush_gpu_tlb = gmc_v10_0_flush_gpu_tlb,
633 .flush_gpu_tlb_pasid = gmc_v10_0_flush_gpu_tlb_pasid,
634 .emit_flush_gpu_tlb = gmc_v10_0_emit_flush_gpu_tlb,
635 .emit_pasid_mapping = gmc_v10_0_emit_pasid_mapping,
636 .map_mtype = gmc_v10_0_map_mtype,
637 .get_vm_pde = gmc_v10_0_get_vm_pde,
638 .get_vm_pte = gmc_v10_0_get_vm_pte,
639 .get_vbios_fb_size = gmc_v10_0_get_vbios_fb_size,
642 static void gmc_v10_0_set_gmc_funcs(struct amdgpu_device *adev)
644 if (adev->gmc.gmc_funcs == NULL)
645 adev->gmc.gmc_funcs = &gmc_v10_0_gmc_funcs;
648 static void gmc_v10_0_set_umc_funcs(struct amdgpu_device *adev)
650 switch (adev->asic_type) {
651 case CHIP_SIENNA_CICHLID:
652 adev->umc.max_ras_err_cnt_per_query = UMC_V8_7_TOTAL_CHANNEL_NUM;
653 adev->umc.channel_inst_num = UMC_V8_7_CHANNEL_INSTANCE_NUM;
654 adev->umc.umc_inst_num = UMC_V8_7_UMC_INSTANCE_NUM;
655 adev->umc.channel_offs = UMC_V8_7_PER_CHANNEL_OFFSET_SIENNA;
656 adev->umc.channel_idx_tbl = &umc_v8_7_channel_idx_tbl[0][0];
657 adev->umc.ras_funcs = &umc_v8_7_ras_funcs;
665 static void gmc_v10_0_set_mmhub_funcs(struct amdgpu_device *adev)
667 switch (adev->asic_type) {
669 adev->mmhub.funcs = &mmhub_v2_3_funcs;
672 adev->mmhub.funcs = &mmhub_v2_0_funcs;
677 static void gmc_v10_0_set_gfxhub_funcs(struct amdgpu_device *adev)
679 switch (adev->asic_type) {
680 case CHIP_SIENNA_CICHLID:
681 case CHIP_NAVY_FLOUNDER:
683 case CHIP_DIMGREY_CAVEFISH:
684 case CHIP_BEIGE_GOBY:
685 adev->gfxhub.funcs = &gfxhub_v2_1_funcs;
688 adev->gfxhub.funcs = &gfxhub_v2_0_funcs;
694 static int gmc_v10_0_early_init(void *handle)
696 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
698 gmc_v10_0_set_mmhub_funcs(adev);
699 gmc_v10_0_set_gfxhub_funcs(adev);
700 gmc_v10_0_set_gmc_funcs(adev);
701 gmc_v10_0_set_irq_funcs(adev);
702 gmc_v10_0_set_umc_funcs(adev);
704 adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
705 adev->gmc.shared_aperture_end =
706 adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
707 adev->gmc.private_aperture_start = 0x1000000000000000ULL;
708 adev->gmc.private_aperture_end =
709 adev->gmc.private_aperture_start + (4ULL << 30) - 1;
714 static int gmc_v10_0_late_init(void *handle)
716 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
719 r = amdgpu_gmc_allocate_vm_inv_eng(adev);
723 r = amdgpu_gmc_ras_late_init(adev);
727 return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
730 static void gmc_v10_0_vram_gtt_location(struct amdgpu_device *adev,
731 struct amdgpu_gmc *mc)
735 base = adev->gfxhub.funcs->get_fb_location(adev);
737 /* add the xgmi offset of the physical node */
738 base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
740 amdgpu_gmc_vram_location(adev, &adev->gmc, base);
741 amdgpu_gmc_gart_location(adev, mc);
742 amdgpu_gmc_agp_location(adev, mc);
744 /* base offset of vram pages */
745 adev->vm_manager.vram_base_offset = adev->gfxhub.funcs->get_mc_fb_offset(adev);
747 /* add the xgmi offset of the physical node */
748 adev->vm_manager.vram_base_offset +=
749 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
753 * gmc_v10_0_mc_init - initialize the memory controller driver params
755 * @adev: amdgpu_device pointer
757 * Look up the amount of vram, vram width, and decide how to place
758 * vram and gart within the GPU's physical address space.
759 * Returns 0 for success.
761 static int gmc_v10_0_mc_init(struct amdgpu_device *adev)
765 /* size in MB on si */
766 adev->gmc.mc_vram_size =
767 adev->nbio.funcs->get_memsize(adev) * 1024ULL * 1024ULL;
768 adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
770 if (!(adev->flags & AMD_IS_APU)) {
771 r = amdgpu_device_resize_fb_bar(adev);
775 adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
776 adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
779 if (adev->flags & AMD_IS_APU) {
780 adev->gmc.aper_base = adev->gfxhub.funcs->get_mc_fb_offset(adev);
781 adev->gmc.aper_size = adev->gmc.real_vram_size;
785 /* In case the PCI BAR is larger than the actual amount of vram */
786 adev->gmc.visible_vram_size = adev->gmc.aper_size;
787 if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
788 adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
790 /* set the gart size */
791 if (amdgpu_gart_size == -1) {
792 switch (adev->asic_type) {
796 case CHIP_SIENNA_CICHLID:
797 case CHIP_NAVY_FLOUNDER:
799 case CHIP_DIMGREY_CAVEFISH:
800 case CHIP_BEIGE_GOBY:
802 adev->gmc.gart_size = 512ULL << 20;
806 adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
808 gmc_v10_0_vram_gtt_location(adev, &adev->gmc);
813 static int gmc_v10_0_gart_init(struct amdgpu_device *adev)
818 WARN(1, "NAVI10 PCIE GART already initialized\n");
822 /* Initialize common gart structure */
823 r = amdgpu_gart_init(adev);
827 adev->gart.table_size = adev->gart.num_gpu_pages * 8;
828 adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_NV10(MTYPE_UC) |
829 AMDGPU_PTE_EXECUTABLE;
831 return amdgpu_gart_table_vram_alloc(adev);
834 static int gmc_v10_0_sw_init(void *handle)
836 int r, vram_width = 0, vram_type = 0, vram_vendor = 0;
837 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
839 adev->gfxhub.funcs->init(adev);
841 adev->mmhub.funcs->init(adev);
843 spin_lock_init(&adev->gmc.invalidate_lock);
845 if ((adev->flags & AMD_IS_APU) && amdgpu_emu_mode == 1) {
846 adev->gmc.vram_type = AMDGPU_VRAM_TYPE_DDR4;
847 adev->gmc.vram_width = 64;
848 } else if (amdgpu_emu_mode == 1) {
849 adev->gmc.vram_type = AMDGPU_VRAM_TYPE_GDDR6;
850 adev->gmc.vram_width = 1 * 128; /* numchan * chansize */
852 r = amdgpu_atomfirmware_get_vram_info(adev,
853 &vram_width, &vram_type, &vram_vendor);
854 adev->gmc.vram_width = vram_width;
856 adev->gmc.vram_type = vram_type;
857 adev->gmc.vram_vendor = vram_vendor;
860 switch (adev->asic_type) {
864 case CHIP_SIENNA_CICHLID:
865 case CHIP_NAVY_FLOUNDER:
867 case CHIP_DIMGREY_CAVEFISH:
868 case CHIP_BEIGE_GOBY:
869 adev->num_vmhubs = 2;
871 * To fulfill 4-level page support,
872 * vm size is 256TB (48bit), maximum size of Navi10/Navi14/Navi12,
873 * block size 512 (9bit)
875 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
881 /* This interrupt is VMC page fault.*/
882 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC,
883 VMC_1_0__SRCID__VM_FAULT,
884 &adev->gmc.vm_fault);
889 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2,
890 UTCL2_1_0__SRCID__FAULT,
891 &adev->gmc.vm_fault);
895 if (!amdgpu_sriov_vf(adev)) {
896 /* interrupt sent to DF. */
897 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
904 * Set the internal MC address mask This is the max address of the GPU's
905 * internal address space.
907 adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
909 r = dma_set_mask_and_coherent(adev->dev, DMA_BIT_MASK(44));
911 printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
915 if (adev->gmc.xgmi.supported) {
916 r = adev->gfxhub.funcs->get_xgmi_info(adev);
921 r = gmc_v10_0_mc_init(adev);
925 amdgpu_gmc_get_vbios_allocations(adev);
928 r = amdgpu_bo_init(adev);
932 r = gmc_v10_0_gart_init(adev);
938 * VMID 0 is reserved for System
939 * amdgpu graphics/compute will use VMIDs 1-7
940 * amdkfd will use VMIDs 8-15
942 adev->vm_manager.first_kfd_vmid = 8;
944 amdgpu_vm_manager_init(adev);
950 * gmc_v8_0_gart_fini - vm fini callback
952 * @adev: amdgpu_device pointer
954 * Tears down the driver GART/VM setup (CIK).
956 static void gmc_v10_0_gart_fini(struct amdgpu_device *adev)
958 amdgpu_gart_table_vram_free(adev);
959 amdgpu_gart_fini(adev);
962 static int gmc_v10_0_sw_fini(void *handle)
964 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
966 amdgpu_vm_manager_fini(adev);
967 gmc_v10_0_gart_fini(adev);
968 amdgpu_gem_force_release(adev);
969 amdgpu_bo_fini(adev);
974 static void gmc_v10_0_init_golden_registers(struct amdgpu_device *adev)
976 switch (adev->asic_type) {
980 case CHIP_SIENNA_CICHLID:
981 case CHIP_NAVY_FLOUNDER:
983 case CHIP_DIMGREY_CAVEFISH:
984 case CHIP_BEIGE_GOBY:
992 * gmc_v10_0_gart_enable - gart enable
994 * @adev: amdgpu_device pointer
996 static int gmc_v10_0_gart_enable(struct amdgpu_device *adev)
1001 if (adev->gart.bo == NULL) {
1002 dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
1006 r = amdgpu_gart_table_vram_pin(adev);
1010 r = adev->gfxhub.funcs->gart_enable(adev);
1014 r = adev->mmhub.funcs->gart_enable(adev);
1018 adev->hdp.funcs->init_registers(adev);
1020 /* Flush HDP after it is initialized */
1021 adev->hdp.funcs->flush_hdp(adev, NULL);
1023 value = (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS) ?
1026 adev->gfxhub.funcs->set_fault_enable_default(adev, value);
1027 adev->mmhub.funcs->set_fault_enable_default(adev, value);
1028 gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_MMHUB_0, 0);
1029 gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_GFXHUB_0, 0);
1031 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1032 (unsigned)(adev->gmc.gart_size >> 20),
1033 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
1035 adev->gart.ready = true;
1040 static int gmc_v10_0_hw_init(void *handle)
1043 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1045 /* The sequence of these two function calls matters.*/
1046 gmc_v10_0_init_golden_registers(adev);
1048 r = gmc_v10_0_gart_enable(adev);
1052 if (adev->umc.funcs && adev->umc.funcs->init_registers)
1053 adev->umc.funcs->init_registers(adev);
1059 * gmc_v10_0_gart_disable - gart disable
1061 * @adev: amdgpu_device pointer
1063 * This disables all VM page table.
1065 static void gmc_v10_0_gart_disable(struct amdgpu_device *adev)
1067 adev->gfxhub.funcs->gart_disable(adev);
1068 adev->mmhub.funcs->gart_disable(adev);
1069 amdgpu_gart_table_vram_unpin(adev);
1072 static int gmc_v10_0_hw_fini(void *handle)
1074 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1076 if (amdgpu_sriov_vf(adev)) {
1077 /* full access mode, so don't touch any GMC register */
1078 DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
1082 amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
1083 amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
1084 gmc_v10_0_gart_disable(adev);
1089 static int gmc_v10_0_suspend(void *handle)
1091 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1093 gmc_v10_0_hw_fini(adev);
1098 static int gmc_v10_0_resume(void *handle)
1101 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1103 r = gmc_v10_0_hw_init(adev);
1107 amdgpu_vmid_reset_all(adev);
1112 static bool gmc_v10_0_is_idle(void *handle)
1114 /* MC is always ready in GMC v10.*/
1118 static int gmc_v10_0_wait_for_idle(void *handle)
1120 /* There is no need to wait for MC idle in GMC v10.*/
1124 static int gmc_v10_0_soft_reset(void *handle)
1129 static int gmc_v10_0_set_clockgating_state(void *handle,
1130 enum amd_clockgating_state state)
1133 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1135 r = adev->mmhub.funcs->set_clockgating(adev, state);
1139 if (adev->asic_type >= CHIP_SIENNA_CICHLID &&
1140 adev->asic_type <= CHIP_DIMGREY_CAVEFISH)
1141 return athub_v2_1_set_clockgating(adev, state);
1143 return athub_v2_0_set_clockgating(adev, state);
1146 static void gmc_v10_0_get_clockgating_state(void *handle, u32 *flags)
1148 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1150 adev->mmhub.funcs->get_clockgating(adev, flags);
1152 if (adev->asic_type >= CHIP_SIENNA_CICHLID &&
1153 adev->asic_type <= CHIP_DIMGREY_CAVEFISH)
1154 athub_v2_1_get_clockgating(adev, flags);
1156 athub_v2_0_get_clockgating(adev, flags);
1159 static int gmc_v10_0_set_powergating_state(void *handle,
1160 enum amd_powergating_state state)
1165 const struct amd_ip_funcs gmc_v10_0_ip_funcs = {
1166 .name = "gmc_v10_0",
1167 .early_init = gmc_v10_0_early_init,
1168 .late_init = gmc_v10_0_late_init,
1169 .sw_init = gmc_v10_0_sw_init,
1170 .sw_fini = gmc_v10_0_sw_fini,
1171 .hw_init = gmc_v10_0_hw_init,
1172 .hw_fini = gmc_v10_0_hw_fini,
1173 .suspend = gmc_v10_0_suspend,
1174 .resume = gmc_v10_0_resume,
1175 .is_idle = gmc_v10_0_is_idle,
1176 .wait_for_idle = gmc_v10_0_wait_for_idle,
1177 .soft_reset = gmc_v10_0_soft_reset,
1178 .set_clockgating_state = gmc_v10_0_set_clockgating_state,
1179 .set_powergating_state = gmc_v10_0_set_powergating_state,
1180 .get_clockgating_state = gmc_v10_0_get_clockgating_state,
1183 const struct amdgpu_ip_block_version gmc_v10_0_ip_block =
1185 .type = AMD_IP_BLOCK_TYPE_GMC,
1189 .funcs = &gmc_v10_0_ip_funcs,