2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/power_supply.h>
29 #include <linux/kthread.h>
30 #include <linux/module.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
33 #include <linux/iommu.h>
34 #include <linux/pci.h>
36 #include <drm/drm_atomic_helper.h>
37 #include <drm/drm_probe_helper.h>
38 #include <drm/amdgpu_drm.h>
39 #include <linux/vgaarb.h>
40 #include <linux/vga_switcheroo.h>
41 #include <linux/efi.h>
43 #include "amdgpu_trace.h"
44 #include "amdgpu_i2c.h"
46 #include "amdgpu_atombios.h"
47 #include "amdgpu_atomfirmware.h"
49 #ifdef CONFIG_DRM_AMDGPU_SI
52 #ifdef CONFIG_DRM_AMDGPU_CIK
58 #include "bif/bif_4_1_d.h"
59 #include <linux/firmware.h>
60 #include "amdgpu_vf_error.h"
62 #include "amdgpu_amdkfd.h"
63 #include "amdgpu_pm.h"
65 #include "amdgpu_xgmi.h"
66 #include "amdgpu_ras.h"
67 #include "amdgpu_pmu.h"
68 #include "amdgpu_fru_eeprom.h"
69 #include "amdgpu_reset.h"
71 #include <linux/suspend.h>
72 #include <drm/task_barrier.h>
73 #include <linux/pm_runtime.h>
75 #include <drm/drm_drv.h>
77 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
78 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
79 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
80 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
81 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
82 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
83 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
85 #define AMDGPU_RESUME_MS 2000
86 #define AMDGPU_MAX_RETRY_LIMIT 2
87 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
89 const char *amdgpu_asic_name[] = {
131 * DOC: pcie_replay_count
133 * The amdgpu driver provides a sysfs API for reporting the total number
134 * of PCIe replays (NAKs)
135 * The file pcie_replay_count is used for this and returns the total
136 * number of replays as a sum of the NAKs generated and NAKs received
139 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
140 struct device_attribute *attr, char *buf)
142 struct drm_device *ddev = dev_get_drvdata(dev);
143 struct amdgpu_device *adev = drm_to_adev(ddev);
144 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
146 return sysfs_emit(buf, "%llu\n", cnt);
149 static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
150 amdgpu_device_get_pcie_replay_count, NULL);
152 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
157 * The amdgpu driver provides a sysfs API for reporting the product name
159 * The file serial_number is used for this and returns the product name
160 * as returned from the FRU.
161 * NOTE: This is only available for certain server cards
164 static ssize_t amdgpu_device_get_product_name(struct device *dev,
165 struct device_attribute *attr, char *buf)
167 struct drm_device *ddev = dev_get_drvdata(dev);
168 struct amdgpu_device *adev = drm_to_adev(ddev);
170 return sysfs_emit(buf, "%s\n", adev->product_name);
173 static DEVICE_ATTR(product_name, S_IRUGO,
174 amdgpu_device_get_product_name, NULL);
177 * DOC: product_number
179 * The amdgpu driver provides a sysfs API for reporting the part number
181 * The file serial_number is used for this and returns the part number
182 * as returned from the FRU.
183 * NOTE: This is only available for certain server cards
186 static ssize_t amdgpu_device_get_product_number(struct device *dev,
187 struct device_attribute *attr, char *buf)
189 struct drm_device *ddev = dev_get_drvdata(dev);
190 struct amdgpu_device *adev = drm_to_adev(ddev);
192 return sysfs_emit(buf, "%s\n", adev->product_number);
195 static DEVICE_ATTR(product_number, S_IRUGO,
196 amdgpu_device_get_product_number, NULL);
201 * The amdgpu driver provides a sysfs API for reporting the serial number
203 * The file serial_number is used for this and returns the serial number
204 * as returned from the FRU.
205 * NOTE: This is only available for certain server cards
208 static ssize_t amdgpu_device_get_serial_number(struct device *dev,
209 struct device_attribute *attr, char *buf)
211 struct drm_device *ddev = dev_get_drvdata(dev);
212 struct amdgpu_device *adev = drm_to_adev(ddev);
214 return sysfs_emit(buf, "%s\n", adev->serial);
217 static DEVICE_ATTR(serial_number, S_IRUGO,
218 amdgpu_device_get_serial_number, NULL);
221 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
223 * @dev: drm_device pointer
225 * Returns true if the device is a dGPU with ATPX power control,
226 * otherwise return false.
228 bool amdgpu_device_supports_px(struct drm_device *dev)
230 struct amdgpu_device *adev = drm_to_adev(dev);
232 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
238 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
240 * @dev: drm_device pointer
242 * Returns true if the device is a dGPU with ACPI power control,
243 * otherwise return false.
245 bool amdgpu_device_supports_boco(struct drm_device *dev)
247 struct amdgpu_device *adev = drm_to_adev(dev);
250 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
256 * amdgpu_device_supports_baco - Does the device support BACO
258 * @dev: drm_device pointer
260 * Returns true if the device supporte BACO,
261 * otherwise return false.
263 bool amdgpu_device_supports_baco(struct drm_device *dev)
265 struct amdgpu_device *adev = drm_to_adev(dev);
267 return amdgpu_asic_supports_baco(adev);
271 * amdgpu_device_supports_smart_shift - Is the device dGPU with
272 * smart shift support
274 * @dev: drm_device pointer
276 * Returns true if the device is a dGPU with Smart Shift support,
277 * otherwise returns false.
279 bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
281 return (amdgpu_device_supports_boco(dev) &&
282 amdgpu_acpi_is_power_shift_control_supported());
286 * VRAM access helper functions
290 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
292 * @adev: amdgpu_device pointer
293 * @pos: offset of the buffer in vram
294 * @buf: virtual address of the buffer in system memory
295 * @size: read/write size, sizeof(@buf) must > @size
296 * @write: true - write to vram, otherwise - read from vram
298 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
299 void *buf, size_t size, bool write)
302 uint32_t hi = ~0, tmp = 0;
303 uint32_t *data = buf;
307 if (!drm_dev_enter(adev_to_drm(adev), &idx))
310 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
312 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
313 for (last = pos + size; pos < last; pos += 4) {
316 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
318 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
322 WREG32_NO_KIQ(mmMM_DATA, *data++);
324 *data++ = RREG32_NO_KIQ(mmMM_DATA);
327 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
332 * amdgpu_device_aper_access - access vram by vram aperature
334 * @adev: amdgpu_device pointer
335 * @pos: offset of the buffer in vram
336 * @buf: virtual address of the buffer in system memory
337 * @size: read/write size, sizeof(@buf) must > @size
338 * @write: true - write to vram, otherwise - read from vram
340 * The return value means how many bytes have been transferred.
342 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
343 void *buf, size_t size, bool write)
350 if (!adev->mman.aper_base_kaddr)
353 last = min(pos + size, adev->gmc.visible_vram_size);
355 addr = adev->mman.aper_base_kaddr + pos;
359 memcpy_toio(addr, buf, count);
361 amdgpu_device_flush_hdp(adev, NULL);
363 amdgpu_device_invalidate_hdp(adev, NULL);
365 memcpy_fromio(buf, addr, count);
377 * amdgpu_device_vram_access - read/write a buffer in vram
379 * @adev: amdgpu_device pointer
380 * @pos: offset of the buffer in vram
381 * @buf: virtual address of the buffer in system memory
382 * @size: read/write size, sizeof(@buf) must > @size
383 * @write: true - write to vram, otherwise - read from vram
385 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
386 void *buf, size_t size, bool write)
390 /* try to using vram apreature to access vram first */
391 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
394 /* using MM to access rest vram */
397 amdgpu_device_mm_access(adev, pos, buf, size, write);
402 * register access helper functions.
405 /* Check if hw access should be skipped because of hotplug or device error */
406 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
408 if (adev->no_hw_access)
411 #ifdef CONFIG_LOCKDEP
413 * This is a bit complicated to understand, so worth a comment. What we assert
414 * here is that the GPU reset is not running on another thread in parallel.
416 * For this we trylock the read side of the reset semaphore, if that succeeds
417 * we know that the reset is not running in paralell.
419 * If the trylock fails we assert that we are either already holding the read
420 * side of the lock or are the reset thread itself and hold the write side of
424 if (down_read_trylock(&adev->reset_domain->sem))
425 up_read(&adev->reset_domain->sem);
427 lockdep_assert_held(&adev->reset_domain->sem);
434 * amdgpu_device_rreg - read a memory mapped IO or indirect register
436 * @adev: amdgpu_device pointer
437 * @reg: dword aligned register offset
438 * @acc_flags: access flags which require special behavior
440 * Returns the 32 bit value from the offset specified.
442 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
443 uint32_t reg, uint32_t acc_flags)
447 if (amdgpu_device_skip_hw_access(adev))
450 if ((reg * 4) < adev->rmmio_size) {
451 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
452 amdgpu_sriov_runtime(adev) &&
453 down_read_trylock(&adev->reset_domain->sem)) {
454 ret = amdgpu_kiq_rreg(adev, reg);
455 up_read(&adev->reset_domain->sem);
457 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
460 ret = adev->pcie_rreg(adev, reg * 4);
463 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
469 * MMIO register read with bytes helper functions
470 * @offset:bytes offset from MMIO start
475 * amdgpu_mm_rreg8 - read a memory mapped IO register
477 * @adev: amdgpu_device pointer
478 * @offset: byte aligned register offset
480 * Returns the 8 bit value from the offset specified.
482 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
484 if (amdgpu_device_skip_hw_access(adev))
487 if (offset < adev->rmmio_size)
488 return (readb(adev->rmmio + offset));
493 * MMIO register write with bytes helper functions
494 * @offset:bytes offset from MMIO start
495 * @value: the value want to be written to the register
499 * amdgpu_mm_wreg8 - read a memory mapped IO register
501 * @adev: amdgpu_device pointer
502 * @offset: byte aligned register offset
503 * @value: 8 bit value to write
505 * Writes the value specified to the offset specified.
507 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
509 if (amdgpu_device_skip_hw_access(adev))
512 if (offset < adev->rmmio_size)
513 writeb(value, adev->rmmio + offset);
519 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
521 * @adev: amdgpu_device pointer
522 * @reg: dword aligned register offset
523 * @v: 32 bit value to write to the register
524 * @acc_flags: access flags which require special behavior
526 * Writes the value specified to the offset specified.
528 void amdgpu_device_wreg(struct amdgpu_device *adev,
529 uint32_t reg, uint32_t v,
532 if (amdgpu_device_skip_hw_access(adev))
535 if ((reg * 4) < adev->rmmio_size) {
536 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
537 amdgpu_sriov_runtime(adev) &&
538 down_read_trylock(&adev->reset_domain->sem)) {
539 amdgpu_kiq_wreg(adev, reg, v);
540 up_read(&adev->reset_domain->sem);
542 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
545 adev->pcie_wreg(adev, reg * 4, v);
548 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
552 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
554 * @adev: amdgpu_device pointer
555 * @reg: mmio/rlc register
558 * this function is invoked only for the debugfs register access
560 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
561 uint32_t reg, uint32_t v)
563 if (amdgpu_device_skip_hw_access(adev))
566 if (amdgpu_sriov_fullaccess(adev) &&
567 adev->gfx.rlc.funcs &&
568 adev->gfx.rlc.funcs->is_rlcg_access_range) {
569 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
570 return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
571 } else if ((reg * 4) >= adev->rmmio_size) {
572 adev->pcie_wreg(adev, reg * 4, v);
574 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
579 * amdgpu_mm_rdoorbell - read a doorbell dword
581 * @adev: amdgpu_device pointer
582 * @index: doorbell index
584 * Returns the value in the doorbell aperture at the
585 * requested doorbell index (CIK).
587 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
589 if (amdgpu_device_skip_hw_access(adev))
592 if (index < adev->doorbell.num_doorbells) {
593 return readl(adev->doorbell.ptr + index);
595 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
601 * amdgpu_mm_wdoorbell - write a doorbell dword
603 * @adev: amdgpu_device pointer
604 * @index: doorbell index
607 * Writes @v to the doorbell aperture at the
608 * requested doorbell index (CIK).
610 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
612 if (amdgpu_device_skip_hw_access(adev))
615 if (index < adev->doorbell.num_doorbells) {
616 writel(v, adev->doorbell.ptr + index);
618 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
623 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
625 * @adev: amdgpu_device pointer
626 * @index: doorbell index
628 * Returns the value in the doorbell aperture at the
629 * requested doorbell index (VEGA10+).
631 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
633 if (amdgpu_device_skip_hw_access(adev))
636 if (index < adev->doorbell.num_doorbells) {
637 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
639 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
645 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
647 * @adev: amdgpu_device pointer
648 * @index: doorbell index
651 * Writes @v to the doorbell aperture at the
652 * requested doorbell index (VEGA10+).
654 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
656 if (amdgpu_device_skip_hw_access(adev))
659 if (index < adev->doorbell.num_doorbells) {
660 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
662 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
667 * amdgpu_device_indirect_rreg - read an indirect register
669 * @adev: amdgpu_device pointer
670 * @pcie_index: mmio register offset
671 * @pcie_data: mmio register offset
672 * @reg_addr: indirect register address to read from
674 * Returns the value of indirect register @reg_addr
676 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
677 u32 pcie_index, u32 pcie_data,
682 void __iomem *pcie_index_offset;
683 void __iomem *pcie_data_offset;
685 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
686 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
687 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
689 writel(reg_addr, pcie_index_offset);
690 readl(pcie_index_offset);
691 r = readl(pcie_data_offset);
692 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
698 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
700 * @adev: amdgpu_device pointer
701 * @pcie_index: mmio register offset
702 * @pcie_data: mmio register offset
703 * @reg_addr: indirect register address to read from
705 * Returns the value of indirect register @reg_addr
707 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
708 u32 pcie_index, u32 pcie_data,
713 void __iomem *pcie_index_offset;
714 void __iomem *pcie_data_offset;
716 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
717 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
718 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
720 /* read low 32 bits */
721 writel(reg_addr, pcie_index_offset);
722 readl(pcie_index_offset);
723 r = readl(pcie_data_offset);
724 /* read high 32 bits */
725 writel(reg_addr + 4, pcie_index_offset);
726 readl(pcie_index_offset);
727 r |= ((u64)readl(pcie_data_offset) << 32);
728 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
734 * amdgpu_device_indirect_wreg - write an indirect register address
736 * @adev: amdgpu_device pointer
737 * @pcie_index: mmio register offset
738 * @pcie_data: mmio register offset
739 * @reg_addr: indirect register offset
740 * @reg_data: indirect register data
743 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
744 u32 pcie_index, u32 pcie_data,
745 u32 reg_addr, u32 reg_data)
748 void __iomem *pcie_index_offset;
749 void __iomem *pcie_data_offset;
751 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
752 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
753 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
755 writel(reg_addr, pcie_index_offset);
756 readl(pcie_index_offset);
757 writel(reg_data, pcie_data_offset);
758 readl(pcie_data_offset);
759 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
763 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
765 * @adev: amdgpu_device pointer
766 * @pcie_index: mmio register offset
767 * @pcie_data: mmio register offset
768 * @reg_addr: indirect register offset
769 * @reg_data: indirect register data
772 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
773 u32 pcie_index, u32 pcie_data,
774 u32 reg_addr, u64 reg_data)
777 void __iomem *pcie_index_offset;
778 void __iomem *pcie_data_offset;
780 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
781 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
782 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
784 /* write low 32 bits */
785 writel(reg_addr, pcie_index_offset);
786 readl(pcie_index_offset);
787 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
788 readl(pcie_data_offset);
789 /* write high 32 bits */
790 writel(reg_addr + 4, pcie_index_offset);
791 readl(pcie_index_offset);
792 writel((u32)(reg_data >> 32), pcie_data_offset);
793 readl(pcie_data_offset);
794 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
798 * amdgpu_invalid_rreg - dummy reg read function
800 * @adev: amdgpu_device pointer
801 * @reg: offset of register
803 * Dummy register read function. Used for register blocks
804 * that certain asics don't have (all asics).
805 * Returns the value in the register.
807 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
809 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
815 * amdgpu_invalid_wreg - dummy reg write function
817 * @adev: amdgpu_device pointer
818 * @reg: offset of register
819 * @v: value to write to the register
821 * Dummy register read function. Used for register blocks
822 * that certain asics don't have (all asics).
824 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
826 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
832 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
834 * @adev: amdgpu_device pointer
835 * @reg: offset of register
837 * Dummy register read function. Used for register blocks
838 * that certain asics don't have (all asics).
839 * Returns the value in the register.
841 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
843 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
849 * amdgpu_invalid_wreg64 - dummy reg write function
851 * @adev: amdgpu_device pointer
852 * @reg: offset of register
853 * @v: value to write to the register
855 * Dummy register read function. Used for register blocks
856 * that certain asics don't have (all asics).
858 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
860 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
866 * amdgpu_block_invalid_rreg - dummy reg read function
868 * @adev: amdgpu_device pointer
869 * @block: offset of instance
870 * @reg: offset of register
872 * Dummy register read function. Used for register blocks
873 * that certain asics don't have (all asics).
874 * Returns the value in the register.
876 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
877 uint32_t block, uint32_t reg)
879 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
886 * amdgpu_block_invalid_wreg - dummy reg write function
888 * @adev: amdgpu_device pointer
889 * @block: offset of instance
890 * @reg: offset of register
891 * @v: value to write to the register
893 * Dummy register read function. Used for register blocks
894 * that certain asics don't have (all asics).
896 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
898 uint32_t reg, uint32_t v)
900 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
906 * amdgpu_device_asic_init - Wrapper for atom asic_init
908 * @adev: amdgpu_device pointer
910 * Does any asic specific work and then calls atom asic init.
912 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
914 amdgpu_asic_pre_asic_init(adev);
916 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
920 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
922 * @adev: amdgpu_device pointer
924 * Allocates a scratch page of VRAM for use by various things in the
927 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
929 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
930 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
931 &adev->vram_scratch.robj,
932 &adev->vram_scratch.gpu_addr,
933 (void **)&adev->vram_scratch.ptr);
937 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
939 * @adev: amdgpu_device pointer
941 * Frees the VRAM scratch page.
943 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
945 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
949 * amdgpu_device_program_register_sequence - program an array of registers.
951 * @adev: amdgpu_device pointer
952 * @registers: pointer to the register array
953 * @array_size: size of the register array
955 * Programs an array or registers with and and or masks.
956 * This is a helper for setting golden registers.
958 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
959 const u32 *registers,
960 const u32 array_size)
962 u32 tmp, reg, and_mask, or_mask;
968 for (i = 0; i < array_size; i +=3) {
969 reg = registers[i + 0];
970 and_mask = registers[i + 1];
971 or_mask = registers[i + 2];
973 if (and_mask == 0xffffffff) {
978 if (adev->family >= AMDGPU_FAMILY_AI)
979 tmp |= (or_mask & and_mask);
988 * amdgpu_device_pci_config_reset - reset the GPU
990 * @adev: amdgpu_device pointer
992 * Resets the GPU using the pci config reset sequence.
993 * Only applicable to asics prior to vega10.
995 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
997 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1001 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1003 * @adev: amdgpu_device pointer
1005 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1007 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1009 return pci_reset_function(adev->pdev);
1013 * GPU doorbell aperture helpers function.
1016 * amdgpu_device_doorbell_init - Init doorbell driver information.
1018 * @adev: amdgpu_device pointer
1020 * Init doorbell driver information (CIK)
1021 * Returns 0 on success, error on failure.
1023 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
1026 /* No doorbell on SI hardware generation */
1027 if (adev->asic_type < CHIP_BONAIRE) {
1028 adev->doorbell.base = 0;
1029 adev->doorbell.size = 0;
1030 adev->doorbell.num_doorbells = 0;
1031 adev->doorbell.ptr = NULL;
1035 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1038 amdgpu_asic_init_doorbell_index(adev);
1040 /* doorbell bar mapping */
1041 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1042 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1044 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
1045 adev->doorbell_index.max_assignment+1);
1046 if (adev->doorbell.num_doorbells == 0)
1049 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
1050 * paging queue doorbell use the second page. The
1051 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1052 * doorbells are in the first page. So with paging queue enabled,
1053 * the max num_doorbells should + 1 page (0x400 in dword)
1055 if (adev->asic_type >= CHIP_VEGA10)
1056 adev->doorbell.num_doorbells += 0x400;
1058 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1059 adev->doorbell.num_doorbells *
1061 if (adev->doorbell.ptr == NULL)
1068 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
1070 * @adev: amdgpu_device pointer
1072 * Tear down doorbell driver information (CIK)
1074 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
1076 iounmap(adev->doorbell.ptr);
1077 adev->doorbell.ptr = NULL;
1083 * amdgpu_device_wb_*()
1084 * Writeback is the method by which the GPU updates special pages in memory
1085 * with the status of certain GPU events (fences, ring pointers,etc.).
1089 * amdgpu_device_wb_fini - Disable Writeback and free memory
1091 * @adev: amdgpu_device pointer
1093 * Disables Writeback and frees the Writeback memory (all asics).
1094 * Used at driver shutdown.
1096 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1098 if (adev->wb.wb_obj) {
1099 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1101 (void **)&adev->wb.wb);
1102 adev->wb.wb_obj = NULL;
1107 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1109 * @adev: amdgpu_device pointer
1111 * Initializes writeback and allocates writeback memory (all asics).
1112 * Used at driver startup.
1113 * Returns 0 on success or an -error on failure.
1115 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1119 if (adev->wb.wb_obj == NULL) {
1120 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1121 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1122 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1123 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1124 (void **)&adev->wb.wb);
1126 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1130 adev->wb.num_wb = AMDGPU_MAX_WB;
1131 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1133 /* clear wb memory */
1134 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1141 * amdgpu_device_wb_get - Allocate a wb entry
1143 * @adev: amdgpu_device pointer
1146 * Allocate a wb slot for use by the driver (all asics).
1147 * Returns 0 on success or -EINVAL on failure.
1149 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1151 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1153 if (offset < adev->wb.num_wb) {
1154 __set_bit(offset, adev->wb.used);
1155 *wb = offset << 3; /* convert to dw offset */
1163 * amdgpu_device_wb_free - Free a wb entry
1165 * @adev: amdgpu_device pointer
1168 * Free a wb slot allocated for use by the driver (all asics)
1170 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1173 if (wb < adev->wb.num_wb)
1174 __clear_bit(wb, adev->wb.used);
1178 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1180 * @adev: amdgpu_device pointer
1182 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1183 * to fail, but if any of the BARs is not accessible after the size we abort
1184 * driver loading by returning -ENODEV.
1186 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1188 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1189 struct pci_bus *root;
1190 struct resource *res;
1196 if (amdgpu_sriov_vf(adev))
1199 /* skip if the bios has already enabled large BAR */
1200 if (adev->gmc.real_vram_size &&
1201 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1204 /* Check if the root BUS has 64bit memory resources */
1205 root = adev->pdev->bus;
1206 while (root->parent)
1207 root = root->parent;
1209 pci_bus_for_each_resource(root, res, i) {
1210 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1211 res->start > 0x100000000ull)
1215 /* Trying to resize is pointless without a root hub window above 4GB */
1219 /* Limit the BAR size to what is available */
1220 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1223 /* Disable memory decoding while we change the BAR addresses and size */
1224 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1225 pci_write_config_word(adev->pdev, PCI_COMMAND,
1226 cmd & ~PCI_COMMAND_MEMORY);
1228 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
1229 amdgpu_device_doorbell_fini(adev);
1230 if (adev->asic_type >= CHIP_BONAIRE)
1231 pci_release_resource(adev->pdev, 2);
1233 pci_release_resource(adev->pdev, 0);
1235 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1237 DRM_INFO("Not enough PCI address space for a large BAR.");
1238 else if (r && r != -ENOTSUPP)
1239 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1241 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1243 /* When the doorbell or fb BAR isn't available we have no chance of
1246 r = amdgpu_device_doorbell_init(adev);
1247 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1250 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1256 * GPU helpers function.
1259 * amdgpu_device_need_post - check if the hw need post or not
1261 * @adev: amdgpu_device pointer
1263 * Check if the asic has been initialized (all asics) at driver startup
1264 * or post is needed if hw reset is performed.
1265 * Returns true if need or false if not.
1267 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1271 if (amdgpu_sriov_vf(adev))
1274 if (amdgpu_passthrough(adev)) {
1275 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1276 * some old smc fw still need driver do vPost otherwise gpu hang, while
1277 * those smc fw version above 22.15 doesn't have this flaw, so we force
1278 * vpost executed for smc version below 22.15
1280 if (adev->asic_type == CHIP_FIJI) {
1283 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1284 /* force vPost if error occured */
1288 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1289 if (fw_ver < 0x00160e00)
1294 /* Don't post if we need to reset whole hive on init */
1295 if (adev->gmc.xgmi.pending_reset)
1298 if (adev->has_hw_reset) {
1299 adev->has_hw_reset = false;
1303 /* bios scratch used on CIK+ */
1304 if (adev->asic_type >= CHIP_BONAIRE)
1305 return amdgpu_atombios_scratch_need_asic_init(adev);
1307 /* check MEM_SIZE for older asics */
1308 reg = amdgpu_asic_get_config_memsize(adev);
1310 if ((reg != 0) && (reg != 0xffffffff))
1317 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1319 * @adev: amdgpu_device pointer
1321 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1322 * be set for this device.
1324 * Returns true if it should be used or false if not.
1326 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1328 switch (amdgpu_aspm) {
1338 return pcie_aspm_enabled(adev->pdev);
1341 /* if we get transitioned to only one device, take VGA back */
1343 * amdgpu_device_vga_set_decode - enable/disable vga decode
1345 * @pdev: PCI device pointer
1346 * @state: enable/disable vga decode
1348 * Enable/disable vga decode (all asics).
1349 * Returns VGA resource flags.
1351 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1354 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1355 amdgpu_asic_set_vga_state(adev, state);
1357 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1358 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1360 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1364 * amdgpu_device_check_block_size - validate the vm block size
1366 * @adev: amdgpu_device pointer
1368 * Validates the vm block size specified via module parameter.
1369 * The vm block size defines number of bits in page table versus page directory,
1370 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1371 * page table and the remaining bits are in the page directory.
1373 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1375 /* defines number of bits in page table versus page directory,
1376 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1377 * page table and the remaining bits are in the page directory */
1378 if (amdgpu_vm_block_size == -1)
1381 if (amdgpu_vm_block_size < 9) {
1382 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1383 amdgpu_vm_block_size);
1384 amdgpu_vm_block_size = -1;
1389 * amdgpu_device_check_vm_size - validate the vm size
1391 * @adev: amdgpu_device pointer
1393 * Validates the vm size in GB specified via module parameter.
1394 * The VM size is the size of the GPU virtual memory space in GB.
1396 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1398 /* no need to check the default value */
1399 if (amdgpu_vm_size == -1)
1402 if (amdgpu_vm_size < 1) {
1403 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1405 amdgpu_vm_size = -1;
1409 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1412 bool is_os_64 = (sizeof(void *) == 8);
1413 uint64_t total_memory;
1414 uint64_t dram_size_seven_GB = 0x1B8000000;
1415 uint64_t dram_size_three_GB = 0xB8000000;
1417 if (amdgpu_smu_memory_pool_size == 0)
1421 DRM_WARN("Not 64-bit OS, feature not supported\n");
1425 total_memory = (uint64_t)si.totalram * si.mem_unit;
1427 if ((amdgpu_smu_memory_pool_size == 1) ||
1428 (amdgpu_smu_memory_pool_size == 2)) {
1429 if (total_memory < dram_size_three_GB)
1431 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1432 (amdgpu_smu_memory_pool_size == 8)) {
1433 if (total_memory < dram_size_seven_GB)
1436 DRM_WARN("Smu memory pool size not supported\n");
1439 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1444 DRM_WARN("No enough system memory\n");
1446 adev->pm.smu_prv_buffer_size = 0;
1449 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1451 if (!(adev->flags & AMD_IS_APU) ||
1452 adev->asic_type < CHIP_RAVEN)
1455 switch (adev->asic_type) {
1457 if (adev->pdev->device == 0x15dd)
1458 adev->apu_flags |= AMD_APU_IS_RAVEN;
1459 if (adev->pdev->device == 0x15d8)
1460 adev->apu_flags |= AMD_APU_IS_PICASSO;
1463 if ((adev->pdev->device == 0x1636) ||
1464 (adev->pdev->device == 0x164c))
1465 adev->apu_flags |= AMD_APU_IS_RENOIR;
1467 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1470 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1472 case CHIP_YELLOW_CARP:
1474 case CHIP_CYAN_SKILLFISH:
1475 if ((adev->pdev->device == 0x13FE) ||
1476 (adev->pdev->device == 0x143F))
1477 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1487 * amdgpu_device_check_arguments - validate module params
1489 * @adev: amdgpu_device pointer
1491 * Validates certain module parameters and updates
1492 * the associated values used by the driver (all asics).
1494 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
1496 if (amdgpu_sched_jobs < 4) {
1497 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1499 amdgpu_sched_jobs = 4;
1500 } else if (!is_power_of_2(amdgpu_sched_jobs)){
1501 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1503 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1506 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1507 /* gart size must be greater or equal to 32M */
1508 dev_warn(adev->dev, "gart size (%d) too small\n",
1510 amdgpu_gart_size = -1;
1513 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1514 /* gtt size must be greater or equal to 32M */
1515 dev_warn(adev->dev, "gtt size (%d) too small\n",
1517 amdgpu_gtt_size = -1;
1520 /* valid range is between 4 and 9 inclusive */
1521 if (amdgpu_vm_fragment_size != -1 &&
1522 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1523 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1524 amdgpu_vm_fragment_size = -1;
1527 if (amdgpu_sched_hw_submission < 2) {
1528 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1529 amdgpu_sched_hw_submission);
1530 amdgpu_sched_hw_submission = 2;
1531 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1532 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1533 amdgpu_sched_hw_submission);
1534 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1537 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1538 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1539 amdgpu_reset_method = -1;
1542 amdgpu_device_check_smu_prv_buffer_size(adev);
1544 amdgpu_device_check_vm_size(adev);
1546 amdgpu_device_check_block_size(adev);
1548 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1550 amdgpu_gmc_tmz_set(adev);
1557 * amdgpu_switcheroo_set_state - set switcheroo state
1559 * @pdev: pci dev pointer
1560 * @state: vga_switcheroo state
1562 * Callback for the switcheroo driver. Suspends or resumes the
1563 * the asics before or after it is powered up using ACPI methods.
1565 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1566 enum vga_switcheroo_state state)
1568 struct drm_device *dev = pci_get_drvdata(pdev);
1571 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
1574 if (state == VGA_SWITCHEROO_ON) {
1575 pr_info("switched on\n");
1576 /* don't suspend or resume card normally */
1577 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1579 pci_set_power_state(pdev, PCI_D0);
1580 amdgpu_device_load_pci_state(pdev);
1581 r = pci_enable_device(pdev);
1583 DRM_WARN("pci_enable_device failed (%d)\n", r);
1584 amdgpu_device_resume(dev, true);
1586 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1588 pr_info("switched off\n");
1589 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1590 amdgpu_device_suspend(dev, true);
1591 amdgpu_device_cache_pci_state(pdev);
1592 /* Shut down the device */
1593 pci_disable_device(pdev);
1594 pci_set_power_state(pdev, PCI_D3cold);
1595 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1600 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1602 * @pdev: pci dev pointer
1604 * Callback for the switcheroo driver. Check of the switcheroo
1605 * state can be changed.
1606 * Returns true if the state can be changed, false if not.
1608 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1610 struct drm_device *dev = pci_get_drvdata(pdev);
1613 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1614 * locking inversion with the driver load path. And the access here is
1615 * completely racy anyway. So don't bother with locking for now.
1617 return atomic_read(&dev->open_count) == 0;
1620 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1621 .set_gpu_state = amdgpu_switcheroo_set_state,
1623 .can_switch = amdgpu_switcheroo_can_switch,
1627 * amdgpu_device_ip_set_clockgating_state - set the CG state
1629 * @dev: amdgpu_device pointer
1630 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1631 * @state: clockgating state (gate or ungate)
1633 * Sets the requested clockgating state for all instances of
1634 * the hardware IP specified.
1635 * Returns the error code from the last instance.
1637 int amdgpu_device_ip_set_clockgating_state(void *dev,
1638 enum amd_ip_block_type block_type,
1639 enum amd_clockgating_state state)
1641 struct amdgpu_device *adev = dev;
1644 for (i = 0; i < adev->num_ip_blocks; i++) {
1645 if (!adev->ip_blocks[i].status.valid)
1647 if (adev->ip_blocks[i].version->type != block_type)
1649 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1651 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1652 (void *)adev, state);
1654 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1655 adev->ip_blocks[i].version->funcs->name, r);
1661 * amdgpu_device_ip_set_powergating_state - set the PG state
1663 * @dev: amdgpu_device pointer
1664 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1665 * @state: powergating state (gate or ungate)
1667 * Sets the requested powergating state for all instances of
1668 * the hardware IP specified.
1669 * Returns the error code from the last instance.
1671 int amdgpu_device_ip_set_powergating_state(void *dev,
1672 enum amd_ip_block_type block_type,
1673 enum amd_powergating_state state)
1675 struct amdgpu_device *adev = dev;
1678 for (i = 0; i < adev->num_ip_blocks; i++) {
1679 if (!adev->ip_blocks[i].status.valid)
1681 if (adev->ip_blocks[i].version->type != block_type)
1683 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1685 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1686 (void *)adev, state);
1688 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1689 adev->ip_blocks[i].version->funcs->name, r);
1695 * amdgpu_device_ip_get_clockgating_state - get the CG state
1697 * @adev: amdgpu_device pointer
1698 * @flags: clockgating feature flags
1700 * Walks the list of IPs on the device and updates the clockgating
1701 * flags for each IP.
1702 * Updates @flags with the feature flags for each hardware IP where
1703 * clockgating is enabled.
1705 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1710 for (i = 0; i < adev->num_ip_blocks; i++) {
1711 if (!adev->ip_blocks[i].status.valid)
1713 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1714 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1719 * amdgpu_device_ip_wait_for_idle - wait for idle
1721 * @adev: amdgpu_device pointer
1722 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1724 * Waits for the request hardware IP to be idle.
1725 * Returns 0 for success or a negative error code on failure.
1727 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1728 enum amd_ip_block_type block_type)
1732 for (i = 0; i < adev->num_ip_blocks; i++) {
1733 if (!adev->ip_blocks[i].status.valid)
1735 if (adev->ip_blocks[i].version->type == block_type) {
1736 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1747 * amdgpu_device_ip_is_idle - is the hardware IP idle
1749 * @adev: amdgpu_device pointer
1750 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1752 * Check if the hardware IP is idle or not.
1753 * Returns true if it the IP is idle, false if not.
1755 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1756 enum amd_ip_block_type block_type)
1760 for (i = 0; i < adev->num_ip_blocks; i++) {
1761 if (!adev->ip_blocks[i].status.valid)
1763 if (adev->ip_blocks[i].version->type == block_type)
1764 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1771 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1773 * @adev: amdgpu_device pointer
1774 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1776 * Returns a pointer to the hardware IP block structure
1777 * if it exists for the asic, otherwise NULL.
1779 struct amdgpu_ip_block *
1780 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1781 enum amd_ip_block_type type)
1785 for (i = 0; i < adev->num_ip_blocks; i++)
1786 if (adev->ip_blocks[i].version->type == type)
1787 return &adev->ip_blocks[i];
1793 * amdgpu_device_ip_block_version_cmp
1795 * @adev: amdgpu_device pointer
1796 * @type: enum amd_ip_block_type
1797 * @major: major version
1798 * @minor: minor version
1800 * return 0 if equal or greater
1801 * return 1 if smaller or the ip_block doesn't exist
1803 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1804 enum amd_ip_block_type type,
1805 u32 major, u32 minor)
1807 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1809 if (ip_block && ((ip_block->version->major > major) ||
1810 ((ip_block->version->major == major) &&
1811 (ip_block->version->minor >= minor))))
1818 * amdgpu_device_ip_block_add
1820 * @adev: amdgpu_device pointer
1821 * @ip_block_version: pointer to the IP to add
1823 * Adds the IP block driver information to the collection of IPs
1826 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1827 const struct amdgpu_ip_block_version *ip_block_version)
1829 if (!ip_block_version)
1832 switch (ip_block_version->type) {
1833 case AMD_IP_BLOCK_TYPE_VCN:
1834 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1837 case AMD_IP_BLOCK_TYPE_JPEG:
1838 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1845 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1846 ip_block_version->funcs->name);
1848 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1854 * amdgpu_device_enable_virtual_display - enable virtual display feature
1856 * @adev: amdgpu_device pointer
1858 * Enabled the virtual display feature if the user has enabled it via
1859 * the module parameter virtual_display. This feature provides a virtual
1860 * display hardware on headless boards or in virtualized environments.
1861 * This function parses and validates the configuration string specified by
1862 * the user and configues the virtual display configuration (number of
1863 * virtual connectors, crtcs, etc.) specified.
1865 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1867 adev->enable_virtual_display = false;
1869 if (amdgpu_virtual_display) {
1870 const char *pci_address_name = pci_name(adev->pdev);
1871 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1873 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1874 pciaddstr_tmp = pciaddstr;
1875 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1876 pciaddname = strsep(&pciaddname_tmp, ",");
1877 if (!strcmp("all", pciaddname)
1878 || !strcmp(pci_address_name, pciaddname)) {
1882 adev->enable_virtual_display = true;
1885 res = kstrtol(pciaddname_tmp, 10,
1893 adev->mode_info.num_crtc = num_crtc;
1895 adev->mode_info.num_crtc = 1;
1901 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1902 amdgpu_virtual_display, pci_address_name,
1903 adev->enable_virtual_display, adev->mode_info.num_crtc);
1910 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1912 * @adev: amdgpu_device pointer
1914 * Parses the asic configuration parameters specified in the gpu info
1915 * firmware and makes them availale to the driver for use in configuring
1917 * Returns 0 on success, -EINVAL on failure.
1919 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1921 const char *chip_name;
1924 const struct gpu_info_firmware_header_v1_0 *hdr;
1926 adev->firmware.gpu_info_fw = NULL;
1928 if (adev->mman.discovery_bin) {
1929 amdgpu_discovery_get_gfx_info(adev);
1932 * FIXME: The bounding box is still needed by Navi12, so
1933 * temporarily read it from gpu_info firmware. Should be droped
1934 * when DAL no longer needs it.
1936 if (adev->asic_type != CHIP_NAVI12)
1940 switch (adev->asic_type) {
1941 #ifdef CONFIG_DRM_AMDGPU_SI
1948 #ifdef CONFIG_DRM_AMDGPU_CIK
1958 case CHIP_POLARIS10:
1959 case CHIP_POLARIS11:
1960 case CHIP_POLARIS12:
1965 case CHIP_ALDEBARAN:
1966 case CHIP_SIENNA_CICHLID:
1967 case CHIP_NAVY_FLOUNDER:
1968 case CHIP_DIMGREY_CAVEFISH:
1969 case CHIP_BEIGE_GOBY:
1973 chip_name = "vega10";
1976 chip_name = "vega12";
1979 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1980 chip_name = "raven2";
1981 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1982 chip_name = "picasso";
1984 chip_name = "raven";
1987 chip_name = "arcturus";
1990 chip_name = "navi12";
1994 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1995 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1998 "Failed to load gpu_info firmware \"%s\"\n",
2002 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
2005 "Failed to validate gpu_info firmware \"%s\"\n",
2010 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
2011 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2013 switch (hdr->version_major) {
2016 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2017 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2018 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2021 * Should be droped when DAL no longer needs it.
2023 if (adev->asic_type == CHIP_NAVI12)
2024 goto parse_soc_bounding_box;
2026 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2027 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2028 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2029 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2030 adev->gfx.config.max_texture_channel_caches =
2031 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2032 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2033 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2034 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2035 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2036 adev->gfx.config.double_offchip_lds_buf =
2037 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2038 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2039 adev->gfx.cu_info.max_waves_per_simd =
2040 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2041 adev->gfx.cu_info.max_scratch_slots_per_cu =
2042 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2043 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2044 if (hdr->version_minor >= 1) {
2045 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2046 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2047 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2048 adev->gfx.config.num_sc_per_sh =
2049 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2050 adev->gfx.config.num_packer_per_sc =
2051 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2054 parse_soc_bounding_box:
2056 * soc bounding box info is not integrated in disocovery table,
2057 * we always need to parse it from gpu info firmware if needed.
2059 if (hdr->version_minor == 2) {
2060 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2061 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2062 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2063 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2069 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2078 * amdgpu_device_ip_early_init - run early init for hardware IPs
2080 * @adev: amdgpu_device pointer
2082 * Early initialization pass for hardware IPs. The hardware IPs that make
2083 * up each asic are discovered each IP's early_init callback is run. This
2084 * is the first stage in initializing the asic.
2085 * Returns 0 on success, negative error code on failure.
2087 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2089 struct drm_device *dev = adev_to_drm(adev);
2090 struct pci_dev *parent;
2093 amdgpu_device_enable_virtual_display(adev);
2095 if (amdgpu_sriov_vf(adev)) {
2096 r = amdgpu_virt_request_full_gpu(adev, true);
2101 switch (adev->asic_type) {
2102 #ifdef CONFIG_DRM_AMDGPU_SI
2108 adev->family = AMDGPU_FAMILY_SI;
2109 r = si_set_ip_blocks(adev);
2114 #ifdef CONFIG_DRM_AMDGPU_CIK
2120 if (adev->flags & AMD_IS_APU)
2121 adev->family = AMDGPU_FAMILY_KV;
2123 adev->family = AMDGPU_FAMILY_CI;
2125 r = cik_set_ip_blocks(adev);
2133 case CHIP_POLARIS10:
2134 case CHIP_POLARIS11:
2135 case CHIP_POLARIS12:
2139 if (adev->flags & AMD_IS_APU)
2140 adev->family = AMDGPU_FAMILY_CZ;
2142 adev->family = AMDGPU_FAMILY_VI;
2144 r = vi_set_ip_blocks(adev);
2149 r = amdgpu_discovery_set_ip_blocks(adev);
2155 if (amdgpu_has_atpx() &&
2156 (amdgpu_is_atpx_hybrid() ||
2157 amdgpu_has_atpx_dgpu_power_cntl()) &&
2158 ((adev->flags & AMD_IS_APU) == 0) &&
2159 !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2160 adev->flags |= AMD_IS_PX;
2162 if (!(adev->flags & AMD_IS_APU)) {
2163 parent = pci_upstream_bridge(adev->pdev);
2164 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2167 amdgpu_amdkfd_device_probe(adev);
2169 adev->pm.pp_feature = amdgpu_pp_feature_mask;
2170 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2171 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2172 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2173 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2175 for (i = 0; i < adev->num_ip_blocks; i++) {
2176 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2177 DRM_ERROR("disabled ip block: %d <%s>\n",
2178 i, adev->ip_blocks[i].version->funcs->name);
2179 adev->ip_blocks[i].status.valid = false;
2181 if (adev->ip_blocks[i].version->funcs->early_init) {
2182 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2184 adev->ip_blocks[i].status.valid = false;
2186 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2187 adev->ip_blocks[i].version->funcs->name, r);
2190 adev->ip_blocks[i].status.valid = true;
2193 adev->ip_blocks[i].status.valid = true;
2196 /* get the vbios after the asic_funcs are set up */
2197 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2198 r = amdgpu_device_parse_gpu_info_fw(adev);
2203 if (!amdgpu_get_bios(adev))
2206 r = amdgpu_atombios_init(adev);
2208 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2209 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2213 /*get pf2vf msg info at it's earliest time*/
2214 if (amdgpu_sriov_vf(adev))
2215 amdgpu_virt_init_data_exchange(adev);
2220 adev->cg_flags &= amdgpu_cg_mask;
2221 adev->pg_flags &= amdgpu_pg_mask;
2226 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2230 for (i = 0; i < adev->num_ip_blocks; i++) {
2231 if (!adev->ip_blocks[i].status.sw)
2233 if (adev->ip_blocks[i].status.hw)
2235 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2236 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2237 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2238 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2240 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2241 adev->ip_blocks[i].version->funcs->name, r);
2244 adev->ip_blocks[i].status.hw = true;
2251 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2255 for (i = 0; i < adev->num_ip_blocks; i++) {
2256 if (!adev->ip_blocks[i].status.sw)
2258 if (adev->ip_blocks[i].status.hw)
2260 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2262 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2263 adev->ip_blocks[i].version->funcs->name, r);
2266 adev->ip_blocks[i].status.hw = true;
2272 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2276 uint32_t smu_version;
2278 if (adev->asic_type >= CHIP_VEGA10) {
2279 for (i = 0; i < adev->num_ip_blocks; i++) {
2280 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2283 if (!adev->ip_blocks[i].status.sw)
2286 /* no need to do the fw loading again if already done*/
2287 if (adev->ip_blocks[i].status.hw == true)
2290 if (amdgpu_in_reset(adev) || adev->in_suspend) {
2291 r = adev->ip_blocks[i].version->funcs->resume(adev);
2293 DRM_ERROR("resume of IP block <%s> failed %d\n",
2294 adev->ip_blocks[i].version->funcs->name, r);
2298 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2300 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2301 adev->ip_blocks[i].version->funcs->name, r);
2306 adev->ip_blocks[i].status.hw = true;
2311 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2312 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2317 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2322 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2323 struct amdgpu_ring *ring = adev->rings[i];
2325 /* No need to setup the GPU scheduler for rings that don't need it */
2326 if (!ring || ring->no_scheduler)
2329 switch (ring->funcs->type) {
2330 case AMDGPU_RING_TYPE_GFX:
2331 timeout = adev->gfx_timeout;
2333 case AMDGPU_RING_TYPE_COMPUTE:
2334 timeout = adev->compute_timeout;
2336 case AMDGPU_RING_TYPE_SDMA:
2337 timeout = adev->sdma_timeout;
2340 timeout = adev->video_timeout;
2344 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2345 ring->num_hw_submission, amdgpu_job_hang_limit,
2346 timeout, adev->reset_domain->wq,
2347 ring->sched_score, ring->name,
2350 DRM_ERROR("Failed to create scheduler on ring %s.\n",
2361 * amdgpu_device_ip_init - run init for hardware IPs
2363 * @adev: amdgpu_device pointer
2365 * Main initialization pass for hardware IPs. The list of all the hardware
2366 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2367 * are run. sw_init initializes the software state associated with each IP
2368 * and hw_init initializes the hardware associated with each IP.
2369 * Returns 0 on success, negative error code on failure.
2371 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
2375 r = amdgpu_ras_init(adev);
2379 for (i = 0; i < adev->num_ip_blocks; i++) {
2380 if (!adev->ip_blocks[i].status.valid)
2382 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2384 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2385 adev->ip_blocks[i].version->funcs->name, r);
2388 adev->ip_blocks[i].status.sw = true;
2390 /* need to do gmc hw init early so we can allocate gpu mem */
2391 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2392 /* Try to reserve bad pages early */
2393 if (amdgpu_sriov_vf(adev))
2394 amdgpu_virt_exchange_data(adev);
2396 r = amdgpu_device_vram_scratch_init(adev);
2398 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2401 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2403 DRM_ERROR("hw_init %d failed %d\n", i, r);
2406 r = amdgpu_device_wb_init(adev);
2408 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2411 adev->ip_blocks[i].status.hw = true;
2413 /* right after GMC hw init, we create CSA */
2414 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
2415 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2416 AMDGPU_GEM_DOMAIN_VRAM,
2419 DRM_ERROR("allocate CSA failed %d\n", r);
2426 if (amdgpu_sriov_vf(adev))
2427 amdgpu_virt_init_data_exchange(adev);
2429 r = amdgpu_ib_pool_init(adev);
2431 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2432 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2436 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2440 r = amdgpu_device_ip_hw_init_phase1(adev);
2444 r = amdgpu_device_fw_loading(adev);
2448 r = amdgpu_device_ip_hw_init_phase2(adev);
2453 * retired pages will be loaded from eeprom and reserved here,
2454 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2455 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2456 * for I2C communication which only true at this point.
2458 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2459 * failure from bad gpu situation and stop amdgpu init process
2460 * accordingly. For other failed cases, it will still release all
2461 * the resource and print error message, rather than returning one
2462 * negative value to upper level.
2464 * Note: theoretically, this should be called before all vram allocations
2465 * to protect retired page from abusing
2467 r = amdgpu_ras_recovery_init(adev);
2472 * In case of XGMI grab extra reference for reset domain for this device
2474 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2475 if (amdgpu_xgmi_add_device(adev) == 0) {
2476 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2478 if (!hive->reset_domain ||
2479 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2484 /* Drop the early temporary reset domain we created for device */
2485 amdgpu_reset_put_reset_domain(adev->reset_domain);
2486 adev->reset_domain = hive->reset_domain;
2490 r = amdgpu_device_init_schedulers(adev);
2494 /* Don't init kfd if whole hive need to be reset during init */
2495 if (!adev->gmc.xgmi.pending_reset)
2496 amdgpu_amdkfd_device_init(adev);
2498 amdgpu_fru_get_product_info(adev);
2501 if (amdgpu_sriov_vf(adev))
2502 amdgpu_virt_release_full_gpu(adev, true);
2508 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2510 * @adev: amdgpu_device pointer
2512 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2513 * this function before a GPU reset. If the value is retained after a
2514 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2516 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2518 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2522 * amdgpu_device_check_vram_lost - check if vram is valid
2524 * @adev: amdgpu_device pointer
2526 * Checks the reset magic value written to the gart pointer in VRAM.
2527 * The driver calls this after a GPU reset to see if the contents of
2528 * VRAM is lost or now.
2529 * returns true if vram is lost, false if not.
2531 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2533 if (memcmp(adev->gart.ptr, adev->reset_magic,
2534 AMDGPU_RESET_MAGIC_NUM))
2537 if (!amdgpu_in_reset(adev))
2541 * For all ASICs with baco/mode1 reset, the VRAM is
2542 * always assumed to be lost.
2544 switch (amdgpu_asic_reset_method(adev)) {
2545 case AMD_RESET_METHOD_BACO:
2546 case AMD_RESET_METHOD_MODE1:
2554 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2556 * @adev: amdgpu_device pointer
2557 * @state: clockgating state (gate or ungate)
2559 * The list of all the hardware IPs that make up the asic is walked and the
2560 * set_clockgating_state callbacks are run.
2561 * Late initialization pass enabling clockgating for hardware IPs.
2562 * Fini or suspend, pass disabling clockgating for hardware IPs.
2563 * Returns 0 on success, negative error code on failure.
2566 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2567 enum amd_clockgating_state state)
2571 if (amdgpu_emu_mode == 1)
2574 for (j = 0; j < adev->num_ip_blocks; j++) {
2575 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2576 if (!adev->ip_blocks[i].status.late_initialized)
2578 /* skip CG for GFX on S0ix */
2579 if (adev->in_s0ix &&
2580 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2582 /* skip CG for VCE/UVD, it's handled specially */
2583 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2584 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2585 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2586 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2587 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2588 /* enable clockgating to save power */
2589 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2592 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2593 adev->ip_blocks[i].version->funcs->name, r);
2602 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2603 enum amd_powergating_state state)
2607 if (amdgpu_emu_mode == 1)
2610 for (j = 0; j < adev->num_ip_blocks; j++) {
2611 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2612 if (!adev->ip_blocks[i].status.late_initialized)
2614 /* skip PG for GFX on S0ix */
2615 if (adev->in_s0ix &&
2616 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2618 /* skip CG for VCE/UVD, it's handled specially */
2619 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2620 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2621 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2622 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2623 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2624 /* enable powergating to save power */
2625 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2628 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2629 adev->ip_blocks[i].version->funcs->name, r);
2637 static int amdgpu_device_enable_mgpu_fan_boost(void)
2639 struct amdgpu_gpu_instance *gpu_ins;
2640 struct amdgpu_device *adev;
2643 mutex_lock(&mgpu_info.mutex);
2646 * MGPU fan boost feature should be enabled
2647 * only when there are two or more dGPUs in
2650 if (mgpu_info.num_dgpu < 2)
2653 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2654 gpu_ins = &(mgpu_info.gpu_ins[i]);
2655 adev = gpu_ins->adev;
2656 if (!(adev->flags & AMD_IS_APU) &&
2657 !gpu_ins->mgpu_fan_enabled) {
2658 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2662 gpu_ins->mgpu_fan_enabled = 1;
2667 mutex_unlock(&mgpu_info.mutex);
2673 * amdgpu_device_ip_late_init - run late init for hardware IPs
2675 * @adev: amdgpu_device pointer
2677 * Late initialization pass for hardware IPs. The list of all the hardware
2678 * IPs that make up the asic is walked and the late_init callbacks are run.
2679 * late_init covers any special initialization that an IP requires
2680 * after all of the have been initialized or something that needs to happen
2681 * late in the init process.
2682 * Returns 0 on success, negative error code on failure.
2684 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2686 struct amdgpu_gpu_instance *gpu_instance;
2689 for (i = 0; i < adev->num_ip_blocks; i++) {
2690 if (!adev->ip_blocks[i].status.hw)
2692 if (adev->ip_blocks[i].version->funcs->late_init) {
2693 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2695 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2696 adev->ip_blocks[i].version->funcs->name, r);
2700 adev->ip_blocks[i].status.late_initialized = true;
2703 r = amdgpu_ras_late_init(adev);
2705 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2709 amdgpu_ras_set_error_query_ready(adev, true);
2711 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2712 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2714 amdgpu_device_fill_reset_magic(adev);
2716 r = amdgpu_device_enable_mgpu_fan_boost();
2718 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2720 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2721 if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2722 adev->asic_type == CHIP_ALDEBARAN ))
2723 amdgpu_dpm_handle_passthrough_sbr(adev, true);
2725 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2726 mutex_lock(&mgpu_info.mutex);
2729 * Reset device p-state to low as this was booted with high.
2731 * This should be performed only after all devices from the same
2732 * hive get initialized.
2734 * However, it's unknown how many device in the hive in advance.
2735 * As this is counted one by one during devices initializations.
2737 * So, we wait for all XGMI interlinked devices initialized.
2738 * This may bring some delays as those devices may come from
2739 * different hives. But that should be OK.
2741 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2742 for (i = 0; i < mgpu_info.num_gpu; i++) {
2743 gpu_instance = &(mgpu_info.gpu_ins[i]);
2744 if (gpu_instance->adev->flags & AMD_IS_APU)
2747 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2748 AMDGPU_XGMI_PSTATE_MIN);
2750 DRM_ERROR("pstate setting failed (%d).\n", r);
2756 mutex_unlock(&mgpu_info.mutex);
2763 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2765 * @adev: amdgpu_device pointer
2767 * For ASICs need to disable SMC first
2769 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2773 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2776 for (i = 0; i < adev->num_ip_blocks; i++) {
2777 if (!adev->ip_blocks[i].status.hw)
2779 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2780 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2781 /* XXX handle errors */
2783 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2784 adev->ip_blocks[i].version->funcs->name, r);
2786 adev->ip_blocks[i].status.hw = false;
2792 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
2796 for (i = 0; i < adev->num_ip_blocks; i++) {
2797 if (!adev->ip_blocks[i].version->funcs->early_fini)
2800 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2802 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2803 adev->ip_blocks[i].version->funcs->name, r);
2807 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2808 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2810 amdgpu_amdkfd_suspend(adev, false);
2812 /* Workaroud for ASICs need to disable SMC first */
2813 amdgpu_device_smu_fini_early(adev);
2815 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2816 if (!adev->ip_blocks[i].status.hw)
2819 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2820 /* XXX handle errors */
2822 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2823 adev->ip_blocks[i].version->funcs->name, r);
2826 adev->ip_blocks[i].status.hw = false;
2829 if (amdgpu_sriov_vf(adev)) {
2830 if (amdgpu_virt_release_full_gpu(adev, false))
2831 DRM_ERROR("failed to release exclusive mode on fini\n");
2838 * amdgpu_device_ip_fini - run fini for hardware IPs
2840 * @adev: amdgpu_device pointer
2842 * Main teardown pass for hardware IPs. The list of all the hardware
2843 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2844 * are run. hw_fini tears down the hardware associated with each IP
2845 * and sw_fini tears down any software state associated with each IP.
2846 * Returns 0 on success, negative error code on failure.
2848 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2852 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2853 amdgpu_virt_release_ras_err_handler_data(adev);
2855 if (adev->gmc.xgmi.num_physical_nodes > 1)
2856 amdgpu_xgmi_remove_device(adev);
2858 amdgpu_amdkfd_device_fini_sw(adev);
2860 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2861 if (!adev->ip_blocks[i].status.sw)
2864 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2865 amdgpu_ucode_free_bo(adev);
2866 amdgpu_free_static_csa(&adev->virt.csa_obj);
2867 amdgpu_device_wb_fini(adev);
2868 amdgpu_device_vram_scratch_fini(adev);
2869 amdgpu_ib_pool_fini(adev);
2872 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
2873 /* XXX handle errors */
2875 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2876 adev->ip_blocks[i].version->funcs->name, r);
2878 adev->ip_blocks[i].status.sw = false;
2879 adev->ip_blocks[i].status.valid = false;
2882 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2883 if (!adev->ip_blocks[i].status.late_initialized)
2885 if (adev->ip_blocks[i].version->funcs->late_fini)
2886 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2887 adev->ip_blocks[i].status.late_initialized = false;
2890 amdgpu_ras_fini(adev);
2896 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2898 * @work: work_struct.
2900 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2902 struct amdgpu_device *adev =
2903 container_of(work, struct amdgpu_device, delayed_init_work.work);
2906 r = amdgpu_ib_ring_tests(adev);
2908 DRM_ERROR("ib ring test failed (%d).\n", r);
2911 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2913 struct amdgpu_device *adev =
2914 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2916 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2917 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2919 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2920 adev->gfx.gfx_off_state = true;
2924 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2926 * @adev: amdgpu_device pointer
2928 * Main suspend function for hardware IPs. The list of all the hardware
2929 * IPs that make up the asic is walked, clockgating is disabled and the
2930 * suspend callbacks are run. suspend puts the hardware and software state
2931 * in each IP into a state suitable for suspend.
2932 * Returns 0 on success, negative error code on failure.
2934 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2938 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2939 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2941 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2942 if (!adev->ip_blocks[i].status.valid)
2945 /* displays are handled separately */
2946 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2949 /* XXX handle errors */
2950 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2951 /* XXX handle errors */
2953 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2954 adev->ip_blocks[i].version->funcs->name, r);
2958 adev->ip_blocks[i].status.hw = false;
2965 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2967 * @adev: amdgpu_device pointer
2969 * Main suspend function for hardware IPs. The list of all the hardware
2970 * IPs that make up the asic is walked, clockgating is disabled and the
2971 * suspend callbacks are run. suspend puts the hardware and software state
2972 * in each IP into a state suitable for suspend.
2973 * Returns 0 on success, negative error code on failure.
2975 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
2980 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
2982 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2983 if (!adev->ip_blocks[i].status.valid)
2985 /* displays are handled in phase1 */
2986 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2988 /* PSP lost connection when err_event_athub occurs */
2989 if (amdgpu_ras_intr_triggered() &&
2990 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2991 adev->ip_blocks[i].status.hw = false;
2995 /* skip unnecessary suspend if we do not initialize them yet */
2996 if (adev->gmc.xgmi.pending_reset &&
2997 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2998 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2999 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3000 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
3001 adev->ip_blocks[i].status.hw = false;
3005 /* skip suspend of gfx and psp for S0ix
3006 * gfx is in gfxoff state, so on resume it will exit gfxoff just
3007 * like at runtime. PSP is also part of the always on hardware
3008 * so no need to suspend it.
3010 if (adev->in_s0ix &&
3011 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3012 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
3015 /* XXX handle errors */
3016 r = adev->ip_blocks[i].version->funcs->suspend(adev);
3017 /* XXX handle errors */
3019 DRM_ERROR("suspend of IP block <%s> failed %d\n",
3020 adev->ip_blocks[i].version->funcs->name, r);
3022 adev->ip_blocks[i].status.hw = false;
3023 /* handle putting the SMC in the appropriate state */
3024 if(!amdgpu_sriov_vf(adev)){
3025 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3026 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3028 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3029 adev->mp1_state, r);
3040 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3042 * @adev: amdgpu_device pointer
3044 * Main suspend function for hardware IPs. The list of all the hardware
3045 * IPs that make up the asic is walked, clockgating is disabled and the
3046 * suspend callbacks are run. suspend puts the hardware and software state
3047 * in each IP into a state suitable for suspend.
3048 * Returns 0 on success, negative error code on failure.
3050 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3054 if (amdgpu_sriov_vf(adev)) {
3055 amdgpu_virt_fini_data_exchange(adev);
3056 amdgpu_virt_request_full_gpu(adev, false);
3059 r = amdgpu_device_ip_suspend_phase1(adev);
3062 r = amdgpu_device_ip_suspend_phase2(adev);
3064 if (amdgpu_sriov_vf(adev))
3065 amdgpu_virt_release_full_gpu(adev, false);
3070 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3074 static enum amd_ip_block_type ip_order[] = {
3075 AMD_IP_BLOCK_TYPE_GMC,
3076 AMD_IP_BLOCK_TYPE_COMMON,
3077 AMD_IP_BLOCK_TYPE_PSP,
3078 AMD_IP_BLOCK_TYPE_IH,
3081 for (i = 0; i < adev->num_ip_blocks; i++) {
3083 struct amdgpu_ip_block *block;
3085 block = &adev->ip_blocks[i];
3086 block->status.hw = false;
3088 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3090 if (block->version->type != ip_order[j] ||
3091 !block->status.valid)
3094 r = block->version->funcs->hw_init(adev);
3095 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3098 block->status.hw = true;
3105 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3109 static enum amd_ip_block_type ip_order[] = {
3110 AMD_IP_BLOCK_TYPE_SMC,
3111 AMD_IP_BLOCK_TYPE_DCE,
3112 AMD_IP_BLOCK_TYPE_GFX,
3113 AMD_IP_BLOCK_TYPE_SDMA,
3114 AMD_IP_BLOCK_TYPE_UVD,
3115 AMD_IP_BLOCK_TYPE_VCE,
3116 AMD_IP_BLOCK_TYPE_VCN
3119 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3121 struct amdgpu_ip_block *block;
3123 for (j = 0; j < adev->num_ip_blocks; j++) {
3124 block = &adev->ip_blocks[j];
3126 if (block->version->type != ip_order[i] ||
3127 !block->status.valid ||
3131 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3132 r = block->version->funcs->resume(adev);
3134 r = block->version->funcs->hw_init(adev);
3136 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3139 block->status.hw = true;
3147 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3149 * @adev: amdgpu_device pointer
3151 * First resume function for hardware IPs. The list of all the hardware
3152 * IPs that make up the asic is walked and the resume callbacks are run for
3153 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3154 * after a suspend and updates the software state as necessary. This
3155 * function is also used for restoring the GPU after a GPU reset.
3156 * Returns 0 on success, negative error code on failure.
3158 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
3162 for (i = 0; i < adev->num_ip_blocks; i++) {
3163 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3165 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3166 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3167 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
3169 r = adev->ip_blocks[i].version->funcs->resume(adev);
3171 DRM_ERROR("resume of IP block <%s> failed %d\n",
3172 adev->ip_blocks[i].version->funcs->name, r);
3175 adev->ip_blocks[i].status.hw = true;
3183 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3185 * @adev: amdgpu_device pointer
3187 * First resume function for hardware IPs. The list of all the hardware
3188 * IPs that make up the asic is walked and the resume callbacks are run for
3189 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3190 * functional state after a suspend and updates the software state as
3191 * necessary. This function is also used for restoring the GPU after a GPU
3193 * Returns 0 on success, negative error code on failure.
3195 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
3199 for (i = 0; i < adev->num_ip_blocks; i++) {
3200 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3202 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3203 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3204 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3205 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3207 r = adev->ip_blocks[i].version->funcs->resume(adev);
3209 DRM_ERROR("resume of IP block <%s> failed %d\n",
3210 adev->ip_blocks[i].version->funcs->name, r);
3213 adev->ip_blocks[i].status.hw = true;
3220 * amdgpu_device_ip_resume - run resume for hardware IPs
3222 * @adev: amdgpu_device pointer
3224 * Main resume function for hardware IPs. The hardware IPs
3225 * are split into two resume functions because they are
3226 * are also used in in recovering from a GPU reset and some additional
3227 * steps need to be take between them. In this case (S3/S4) they are
3229 * Returns 0 on success, negative error code on failure.
3231 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3235 r = amdgpu_amdkfd_resume_iommu(adev);
3239 r = amdgpu_device_ip_resume_phase1(adev);
3243 r = amdgpu_device_fw_loading(adev);
3247 r = amdgpu_device_ip_resume_phase2(adev);
3253 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3255 * @adev: amdgpu_device pointer
3257 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3259 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3261 if (amdgpu_sriov_vf(adev)) {
3262 if (adev->is_atom_fw) {
3263 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
3264 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3266 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3267 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3270 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3271 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3276 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3278 * @asic_type: AMD asic type
3280 * Check if there is DC (new modesetting infrastructre) support for an asic.
3281 * returns true if DC has support, false if not.
3283 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3285 switch (asic_type) {
3286 #ifdef CONFIG_DRM_AMDGPU_SI
3290 /* chips with no display hardware */
3292 #if defined(CONFIG_DRM_AMD_DC)
3298 * We have systems in the wild with these ASICs that require
3299 * LVDS and VGA support which is not supported with DC.
3301 * Fallback to the non-DC driver here by default so as not to
3302 * cause regressions.
3304 #if defined(CONFIG_DRM_AMD_DC_SI)
3305 return amdgpu_dc > 0;
3314 * We have systems in the wild with these ASICs that require
3315 * LVDS and VGA support which is not supported with DC.
3317 * Fallback to the non-DC driver here by default so as not to
3318 * cause regressions.
3320 return amdgpu_dc > 0;
3324 case CHIP_POLARIS10:
3325 case CHIP_POLARIS11:
3326 case CHIP_POLARIS12:
3333 #if defined(CONFIG_DRM_AMD_DC_DCN)
3339 case CHIP_CYAN_SKILLFISH:
3340 case CHIP_SIENNA_CICHLID:
3341 case CHIP_NAVY_FLOUNDER:
3342 case CHIP_DIMGREY_CAVEFISH:
3343 case CHIP_BEIGE_GOBY:
3345 case CHIP_YELLOW_CARP:
3348 return amdgpu_dc != 0;
3352 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3353 "but isn't supported by ASIC, ignoring\n");
3360 * amdgpu_device_has_dc_support - check if dc is supported
3362 * @adev: amdgpu_device pointer
3364 * Returns true for supported, false for not supported
3366 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3368 if (amdgpu_sriov_vf(adev) ||
3369 adev->enable_virtual_display ||
3370 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
3373 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3376 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3378 struct amdgpu_device *adev =
3379 container_of(__work, struct amdgpu_device, xgmi_reset_work);
3380 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3382 /* It's a bug to not have a hive within this function */
3387 * Use task barrier to synchronize all xgmi reset works across the
3388 * hive. task_barrier_enter and task_barrier_exit will block
3389 * until all the threads running the xgmi reset works reach
3390 * those points. task_barrier_full will do both blocks.
3392 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3394 task_barrier_enter(&hive->tb);
3395 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3397 if (adev->asic_reset_res)
3400 task_barrier_exit(&hive->tb);
3401 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3403 if (adev->asic_reset_res)
3406 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3407 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3408 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
3411 task_barrier_full(&hive->tb);
3412 adev->asic_reset_res = amdgpu_asic_reset(adev);
3416 if (adev->asic_reset_res)
3417 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3418 adev->asic_reset_res, adev_to_drm(adev)->unique);
3419 amdgpu_put_xgmi_hive(hive);
3422 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3424 char *input = amdgpu_lockup_timeout;
3425 char *timeout_setting = NULL;
3431 * By default timeout for non compute jobs is 10000
3432 * and 60000 for compute jobs.
3433 * In SR-IOV or passthrough mode, timeout for compute
3434 * jobs are 60000 by default.
3436 adev->gfx_timeout = msecs_to_jiffies(10000);
3437 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3438 if (amdgpu_sriov_vf(adev))
3439 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3440 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3442 adev->compute_timeout = msecs_to_jiffies(60000);
3444 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3445 while ((timeout_setting = strsep(&input, ",")) &&
3446 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3447 ret = kstrtol(timeout_setting, 0, &timeout);
3454 } else if (timeout < 0) {
3455 timeout = MAX_SCHEDULE_TIMEOUT;
3456 dev_warn(adev->dev, "lockup timeout disabled");
3457 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3459 timeout = msecs_to_jiffies(timeout);
3464 adev->gfx_timeout = timeout;
3467 adev->compute_timeout = timeout;
3470 adev->sdma_timeout = timeout;
3473 adev->video_timeout = timeout;
3480 * There is only one value specified and
3481 * it should apply to all non-compute jobs.
3484 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3485 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3486 adev->compute_timeout = adev->gfx_timeout;
3494 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3496 * @adev: amdgpu_device pointer
3498 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3500 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3502 struct iommu_domain *domain;
3504 domain = iommu_get_domain_for_dev(adev->dev);
3505 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3506 adev->ram_is_direct_mapped = true;
3509 static const struct attribute *amdgpu_dev_attributes[] = {
3510 &dev_attr_product_name.attr,
3511 &dev_attr_product_number.attr,
3512 &dev_attr_serial_number.attr,
3513 &dev_attr_pcie_replay_count.attr,
3518 * amdgpu_device_init - initialize the driver
3520 * @adev: amdgpu_device pointer
3521 * @flags: driver flags
3523 * Initializes the driver info and hw (all asics).
3524 * Returns 0 for success or an error on failure.
3525 * Called at driver startup.
3527 int amdgpu_device_init(struct amdgpu_device *adev,
3530 struct drm_device *ddev = adev_to_drm(adev);
3531 struct pci_dev *pdev = adev->pdev;
3536 adev->shutdown = false;
3537 adev->flags = flags;
3539 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3540 adev->asic_type = amdgpu_force_asic_type;
3542 adev->asic_type = flags & AMD_ASIC_MASK;
3544 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3545 if (amdgpu_emu_mode == 1)
3546 adev->usec_timeout *= 10;
3547 adev->gmc.gart_size = 512 * 1024 * 1024;
3548 adev->accel_working = false;
3549 adev->num_rings = 0;
3550 adev->mman.buffer_funcs = NULL;
3551 adev->mman.buffer_funcs_ring = NULL;
3552 adev->vm_manager.vm_pte_funcs = NULL;
3553 adev->vm_manager.vm_pte_num_scheds = 0;
3554 adev->gmc.gmc_funcs = NULL;
3555 adev->harvest_ip_mask = 0x0;
3556 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3557 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
3559 adev->smc_rreg = &amdgpu_invalid_rreg;
3560 adev->smc_wreg = &amdgpu_invalid_wreg;
3561 adev->pcie_rreg = &amdgpu_invalid_rreg;
3562 adev->pcie_wreg = &amdgpu_invalid_wreg;
3563 adev->pciep_rreg = &amdgpu_invalid_rreg;
3564 adev->pciep_wreg = &amdgpu_invalid_wreg;
3565 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3566 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
3567 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3568 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3569 adev->didt_rreg = &amdgpu_invalid_rreg;
3570 adev->didt_wreg = &amdgpu_invalid_wreg;
3571 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3572 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
3573 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3574 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3576 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3577 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3578 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
3580 /* mutex initialization are all done here so we
3581 * can recall function without having locking issues */
3582 mutex_init(&adev->firmware.mutex);
3583 mutex_init(&adev->pm.mutex);
3584 mutex_init(&adev->gfx.gpu_clock_mutex);
3585 mutex_init(&adev->srbm_mutex);
3586 mutex_init(&adev->gfx.pipe_reserve_mutex);
3587 mutex_init(&adev->gfx.gfx_off_mutex);
3588 mutex_init(&adev->grbm_idx_mutex);
3589 mutex_init(&adev->mn_lock);
3590 mutex_init(&adev->virt.vf_errors.lock);
3591 hash_init(adev->mn_hash);
3592 mutex_init(&adev->psp.mutex);
3593 mutex_init(&adev->notifier_lock);
3594 mutex_init(&adev->pm.stable_pstate_ctx_lock);
3595 mutex_init(&adev->benchmark_mutex);
3597 amdgpu_device_init_apu_flags(adev);
3599 r = amdgpu_device_check_arguments(adev);
3603 spin_lock_init(&adev->mmio_idx_lock);
3604 spin_lock_init(&adev->smc_idx_lock);
3605 spin_lock_init(&adev->pcie_idx_lock);
3606 spin_lock_init(&adev->uvd_ctx_idx_lock);
3607 spin_lock_init(&adev->didt_idx_lock);
3608 spin_lock_init(&adev->gc_cac_idx_lock);
3609 spin_lock_init(&adev->se_cac_idx_lock);
3610 spin_lock_init(&adev->audio_endpt_idx_lock);
3611 spin_lock_init(&adev->mm_stats.lock);
3613 INIT_LIST_HEAD(&adev->shadow_list);
3614 mutex_init(&adev->shadow_list_lock);
3616 INIT_LIST_HEAD(&adev->reset_list);
3618 INIT_LIST_HEAD(&adev->ras_list);
3620 INIT_DELAYED_WORK(&adev->delayed_init_work,
3621 amdgpu_device_delayed_init_work_handler);
3622 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3623 amdgpu_device_delay_enable_gfx_off);
3625 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3627 adev->gfx.gfx_off_req_count = 1;
3628 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3630 atomic_set(&adev->throttling_logging_enabled, 1);
3632 * If throttling continues, logging will be performed every minute
3633 * to avoid log flooding. "-1" is subtracted since the thermal
3634 * throttling interrupt comes every second. Thus, the total logging
3635 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3636 * for throttling interrupt) = 60 seconds.
3638 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3639 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3641 /* Registers mapping */
3642 /* TODO: block userspace mapping of io register */
3643 if (adev->asic_type >= CHIP_BONAIRE) {
3644 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3645 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3647 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3648 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3651 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3652 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3654 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3655 if (adev->rmmio == NULL) {
3658 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3659 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3661 amdgpu_device_get_pcie_info(adev);
3664 DRM_INFO("MCBP is enabled\n");
3666 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
3667 adev->enable_mes = true;
3670 * Reset domain needs to be present early, before XGMI hive discovered
3671 * (if any) and intitialized to use reset sem and in_gpu reset flag
3672 * early on during init and before calling to RREG32.
3674 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3675 if (!adev->reset_domain)
3678 /* detect hw virtualization here */
3679 amdgpu_detect_virtualization(adev);
3681 r = amdgpu_device_get_job_timeout_settings(adev);
3683 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3687 /* early init functions */
3688 r = amdgpu_device_ip_early_init(adev);
3692 amdgpu_gmc_noretry_set(adev);
3693 /* Need to get xgmi info early to decide the reset behavior*/
3694 if (adev->gmc.xgmi.supported) {
3695 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3700 /* enable PCIE atomic ops */
3701 if (amdgpu_sriov_vf(adev))
3702 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3703 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_enabled_flags ==
3704 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3706 adev->have_atomics_support =
3707 !pci_enable_atomic_ops_to_root(adev->pdev,
3708 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3709 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3710 if (!adev->have_atomics_support)
3711 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3713 /* doorbell bar mapping and doorbell index init*/
3714 amdgpu_device_doorbell_init(adev);
3716 if (amdgpu_emu_mode == 1) {
3717 /* post the asic on emulation mode */
3718 emu_soc_asic_init(adev);
3719 goto fence_driver_init;
3722 amdgpu_reset_init(adev);
3724 /* detect if we are with an SRIOV vbios */
3725 amdgpu_device_detect_sriov_bios(adev);
3727 /* check if we need to reset the asic
3728 * E.g., driver was not cleanly unloaded previously, etc.
3730 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3731 if (adev->gmc.xgmi.num_physical_nodes) {
3732 dev_info(adev->dev, "Pending hive reset.\n");
3733 adev->gmc.xgmi.pending_reset = true;
3734 /* Only need to init necessary block for SMU to handle the reset */
3735 for (i = 0; i < adev->num_ip_blocks; i++) {
3736 if (!adev->ip_blocks[i].status.valid)
3738 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3739 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3740 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3741 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3742 DRM_DEBUG("IP %s disabled for hw_init.\n",
3743 adev->ip_blocks[i].version->funcs->name);
3744 adev->ip_blocks[i].status.hw = true;
3748 r = amdgpu_asic_reset(adev);
3750 dev_err(adev->dev, "asic reset on init failed\n");
3756 pci_enable_pcie_error_reporting(adev->pdev);
3758 /* Post card if necessary */
3759 if (amdgpu_device_need_post(adev)) {
3761 dev_err(adev->dev, "no vBIOS found\n");
3765 DRM_INFO("GPU posting now...\n");
3766 r = amdgpu_device_asic_init(adev);
3768 dev_err(adev->dev, "gpu post error!\n");
3773 if (adev->is_atom_fw) {
3774 /* Initialize clocks */
3775 r = amdgpu_atomfirmware_get_clock_info(adev);
3777 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
3778 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3782 /* Initialize clocks */
3783 r = amdgpu_atombios_get_clock_info(adev);
3785 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
3786 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3789 /* init i2c buses */
3790 if (!amdgpu_device_has_dc_support(adev))
3791 amdgpu_atombios_i2c_init(adev);
3796 r = amdgpu_fence_driver_sw_init(adev);
3798 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
3799 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3803 /* init the mode config */
3804 drm_mode_config_init(adev_to_drm(adev));
3806 r = amdgpu_device_ip_init(adev);
3808 /* failed in exclusive mode due to timeout */
3809 if (amdgpu_sriov_vf(adev) &&
3810 !amdgpu_sriov_runtime(adev) &&
3811 amdgpu_virt_mmio_blocked(adev) &&
3812 !amdgpu_virt_wait_reset(adev)) {
3813 dev_err(adev->dev, "VF exclusive mode timeout\n");
3814 /* Don't send request since VF is inactive. */
3815 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3816 adev->virt.ops = NULL;
3818 goto release_ras_con;
3820 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
3821 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3822 goto release_ras_con;
3825 amdgpu_fence_driver_hw_init(adev);
3828 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
3829 adev->gfx.config.max_shader_engines,
3830 adev->gfx.config.max_sh_per_se,
3831 adev->gfx.config.max_cu_per_sh,
3832 adev->gfx.cu_info.number);
3834 adev->accel_working = true;
3836 amdgpu_vm_check_compute_bug(adev);
3838 /* Initialize the buffer migration limit. */
3839 if (amdgpu_moverate >= 0)
3840 max_MBps = amdgpu_moverate;
3842 max_MBps = 8; /* Allow 8 MB/s. */
3843 /* Get a log2 for easy divisions. */
3844 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3846 r = amdgpu_pm_sysfs_init(adev);
3848 adev->pm_sysfs_en = false;
3849 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3851 adev->pm_sysfs_en = true;
3853 r = amdgpu_ucode_sysfs_init(adev);
3855 adev->ucode_sysfs_en = false;
3856 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3858 adev->ucode_sysfs_en = true;
3861 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3862 * Otherwise the mgpu fan boost feature will be skipped due to the
3863 * gpu instance is counted less.
3865 amdgpu_register_gpu_instance(adev);
3867 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3868 * explicit gating rather than handling it automatically.
3870 if (!adev->gmc.xgmi.pending_reset) {
3871 r = amdgpu_device_ip_late_init(adev);
3873 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3874 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3875 goto release_ras_con;
3878 amdgpu_ras_resume(adev);
3879 queue_delayed_work(system_wq, &adev->delayed_init_work,
3880 msecs_to_jiffies(AMDGPU_RESUME_MS));
3883 if (amdgpu_sriov_vf(adev))
3884 flush_delayed_work(&adev->delayed_init_work);
3886 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3888 dev_err(adev->dev, "Could not create amdgpu device attr\n");
3890 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3891 r = amdgpu_pmu_init(adev);
3893 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3895 /* Have stored pci confspace at hand for restore in sudden PCI error */
3896 if (amdgpu_device_cache_pci_state(adev->pdev))
3897 pci_restore_state(pdev);
3899 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3900 /* this will fail for cards that aren't VGA class devices, just
3902 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3903 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
3905 if (amdgpu_device_supports_px(ddev)) {
3907 vga_switcheroo_register_client(adev->pdev,
3908 &amdgpu_switcheroo_ops, px);
3909 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3912 if (adev->gmc.xgmi.pending_reset)
3913 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3914 msecs_to_jiffies(AMDGPU_RESUME_MS));
3916 amdgpu_device_check_iommu_direct_map(adev);
3921 amdgpu_release_ras_context(adev);
3924 amdgpu_vf_error_trans_all(adev);
3929 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3932 /* Clear all CPU mappings pointing to this device */
3933 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3935 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3936 amdgpu_device_doorbell_fini(adev);
3938 iounmap(adev->rmmio);
3940 if (adev->mman.aper_base_kaddr)
3941 iounmap(adev->mman.aper_base_kaddr);
3942 adev->mman.aper_base_kaddr = NULL;
3944 /* Memory manager related */
3945 if (!adev->gmc.xgmi.connected_to_cpu) {
3946 arch_phys_wc_del(adev->gmc.vram_mtrr);
3947 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3952 * amdgpu_device_fini_hw - tear down the driver
3954 * @adev: amdgpu_device pointer
3956 * Tear down the driver info (all asics).
3957 * Called at driver shutdown.
3959 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
3961 dev_info(adev->dev, "amdgpu: finishing device.\n");
3962 flush_delayed_work(&adev->delayed_init_work);
3963 if (adev->mman.initialized) {
3964 flush_delayed_work(&adev->mman.bdev.wq);
3965 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3967 adev->shutdown = true;
3969 /* make sure IB test finished before entering exclusive mode
3970 * to avoid preemption on IB test
3972 if (amdgpu_sriov_vf(adev)) {
3973 amdgpu_virt_request_full_gpu(adev, false);
3974 amdgpu_virt_fini_data_exchange(adev);
3977 /* disable all interrupts */
3978 amdgpu_irq_disable_all(adev);
3979 if (adev->mode_info.mode_config_initialized){
3980 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
3981 drm_helper_force_disable_all(adev_to_drm(adev));
3983 drm_atomic_helper_shutdown(adev_to_drm(adev));
3985 amdgpu_fence_driver_hw_fini(adev);
3987 if (adev->pm_sysfs_en)
3988 amdgpu_pm_sysfs_fini(adev);
3989 if (adev->ucode_sysfs_en)
3990 amdgpu_ucode_sysfs_fini(adev);
3991 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3993 /* disable ras feature must before hw fini */
3994 amdgpu_ras_pre_fini(adev);
3996 amdgpu_device_ip_fini_early(adev);
3998 amdgpu_irq_fini_hw(adev);
4000 if (adev->mman.initialized)
4001 ttm_device_clear_dma_mappings(&adev->mman.bdev);
4003 amdgpu_gart_dummy_page_fini(adev);
4005 if (drm_dev_is_unplugged(adev_to_drm(adev)))
4006 amdgpu_device_unmap_mmio(adev);
4010 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4014 amdgpu_fence_driver_sw_fini(adev);
4015 amdgpu_device_ip_fini(adev);
4016 release_firmware(adev->firmware.gpu_info_fw);
4017 adev->firmware.gpu_info_fw = NULL;
4018 adev->accel_working = false;
4020 amdgpu_reset_fini(adev);
4022 /* free i2c buses */
4023 if (!amdgpu_device_has_dc_support(adev))
4024 amdgpu_i2c_fini(adev);
4026 if (amdgpu_emu_mode != 1)
4027 amdgpu_atombios_fini(adev);
4031 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
4032 vga_switcheroo_unregister_client(adev->pdev);
4033 vga_switcheroo_fini_domain_pm_ops(adev->dev);
4035 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4036 vga_client_unregister(adev->pdev);
4038 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4040 iounmap(adev->rmmio);
4042 amdgpu_device_doorbell_fini(adev);
4046 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4047 amdgpu_pmu_fini(adev);
4048 if (adev->mman.discovery_bin)
4049 amdgpu_discovery_fini(adev);
4051 amdgpu_reset_put_reset_domain(adev->reset_domain);
4052 adev->reset_domain = NULL;
4054 kfree(adev->pci_state);
4059 * amdgpu_device_evict_resources - evict device resources
4060 * @adev: amdgpu device object
4062 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4063 * of the vram memory type. Mainly used for evicting device resources
4067 static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
4069 /* No need to evict vram on APUs for suspend to ram or s2idle */
4070 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4073 if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
4074 DRM_WARN("evicting device resources failed\n");
4082 * amdgpu_device_suspend - initiate device suspend
4084 * @dev: drm dev pointer
4085 * @fbcon : notify the fbdev of suspend
4087 * Puts the hw in the suspend state (all asics).
4088 * Returns 0 for success or an error on failure.
4089 * Called at driver suspend.
4091 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
4093 struct amdgpu_device *adev = drm_to_adev(dev);
4095 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4098 adev->in_suspend = true;
4100 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4101 DRM_WARN("smart shift update failed\n");
4103 drm_kms_helper_poll_disable(dev);
4106 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4108 cancel_delayed_work_sync(&adev->delayed_init_work);
4110 amdgpu_ras_suspend(adev);
4112 amdgpu_device_ip_suspend_phase1(adev);
4115 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4117 amdgpu_device_evict_resources(adev);
4119 amdgpu_fence_driver_hw_fini(adev);
4121 amdgpu_device_ip_suspend_phase2(adev);
4127 * amdgpu_device_resume - initiate device resume
4129 * @dev: drm dev pointer
4130 * @fbcon : notify the fbdev of resume
4132 * Bring the hw back to operating state (all asics).
4133 * Returns 0 for success or an error on failure.
4134 * Called at driver resume.
4136 int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
4138 struct amdgpu_device *adev = drm_to_adev(dev);
4141 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4145 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
4148 if (amdgpu_device_need_post(adev)) {
4149 r = amdgpu_device_asic_init(adev);
4151 dev_err(adev->dev, "amdgpu asic init failed\n");
4154 r = amdgpu_device_ip_resume(adev);
4156 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4159 amdgpu_fence_driver_hw_init(adev);
4161 r = amdgpu_device_ip_late_init(adev);
4165 queue_delayed_work(system_wq, &adev->delayed_init_work,
4166 msecs_to_jiffies(AMDGPU_RESUME_MS));
4168 if (!adev->in_s0ix) {
4169 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4174 /* Make sure IB tests flushed */
4175 flush_delayed_work(&adev->delayed_init_work);
4178 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
4180 drm_kms_helper_poll_enable(dev);
4182 amdgpu_ras_resume(adev);
4185 * Most of the connector probing functions try to acquire runtime pm
4186 * refs to ensure that the GPU is powered on when connector polling is
4187 * performed. Since we're calling this from a runtime PM callback,
4188 * trying to acquire rpm refs will cause us to deadlock.
4190 * Since we're guaranteed to be holding the rpm lock, it's safe to
4191 * temporarily disable the rpm helpers so this doesn't deadlock us.
4194 dev->dev->power.disable_depth++;
4196 if (!amdgpu_device_has_dc_support(adev))
4197 drm_helper_hpd_irq_event(dev);
4199 drm_kms_helper_hotplug_event(dev);
4201 dev->dev->power.disable_depth--;
4203 adev->in_suspend = false;
4205 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4206 DRM_WARN("smart shift update failed\n");
4212 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4214 * @adev: amdgpu_device pointer
4216 * The list of all the hardware IPs that make up the asic is walked and
4217 * the check_soft_reset callbacks are run. check_soft_reset determines
4218 * if the asic is still hung or not.
4219 * Returns true if any of the IPs are still in a hung state, false if not.
4221 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4224 bool asic_hang = false;
4226 if (amdgpu_sriov_vf(adev))
4229 if (amdgpu_asic_need_full_reset(adev))
4232 for (i = 0; i < adev->num_ip_blocks; i++) {
4233 if (!adev->ip_blocks[i].status.valid)
4235 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4236 adev->ip_blocks[i].status.hang =
4237 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4238 if (adev->ip_blocks[i].status.hang) {
4239 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4247 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4249 * @adev: amdgpu_device pointer
4251 * The list of all the hardware IPs that make up the asic is walked and the
4252 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4253 * handles any IP specific hardware or software state changes that are
4254 * necessary for a soft reset to succeed.
4255 * Returns 0 on success, negative error code on failure.
4257 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4261 for (i = 0; i < adev->num_ip_blocks; i++) {
4262 if (!adev->ip_blocks[i].status.valid)
4264 if (adev->ip_blocks[i].status.hang &&
4265 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4266 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4276 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4278 * @adev: amdgpu_device pointer
4280 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4281 * reset is necessary to recover.
4282 * Returns true if a full asic reset is required, false if not.
4284 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4288 if (amdgpu_asic_need_full_reset(adev))
4291 for (i = 0; i < adev->num_ip_blocks; i++) {
4292 if (!adev->ip_blocks[i].status.valid)
4294 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4295 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4296 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4297 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4298 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4299 if (adev->ip_blocks[i].status.hang) {
4300 dev_info(adev->dev, "Some block need full reset!\n");
4309 * amdgpu_device_ip_soft_reset - do a soft reset
4311 * @adev: amdgpu_device pointer
4313 * The list of all the hardware IPs that make up the asic is walked and the
4314 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4315 * IP specific hardware or software state changes that are necessary to soft
4317 * Returns 0 on success, negative error code on failure.
4319 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4323 for (i = 0; i < adev->num_ip_blocks; i++) {
4324 if (!adev->ip_blocks[i].status.valid)
4326 if (adev->ip_blocks[i].status.hang &&
4327 adev->ip_blocks[i].version->funcs->soft_reset) {
4328 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4338 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4340 * @adev: amdgpu_device pointer
4342 * The list of all the hardware IPs that make up the asic is walked and the
4343 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4344 * handles any IP specific hardware or software state changes that are
4345 * necessary after the IP has been soft reset.
4346 * Returns 0 on success, negative error code on failure.
4348 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4352 for (i = 0; i < adev->num_ip_blocks; i++) {
4353 if (!adev->ip_blocks[i].status.valid)
4355 if (adev->ip_blocks[i].status.hang &&
4356 adev->ip_blocks[i].version->funcs->post_soft_reset)
4357 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4366 * amdgpu_device_recover_vram - Recover some VRAM contents
4368 * @adev: amdgpu_device pointer
4370 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4371 * restore things like GPUVM page tables after a GPU reset where
4372 * the contents of VRAM might be lost.
4375 * 0 on success, negative error code on failure.
4377 static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4379 struct dma_fence *fence = NULL, *next = NULL;
4380 struct amdgpu_bo *shadow;
4381 struct amdgpu_bo_vm *vmbo;
4384 if (amdgpu_sriov_runtime(adev))
4385 tmo = msecs_to_jiffies(8000);
4387 tmo = msecs_to_jiffies(100);
4389 dev_info(adev->dev, "recover vram bo from shadow start\n");
4390 mutex_lock(&adev->shadow_list_lock);
4391 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4393 /* No need to recover an evicted BO */
4394 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4395 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4396 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4399 r = amdgpu_bo_restore_shadow(shadow, &next);
4404 tmo = dma_fence_wait_timeout(fence, false, tmo);
4405 dma_fence_put(fence);
4410 } else if (tmo < 0) {
4418 mutex_unlock(&adev->shadow_list_lock);
4421 tmo = dma_fence_wait_timeout(fence, false, tmo);
4422 dma_fence_put(fence);
4424 if (r < 0 || tmo <= 0) {
4425 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4429 dev_info(adev->dev, "recover vram bo from shadow done\n");
4435 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4437 * @adev: amdgpu_device pointer
4438 * @from_hypervisor: request from hypervisor
4440 * do VF FLR and reinitialize Asic
4441 * return 0 means succeeded otherwise failed
4443 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4444 bool from_hypervisor)
4447 struct amdgpu_hive_info *hive = NULL;
4448 int retry_limit = 0;
4451 amdgpu_amdkfd_pre_reset(adev);
4453 amdgpu_amdkfd_pre_reset(adev);
4455 if (from_hypervisor)
4456 r = amdgpu_virt_request_full_gpu(adev, true);
4458 r = amdgpu_virt_reset_gpu(adev);
4462 /* Resume IP prior to SMC */
4463 r = amdgpu_device_ip_reinit_early_sriov(adev);
4467 amdgpu_virt_init_data_exchange(adev);
4469 r = amdgpu_device_fw_loading(adev);
4473 /* now we are okay to resume SMC/CP/SDMA */
4474 r = amdgpu_device_ip_reinit_late_sriov(adev);
4478 hive = amdgpu_get_xgmi_hive(adev);
4479 /* Update PSP FW topology after reset */
4480 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4481 r = amdgpu_xgmi_update_topology(hive, adev);
4484 amdgpu_put_xgmi_hive(hive);
4487 amdgpu_irq_gpu_reset_resume_helper(adev);
4488 r = amdgpu_ib_ring_tests(adev);
4489 amdgpu_amdkfd_post_reset(adev);
4493 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4494 amdgpu_inc_vram_lost(adev);
4495 r = amdgpu_device_recover_vram(adev);
4497 amdgpu_virt_release_full_gpu(adev, true);
4499 if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4500 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4504 DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4511 * amdgpu_device_has_job_running - check if there is any job in mirror list
4513 * @adev: amdgpu_device pointer
4515 * check if there is any job in mirror list
4517 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4520 struct drm_sched_job *job;
4522 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4523 struct amdgpu_ring *ring = adev->rings[i];
4525 if (!ring || !ring->sched.thread)
4528 spin_lock(&ring->sched.job_list_lock);
4529 job = list_first_entry_or_null(&ring->sched.pending_list,
4530 struct drm_sched_job, list);
4531 spin_unlock(&ring->sched.job_list_lock);
4539 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4541 * @adev: amdgpu_device pointer
4543 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4546 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4548 if (!amdgpu_device_ip_check_soft_reset(adev)) {
4549 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
4553 if (amdgpu_gpu_recovery == 0)
4556 if (amdgpu_sriov_vf(adev))
4559 if (amdgpu_gpu_recovery == -1) {
4560 switch (adev->asic_type) {
4561 #ifdef CONFIG_DRM_AMDGPU_SI
4568 #ifdef CONFIG_DRM_AMDGPU_CIK
4575 case CHIP_CYAN_SKILLFISH:
4585 dev_info(adev->dev, "GPU recovery disabled.\n");
4589 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4594 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4596 dev_info(adev->dev, "GPU mode1 reset\n");
4599 pci_clear_master(adev->pdev);
4601 amdgpu_device_cache_pci_state(adev->pdev);
4603 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4604 dev_info(adev->dev, "GPU smu mode1 reset\n");
4605 ret = amdgpu_dpm_mode1_reset(adev);
4607 dev_info(adev->dev, "GPU psp mode1 reset\n");
4608 ret = psp_gpu_reset(adev);
4612 dev_err(adev->dev, "GPU mode1 reset failed\n");
4614 amdgpu_device_load_pci_state(adev->pdev);
4616 /* wait for asic to come out of reset */
4617 for (i = 0; i < adev->usec_timeout; i++) {
4618 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4620 if (memsize != 0xffffffff)
4625 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4629 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4630 struct amdgpu_reset_context *reset_context)
4633 struct amdgpu_job *job = NULL;
4634 bool need_full_reset =
4635 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4637 if (reset_context->reset_req_dev == adev)
4638 job = reset_context->job;
4640 if (amdgpu_sriov_vf(adev)) {
4641 /* stop the data exchange thread */
4642 amdgpu_virt_fini_data_exchange(adev);
4645 /* block all schedulers and reset given job's ring */
4646 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4647 struct amdgpu_ring *ring = adev->rings[i];
4649 if (!ring || !ring->sched.thread)
4652 /*clear job fence from fence drv to avoid force_completion
4653 *leave NULL and vm flush fence in fence drv */
4654 amdgpu_fence_driver_clear_job_fences(ring);
4656 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4657 amdgpu_fence_driver_force_completion(ring);
4661 drm_sched_increase_karma(&job->base);
4663 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4664 /* If reset handler not implemented, continue; otherwise return */
4670 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4671 if (!amdgpu_sriov_vf(adev)) {
4673 if (!need_full_reset)
4674 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4676 if (!need_full_reset) {
4677 amdgpu_device_ip_pre_soft_reset(adev);
4678 r = amdgpu_device_ip_soft_reset(adev);
4679 amdgpu_device_ip_post_soft_reset(adev);
4680 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4681 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4682 need_full_reset = true;
4686 if (need_full_reset)
4687 r = amdgpu_device_ip_suspend(adev);
4688 if (need_full_reset)
4689 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4691 clear_bit(AMDGPU_NEED_FULL_RESET,
4692 &reset_context->flags);
4698 static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4703 lockdep_assert_held(&adev->reset_domain->sem);
4706 for (i = 0; i < adev->num_regs; i++) {
4707 reg_value = RREG32(adev->reset_dump_reg_list[i]);
4708 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i], reg_value);
4714 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4715 struct amdgpu_reset_context *reset_context)
4717 struct amdgpu_device *tmp_adev = NULL;
4718 bool need_full_reset, skip_hw_reset, vram_lost = false;
4721 /* Try reset handler method first */
4722 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4724 amdgpu_reset_reg_dumps(tmp_adev);
4725 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4726 /* If reset handler not implemented, continue; otherwise return */
4732 /* Reset handler not implemented, use the default method */
4734 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4735 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4738 * ASIC reset has to be done on all XGMI hive nodes ASAP
4739 * to allow proper links negotiation in FW (within 1 sec)
4741 if (!skip_hw_reset && need_full_reset) {
4742 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4743 /* For XGMI run all resets in parallel to speed up the process */
4744 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4745 tmp_adev->gmc.xgmi.pending_reset = false;
4746 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4749 r = amdgpu_asic_reset(tmp_adev);
4752 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4753 r, adev_to_drm(tmp_adev)->unique);
4758 /* For XGMI wait for all resets to complete before proceed */
4760 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4761 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4762 flush_work(&tmp_adev->xgmi_reset_work);
4763 r = tmp_adev->asic_reset_res;
4771 if (!r && amdgpu_ras_intr_triggered()) {
4772 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4773 if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4774 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4775 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
4778 amdgpu_ras_intr_cleared();
4781 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4782 if (need_full_reset) {
4784 r = amdgpu_device_asic_init(tmp_adev);
4786 dev_warn(tmp_adev->dev, "asic atom init failed!");
4788 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4789 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4793 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4797 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4799 DRM_INFO("VRAM is lost due to GPU reset!\n");
4800 amdgpu_inc_vram_lost(tmp_adev);
4803 r = amdgpu_device_fw_loading(tmp_adev);
4807 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4812 amdgpu_device_fill_reset_magic(tmp_adev);
4815 * Add this ASIC as tracked as reset was already
4816 * complete successfully.
4818 amdgpu_register_gpu_instance(tmp_adev);
4820 if (!reset_context->hive &&
4821 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4822 amdgpu_xgmi_add_device(tmp_adev);
4824 r = amdgpu_device_ip_late_init(tmp_adev);
4828 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
4831 * The GPU enters bad state once faulty pages
4832 * by ECC has reached the threshold, and ras
4833 * recovery is scheduled next. So add one check
4834 * here to break recovery if it indeed exceeds
4835 * bad page threshold, and remind user to
4836 * retire this GPU or setting one bigger
4837 * bad_page_threshold value to fix this once
4838 * probing driver again.
4840 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4842 amdgpu_ras_resume(tmp_adev);
4848 /* Update PSP FW topology after reset */
4849 if (reset_context->hive &&
4850 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4851 r = amdgpu_xgmi_update_topology(
4852 reset_context->hive, tmp_adev);
4858 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4859 r = amdgpu_ib_ring_tests(tmp_adev);
4861 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
4862 need_full_reset = true;
4869 r = amdgpu_device_recover_vram(tmp_adev);
4871 tmp_adev->asic_reset_res = r;
4875 if (need_full_reset)
4876 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4878 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4882 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
4885 switch (amdgpu_asic_reset_method(adev)) {
4886 case AMD_RESET_METHOD_MODE1:
4887 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4889 case AMD_RESET_METHOD_MODE2:
4890 adev->mp1_state = PP_MP1_STATE_RESET;
4893 adev->mp1_state = PP_MP1_STATE_NONE;
4898 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
4900 amdgpu_vf_error_trans_all(adev);
4901 adev->mp1_state = PP_MP1_STATE_NONE;
4904 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4906 struct pci_dev *p = NULL;
4908 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4909 adev->pdev->bus->number, 1);
4911 pm_runtime_enable(&(p->dev));
4912 pm_runtime_resume(&(p->dev));
4916 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4918 enum amd_reset_method reset_method;
4919 struct pci_dev *p = NULL;
4923 * For now, only BACO and mode1 reset are confirmed
4924 * to suffer the audio issue without proper suspended.
4926 reset_method = amdgpu_asic_reset_method(adev);
4927 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4928 (reset_method != AMD_RESET_METHOD_MODE1))
4931 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4932 adev->pdev->bus->number, 1);
4936 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4939 * If we cannot get the audio device autosuspend delay,
4940 * a fixed 4S interval will be used. Considering 3S is
4941 * the audio controller default autosuspend delay setting.
4942 * 4S used here is guaranteed to cover that.
4944 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
4946 while (!pm_runtime_status_suspended(&(p->dev))) {
4947 if (!pm_runtime_suspend(&(p->dev)))
4950 if (expires < ktime_get_mono_fast_ns()) {
4951 dev_warn(adev->dev, "failed to suspend display audio\n");
4952 /* TODO: abort the succeeding gpu reset? */
4957 pm_runtime_disable(&(p->dev));
4962 static void amdgpu_device_recheck_guilty_jobs(
4963 struct amdgpu_device *adev, struct list_head *device_list_handle,
4964 struct amdgpu_reset_context *reset_context)
4968 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4969 struct amdgpu_ring *ring = adev->rings[i];
4971 struct drm_sched_job *s_job;
4973 if (!ring || !ring->sched.thread)
4976 s_job = list_first_entry_or_null(&ring->sched.pending_list,
4977 struct drm_sched_job, list);
4981 /* clear job's guilty and depend the folowing step to decide the real one */
4982 drm_sched_reset_karma(s_job);
4983 /* for the real bad job, it will be resubmitted twice, adding a dma_fence_get
4984 * to make sure fence is balanced */
4985 dma_fence_get(s_job->s_fence->parent);
4986 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
4988 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
4989 if (ret == 0) { /* timeout */
4990 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
4991 ring->sched.name, s_job->id);
4994 drm_sched_increase_karma(s_job);
4997 if (amdgpu_sriov_vf(adev)) {
4998 amdgpu_virt_fini_data_exchange(adev);
4999 r = amdgpu_device_reset_sriov(adev, false);
5001 adev->asic_reset_res = r;
5003 clear_bit(AMDGPU_SKIP_HW_RESET,
5004 &reset_context->flags);
5005 r = amdgpu_do_asic_reset(device_list_handle,
5007 if (r && r == -EAGAIN)
5012 * add reset counter so that the following
5013 * resubmitted job could flush vmid
5015 atomic_inc(&adev->gpu_reset_counter);
5019 /* got the hw fence, signal finished fence */
5020 atomic_dec(ring->sched.score);
5021 dma_fence_put(s_job->s_fence->parent);
5022 dma_fence_get(&s_job->s_fence->finished);
5023 dma_fence_signal(&s_job->s_fence->finished);
5024 dma_fence_put(&s_job->s_fence->finished);
5026 /* remove node from list and free the job */
5027 spin_lock(&ring->sched.job_list_lock);
5028 list_del_init(&s_job->list);
5029 spin_unlock(&ring->sched.job_list_lock);
5030 ring->sched.ops->free_job(s_job);
5035 * amdgpu_device_gpu_recover_imp - reset the asic and recover scheduler
5037 * @adev: amdgpu_device pointer
5038 * @job: which job trigger hang
5040 * Attempt to reset the GPU if it has hung (all asics).
5041 * Attempt to do soft-reset or full-reset and reinitialize Asic
5042 * Returns 0 for success or an error on failure.
5045 int amdgpu_device_gpu_recover_imp(struct amdgpu_device *adev,
5046 struct amdgpu_job *job)
5048 struct list_head device_list, *device_list_handle = NULL;
5049 bool job_signaled = false;
5050 struct amdgpu_hive_info *hive = NULL;
5051 struct amdgpu_device *tmp_adev = NULL;
5053 bool need_emergency_restart = false;
5054 bool audio_suspended = false;
5055 int tmp_vram_lost_counter;
5056 struct amdgpu_reset_context reset_context;
5058 memset(&reset_context, 0, sizeof(reset_context));
5061 * Special case: RAS triggered and full reset isn't supported
5063 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5066 * Flush RAM to disk so that after reboot
5067 * the user can read log and see why the system rebooted.
5069 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5070 DRM_WARN("Emergency reboot.");
5073 emergency_restart();
5076 dev_info(adev->dev, "GPU %s begin!\n",
5077 need_emergency_restart ? "jobs stop":"reset");
5079 if (!amdgpu_sriov_vf(adev))
5080 hive = amdgpu_get_xgmi_hive(adev);
5082 mutex_lock(&hive->hive_lock);
5084 reset_context.method = AMD_RESET_METHOD_NONE;
5085 reset_context.reset_req_dev = adev;
5086 reset_context.job = job;
5087 reset_context.hive = hive;
5088 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5091 * Build list of devices to reset.
5092 * In case we are in XGMI hive mode, resort the device list
5093 * to put adev in the 1st position.
5095 INIT_LIST_HEAD(&device_list);
5096 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5097 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
5098 list_add_tail(&tmp_adev->reset_list, &device_list);
5099 if (!list_is_first(&adev->reset_list, &device_list))
5100 list_rotate_to_front(&adev->reset_list, &device_list);
5101 device_list_handle = &device_list;
5103 list_add_tail(&adev->reset_list, &device_list);
5104 device_list_handle = &device_list;
5107 /* We need to lock reset domain only once both for XGMI and single device */
5108 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5110 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5112 /* block all schedulers and reset given job's ring */
5113 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5115 amdgpu_device_set_mp1_state(tmp_adev);
5118 * Try to put the audio codec into suspend state
5119 * before gpu reset started.
5121 * Due to the power domain of the graphics device
5122 * is shared with AZ power domain. Without this,
5123 * we may change the audio hardware from behind
5124 * the audio driver's back. That will trigger
5125 * some audio codec errors.
5127 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5128 audio_suspended = true;
5130 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5132 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5134 if (!amdgpu_sriov_vf(tmp_adev))
5135 amdgpu_amdkfd_pre_reset(tmp_adev);
5138 * Mark these ASICs to be reseted as untracked first
5139 * And add them back after reset completed
5141 amdgpu_unregister_gpu_instance(tmp_adev);
5143 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5145 /* disable ras on ALL IPs */
5146 if (!need_emergency_restart &&
5147 amdgpu_device_ip_need_full_reset(tmp_adev))
5148 amdgpu_ras_suspend(tmp_adev);
5150 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5151 struct amdgpu_ring *ring = tmp_adev->rings[i];
5153 if (!ring || !ring->sched.thread)
5156 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5158 if (need_emergency_restart)
5159 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5161 atomic_inc(&tmp_adev->gpu_reset_counter);
5164 if (need_emergency_restart)
5165 goto skip_sched_resume;
5168 * Must check guilty signal here since after this point all old
5169 * HW fences are force signaled.
5171 * job->base holds a reference to parent fence
5173 if (job && job->base.s_fence->parent &&
5174 dma_fence_is_signaled(job->base.s_fence->parent)) {
5175 job_signaled = true;
5176 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5180 retry: /* Rest of adevs pre asic reset from XGMI hive. */
5181 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5182 r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
5183 /*TODO Should we stop ?*/
5185 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5186 r, adev_to_drm(tmp_adev)->unique);
5187 tmp_adev->asic_reset_res = r;
5191 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
5192 /* Actual ASIC resets if needed.*/
5193 /* Host driver will handle XGMI hive reset for SRIOV */
5194 if (amdgpu_sriov_vf(adev)) {
5195 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5197 adev->asic_reset_res = r;
5199 r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
5200 if (r && r == -EAGAIN)
5206 /* Post ASIC reset for all devs .*/
5207 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5210 * Sometimes a later bad compute job can block a good gfx job as gfx
5211 * and compute ring share internal GC HW mutually. We add an additional
5212 * guilty jobs recheck step to find the real guilty job, it synchronously
5213 * submits and pends for the first job being signaled. If it gets timeout,
5214 * we identify it as a real guilty job.
5216 if (amdgpu_gpu_recovery == 2 &&
5217 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
5218 amdgpu_device_recheck_guilty_jobs(
5219 tmp_adev, device_list_handle, &reset_context);
5221 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5222 struct amdgpu_ring *ring = tmp_adev->rings[i];
5224 if (!ring || !ring->sched.thread)
5227 /* No point to resubmit jobs if we didn't HW reset*/
5228 if (!tmp_adev->asic_reset_res && !job_signaled)
5229 drm_sched_resubmit_jobs(&ring->sched);
5231 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5234 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
5235 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5238 if (tmp_adev->asic_reset_res)
5239 r = tmp_adev->asic_reset_res;
5241 tmp_adev->asic_reset_res = 0;
5244 /* bad news, how to tell it to userspace ? */
5245 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5246 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5248 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5249 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5250 DRM_WARN("smart shift update failed\n");
5255 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5256 /* unlock kfd: SRIOV would do it separately */
5257 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5258 amdgpu_amdkfd_post_reset(tmp_adev);
5260 /* kfd_post_reset will do nothing if kfd device is not initialized,
5261 * need to bring up kfd here if it's not be initialized before
5263 if (!adev->kfd.init_complete)
5264 amdgpu_amdkfd_device_init(adev);
5266 if (audio_suspended)
5267 amdgpu_device_resume_display_audio(tmp_adev);
5269 amdgpu_device_unset_mp1_state(tmp_adev);
5272 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5274 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5277 mutex_unlock(&hive->hive_lock);
5278 amdgpu_put_xgmi_hive(hive);
5282 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5286 struct amdgpu_recover_work_struct {
5287 struct work_struct base;
5288 struct amdgpu_device *adev;
5289 struct amdgpu_job *job;
5293 static void amdgpu_device_queue_gpu_recover_work(struct work_struct *work)
5295 struct amdgpu_recover_work_struct *recover_work = container_of(work, struct amdgpu_recover_work_struct, base);
5297 recover_work->ret = amdgpu_device_gpu_recover_imp(recover_work->adev, recover_work->job);
5300 * Serialize gpu recover into reset domain single threaded wq
5302 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5303 struct amdgpu_job *job)
5305 struct amdgpu_recover_work_struct work = {.adev = adev, .job = job};
5307 INIT_WORK(&work.base, amdgpu_device_queue_gpu_recover_work);
5309 if (!amdgpu_reset_domain_schedule(adev->reset_domain, &work.base))
5312 flush_work(&work.base);
5318 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5320 * @adev: amdgpu_device pointer
5322 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5323 * and lanes) of the slot the device is in. Handles APUs and
5324 * virtualized environments where PCIE config space may not be available.
5326 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5328 struct pci_dev *pdev;
5329 enum pci_bus_speed speed_cap, platform_speed_cap;
5330 enum pcie_link_width platform_link_width;
5332 if (amdgpu_pcie_gen_cap)
5333 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5335 if (amdgpu_pcie_lane_cap)
5336 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5338 /* covers APUs as well */
5339 if (pci_is_root_bus(adev->pdev->bus)) {
5340 if (adev->pm.pcie_gen_mask == 0)
5341 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5342 if (adev->pm.pcie_mlw_mask == 0)
5343 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5347 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5350 pcie_bandwidth_available(adev->pdev, NULL,
5351 &platform_speed_cap, &platform_link_width);
5353 if (adev->pm.pcie_gen_mask == 0) {
5356 speed_cap = pcie_get_speed_cap(pdev);
5357 if (speed_cap == PCI_SPEED_UNKNOWN) {
5358 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5359 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5360 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5362 if (speed_cap == PCIE_SPEED_32_0GT)
5363 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5364 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5365 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5366 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5367 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5368 else if (speed_cap == PCIE_SPEED_16_0GT)
5369 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5370 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5371 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5372 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5373 else if (speed_cap == PCIE_SPEED_8_0GT)
5374 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5375 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5376 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5377 else if (speed_cap == PCIE_SPEED_5_0GT)
5378 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5379 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5381 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5384 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5385 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5386 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5388 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5389 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5390 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5391 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5392 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5393 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5394 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5395 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5396 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5397 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5398 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5399 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5400 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5401 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5402 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5403 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5404 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5405 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5407 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5411 if (adev->pm.pcie_mlw_mask == 0) {
5412 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5413 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5415 switch (platform_link_width) {
5417 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5418 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5419 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5420 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5421 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5422 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5423 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5426 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5427 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5428 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5429 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5430 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5431 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5434 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5435 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5436 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5437 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5438 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5441 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5442 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5443 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5444 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5447 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5448 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5449 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5452 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5453 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5456 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5465 int amdgpu_device_baco_enter(struct drm_device *dev)
5467 struct amdgpu_device *adev = drm_to_adev(dev);
5468 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5470 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5473 if (ras && adev->ras_enabled &&
5474 adev->nbio.funcs->enable_doorbell_interrupt)
5475 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5477 return amdgpu_dpm_baco_enter(adev);
5480 int amdgpu_device_baco_exit(struct drm_device *dev)
5482 struct amdgpu_device *adev = drm_to_adev(dev);
5483 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5486 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5489 ret = amdgpu_dpm_baco_exit(adev);
5493 if (ras && adev->ras_enabled &&
5494 adev->nbio.funcs->enable_doorbell_interrupt)
5495 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5497 if (amdgpu_passthrough(adev) &&
5498 adev->nbio.funcs->clear_doorbell_interrupt)
5499 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5505 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5506 * @pdev: PCI device struct
5507 * @state: PCI channel state
5509 * Description: Called when a PCI error is detected.
5511 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5513 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5515 struct drm_device *dev = pci_get_drvdata(pdev);
5516 struct amdgpu_device *adev = drm_to_adev(dev);
5519 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5521 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5522 DRM_WARN("No support for XGMI hive yet...");
5523 return PCI_ERS_RESULT_DISCONNECT;
5526 adev->pci_channel_state = state;
5529 case pci_channel_io_normal:
5530 return PCI_ERS_RESULT_CAN_RECOVER;
5531 /* Fatal error, prepare for slot reset */
5532 case pci_channel_io_frozen:
5534 * Locking adev->reset_domain->sem will prevent any external access
5535 * to GPU during PCI error recovery
5537 amdgpu_device_lock_reset_domain(adev->reset_domain);
5538 amdgpu_device_set_mp1_state(adev);
5541 * Block any work scheduling as we do for regular GPU reset
5542 * for the duration of the recovery
5544 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5545 struct amdgpu_ring *ring = adev->rings[i];
5547 if (!ring || !ring->sched.thread)
5550 drm_sched_stop(&ring->sched, NULL);
5552 atomic_inc(&adev->gpu_reset_counter);
5553 return PCI_ERS_RESULT_NEED_RESET;
5554 case pci_channel_io_perm_failure:
5555 /* Permanent error, prepare for device removal */
5556 return PCI_ERS_RESULT_DISCONNECT;
5559 return PCI_ERS_RESULT_NEED_RESET;
5563 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5564 * @pdev: pointer to PCI device
5566 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5569 DRM_INFO("PCI error: mmio enabled callback!!\n");
5571 /* TODO - dump whatever for debugging purposes */
5573 /* This called only if amdgpu_pci_error_detected returns
5574 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5575 * works, no need to reset slot.
5578 return PCI_ERS_RESULT_RECOVERED;
5582 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5583 * @pdev: PCI device struct
5585 * Description: This routine is called by the pci error recovery
5586 * code after the PCI slot has been reset, just before we
5587 * should resume normal operations.
5589 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5591 struct drm_device *dev = pci_get_drvdata(pdev);
5592 struct amdgpu_device *adev = drm_to_adev(dev);
5594 struct amdgpu_reset_context reset_context;
5596 struct list_head device_list;
5598 DRM_INFO("PCI error: slot reset callback!!\n");
5600 memset(&reset_context, 0, sizeof(reset_context));
5602 INIT_LIST_HEAD(&device_list);
5603 list_add_tail(&adev->reset_list, &device_list);
5605 /* wait for asic to come out of reset */
5608 /* Restore PCI confspace */
5609 amdgpu_device_load_pci_state(pdev);
5611 /* confirm ASIC came out of reset */
5612 for (i = 0; i < adev->usec_timeout; i++) {
5613 memsize = amdgpu_asic_get_config_memsize(adev);
5615 if (memsize != 0xffffffff)
5619 if (memsize == 0xffffffff) {
5624 reset_context.method = AMD_RESET_METHOD_NONE;
5625 reset_context.reset_req_dev = adev;
5626 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5627 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5629 adev->no_hw_access = true;
5630 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5631 adev->no_hw_access = false;
5635 r = amdgpu_do_asic_reset(&device_list, &reset_context);
5639 if (amdgpu_device_cache_pci_state(adev->pdev))
5640 pci_restore_state(adev->pdev);
5642 DRM_INFO("PCIe error recovery succeeded\n");
5644 DRM_ERROR("PCIe error recovery failed, err:%d", r);
5645 amdgpu_device_unset_mp1_state(adev);
5646 amdgpu_device_unlock_reset_domain(adev->reset_domain);
5649 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5653 * amdgpu_pci_resume() - resume normal ops after PCI reset
5654 * @pdev: pointer to PCI device
5656 * Called when the error recovery driver tells us that its
5657 * OK to resume normal operation.
5659 void amdgpu_pci_resume(struct pci_dev *pdev)
5661 struct drm_device *dev = pci_get_drvdata(pdev);
5662 struct amdgpu_device *adev = drm_to_adev(dev);
5666 DRM_INFO("PCI error: resume callback!!\n");
5668 /* Only continue execution for the case of pci_channel_io_frozen */
5669 if (adev->pci_channel_state != pci_channel_io_frozen)
5672 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5673 struct amdgpu_ring *ring = adev->rings[i];
5675 if (!ring || !ring->sched.thread)
5679 drm_sched_resubmit_jobs(&ring->sched);
5680 drm_sched_start(&ring->sched, true);
5683 amdgpu_device_unset_mp1_state(adev);
5684 amdgpu_device_unlock_reset_domain(adev->reset_domain);
5687 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5689 struct drm_device *dev = pci_get_drvdata(pdev);
5690 struct amdgpu_device *adev = drm_to_adev(dev);
5693 r = pci_save_state(pdev);
5695 kfree(adev->pci_state);
5697 adev->pci_state = pci_store_saved_state(pdev);
5699 if (!adev->pci_state) {
5700 DRM_ERROR("Failed to store PCI saved state");
5704 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5711 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5713 struct drm_device *dev = pci_get_drvdata(pdev);
5714 struct amdgpu_device *adev = drm_to_adev(dev);
5717 if (!adev->pci_state)
5720 r = pci_load_saved_state(pdev, adev->pci_state);
5723 pci_restore_state(pdev);
5725 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5732 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5733 struct amdgpu_ring *ring)
5735 #ifdef CONFIG_X86_64
5736 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5739 if (adev->gmc.xgmi.connected_to_cpu)
5742 if (ring && ring->funcs->emit_hdp_flush)
5743 amdgpu_ring_emit_hdp_flush(ring);
5745 amdgpu_asic_flush_hdp(adev, ring);
5748 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5749 struct amdgpu_ring *ring)
5751 #ifdef CONFIG_X86_64
5752 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5755 if (adev->gmc.xgmi.connected_to_cpu)
5758 amdgpu_asic_invalidate_hdp(adev, ring);
5761 int amdgpu_in_reset(struct amdgpu_device *adev)
5763 return atomic_read(&adev->reset_domain->in_gpu_reset);
5767 * amdgpu_device_halt() - bring hardware to some kind of halt state
5769 * @adev: amdgpu_device pointer
5771 * Bring hardware to some kind of halt state so that no one can touch it
5772 * any more. It will help to maintain error context when error occurred.
5773 * Compare to a simple hang, the system will keep stable at least for SSH
5774 * access. Then it should be trivial to inspect the hardware state and
5775 * see what's going on. Implemented as following:
5777 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5778 * clears all CPU mappings to device, disallows remappings through page faults
5779 * 2. amdgpu_irq_disable_all() disables all interrupts
5780 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5781 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5782 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5783 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5784 * flush any in flight DMA operations
5786 void amdgpu_device_halt(struct amdgpu_device *adev)
5788 struct pci_dev *pdev = adev->pdev;
5789 struct drm_device *ddev = adev_to_drm(adev);
5791 drm_dev_unplug(ddev);
5793 amdgpu_irq_disable_all(adev);
5795 amdgpu_fence_driver_hw_fini(adev);
5797 adev->no_hw_access = true;
5799 amdgpu_device_unmap_mmio(adev);
5801 pci_disable_device(pdev);
5802 pci_wait_for_pending_transaction(pdev);
5805 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5808 unsigned long flags, address, data;
5811 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5812 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5814 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5815 WREG32(address, reg * 4);
5816 (void)RREG32(address);
5818 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5822 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5825 unsigned long flags, address, data;
5827 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5828 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5830 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5831 WREG32(address, reg * 4);
5832 (void)RREG32(address);
5835 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);