2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
33 #include "amdgpu_ras.h"
34 #include "amdgpu_atomfirmware.h"
35 #include "amdgpu_xgmi.h"
36 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37 #include "nbio_v4_3.h"
39 #include "amdgpu_reset.h"
41 #ifdef CONFIG_X86_MCE_AMD
44 static bool notifier_registered;
46 static const char *RAS_FS_NAME = "ras";
48 const char *ras_error_string[] = {
52 "multi_uncorrectable",
56 const char *ras_block_string[] = {
76 const char *ras_mca_block_string[] = {
83 struct amdgpu_ras_block_list {
85 struct list_head node;
87 struct amdgpu_ras_block_object *ras_obj;
90 const char *get_ras_block_str(struct ras_common_if *ras_block)
95 if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
96 return "OUT OF RANGE";
98 if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
99 return ras_mca_block_string[ras_block->sub_block_index];
101 return ras_block_string[ras_block->block];
104 #define ras_block_str(_BLOCK_) \
105 (((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
107 #define ras_err_str(i) (ras_error_string[ffs(i)])
109 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
111 /* inject address is 52 bits */
112 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52)
114 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
115 #define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL)
117 enum amdgpu_ras_retire_page_reservation {
118 AMDGPU_RAS_RETIRE_PAGE_RESERVED,
119 AMDGPU_RAS_RETIRE_PAGE_PENDING,
120 AMDGPU_RAS_RETIRE_PAGE_FAULT,
123 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
125 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
127 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
129 #ifdef CONFIG_X86_MCE_AMD
130 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
131 struct mce_notifier_adev_list {
132 struct amdgpu_device *devs[MAX_GPU_INSTANCE];
135 static struct mce_notifier_adev_list mce_adev_list;
138 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
140 if (adev && amdgpu_ras_get_context(adev))
141 amdgpu_ras_get_context(adev)->error_query_ready = ready;
144 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
146 if (adev && amdgpu_ras_get_context(adev))
147 return amdgpu_ras_get_context(adev)->error_query_ready;
152 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
154 struct ras_err_data err_data = {0, 0, 0, NULL};
155 struct eeprom_table_record err_rec;
157 if ((address >= adev->gmc.mc_vram_size) ||
158 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
160 "RAS WARN: input address 0x%llx is invalid.\n",
165 if (amdgpu_ras_check_bad_page(adev, address)) {
167 "RAS WARN: 0x%llx has already been marked as bad page!\n",
172 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
173 err_data.err_addr = &err_rec;
174 amdgpu_umc_fill_error_record(&err_data, address, address, 0, 0);
176 if (amdgpu_bad_page_threshold != 0) {
177 amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
178 err_data.err_addr_cnt);
179 amdgpu_ras_save_bad_pages(adev, NULL);
182 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
183 dev_warn(adev->dev, "Clear EEPROM:\n");
184 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
189 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
190 size_t size, loff_t *pos)
192 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
193 struct ras_query_if info = {
199 if (amdgpu_ras_query_error_status(obj->adev, &info))
202 /* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
203 if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
204 obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
205 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
206 dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
209 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
211 "ce", info.ce_count);
216 s = min_t(u64, s, size);
219 if (copy_to_user(buf, &val[*pos], s))
227 static const struct file_operations amdgpu_ras_debugfs_ops = {
228 .owner = THIS_MODULE,
229 .read = amdgpu_ras_debugfs_read,
231 .llseek = default_llseek
234 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
238 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
240 if (strcmp(name, ras_block_string[i]) == 0)
246 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
247 const char __user *buf, size_t size,
248 loff_t *pos, struct ras_debug_if *data)
250 ssize_t s = min_t(u64, 64, size);
258 /* default value is 0 if the mask is not set by user */
259 u32 instance_mask = 0;
265 memset(str, 0, sizeof(str));
266 memset(data, 0, sizeof(*data));
268 if (copy_from_user(str, buf, s))
271 if (sscanf(str, "disable %32s", block_name) == 1)
273 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
275 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
277 else if (strstr(str, "retire_page") != NULL)
279 else if (str[0] && str[1] && str[2] && str[3])
280 /* ascii string, but commands are not matched. */
285 if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
286 sscanf(str, "%*s %llu", &address) != 1)
290 data->inject.address = address;
295 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
298 data->head.block = block_id;
299 /* only ue and ce errors are supported */
300 if (!memcmp("ue", err, 2))
301 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
302 else if (!memcmp("ce", err, 2))
303 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
310 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx 0x%x",
311 &sub_block, &address, &value, &instance_mask) != 4 &&
312 sscanf(str, "%*s %*s %*s %u %llu %llu %u",
313 &sub_block, &address, &value, &instance_mask) != 4 &&
314 sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
315 &sub_block, &address, &value) != 3 &&
316 sscanf(str, "%*s %*s %*s %u %llu %llu",
317 &sub_block, &address, &value) != 3)
319 data->head.sub_block_index = sub_block;
320 data->inject.address = address;
321 data->inject.value = value;
322 data->inject.instance_mask = instance_mask;
325 if (size < sizeof(*data))
328 if (copy_from_user(data, buf, sizeof(*data)))
335 static void amdgpu_ras_instance_mask_check(struct amdgpu_device *adev,
336 struct ras_debug_if *data)
338 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1;
339 uint32_t mask, inst_mask = data->inject.instance_mask;
341 /* no need to set instance mask if there is only one instance */
342 if (num_xcc <= 1 && inst_mask) {
343 data->inject.instance_mask = 0;
345 "RAS inject mask(0x%x) isn't supported and force it to 0.\n",
351 switch (data->head.block) {
352 case AMDGPU_RAS_BLOCK__GFX:
353 mask = GENMASK(num_xcc - 1, 0);
355 case AMDGPU_RAS_BLOCK__SDMA:
356 mask = GENMASK(adev->sdma.num_instances - 1, 0);
358 case AMDGPU_RAS_BLOCK__VCN:
359 case AMDGPU_RAS_BLOCK__JPEG:
360 mask = GENMASK(adev->vcn.num_vcn_inst - 1, 0);
367 /* remove invalid bits in instance mask */
368 data->inject.instance_mask &= mask;
369 if (inst_mask != data->inject.instance_mask)
371 "Adjust RAS inject mask 0x%x to 0x%x\n",
372 inst_mask, data->inject.instance_mask);
376 * DOC: AMDGPU RAS debugfs control interface
378 * The control interface accepts struct ras_debug_if which has two members.
380 * First member: ras_debug_if::head or ras_debug_if::inject.
382 * head is used to indicate which IP block will be under control.
384 * head has four members, they are block, type, sub_block_index, name.
385 * block: which IP will be under control.
386 * type: what kind of error will be enabled/disabled/injected.
387 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
388 * name: the name of IP.
390 * inject has three more members than head, they are address, value and mask.
391 * As their names indicate, inject operation will write the
392 * value to the address.
394 * The second member: struct ras_debug_if::op.
395 * It has three kinds of operations.
397 * - 0: disable RAS on the block. Take ::head as its data.
398 * - 1: enable RAS on the block. Take ::head as its data.
399 * - 2: inject errors on the block. Take ::inject as its data.
401 * How to use the interface?
405 * Copy the struct ras_debug_if in your code and initialize it.
406 * Write the struct to the control interface.
410 * .. code-block:: bash
412 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
413 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
414 * echo "inject <block> <error> <sub-block> <address> <value> <mask>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
416 * Where N, is the card which you want to affect.
418 * "disable" requires only the block.
419 * "enable" requires the block and error type.
420 * "inject" requires the block, error type, address, and value.
422 * The block is one of: umc, sdma, gfx, etc.
423 * see ras_block_string[] for details
425 * The error type is one of: ue, ce, where,
426 * ue is multi-uncorrectable
427 * ce is single-correctable
429 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
430 * The address and value are hexadecimal numbers, leading 0x is optional.
431 * The mask means instance mask, is optional, default value is 0x1.
435 * .. code-block:: bash
437 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
438 * echo inject umc ce 0 0 0 3 > /sys/kernel/debug/dri/0/ras/ras_ctrl
439 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
441 * How to check the result of the operation?
443 * To check disable/enable, see "ras" features at,
444 * /sys/class/drm/card[0/1/2...]/device/ras/features
446 * To check inject, see the corresponding error count at,
447 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
450 * Operations are only allowed on blocks which are supported.
451 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
452 * to see which blocks support RAS on a particular asic.
455 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
456 const char __user *buf,
457 size_t size, loff_t *pos)
459 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
460 struct ras_debug_if data;
463 if (!amdgpu_ras_get_error_query_ready(adev)) {
464 dev_warn(adev->dev, "RAS WARN: error injection "
465 "currently inaccessible\n");
469 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
474 ret = amdgpu_reserve_page_direct(adev, data.inject.address);
481 if (!amdgpu_ras_is_supported(adev, data.head.block))
486 ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
489 ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
492 if ((data.inject.address >= adev->gmc.mc_vram_size &&
493 adev->gmc.mc_vram_size) ||
494 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
495 dev_warn(adev->dev, "RAS WARN: input address "
496 "0x%llx is invalid.",
497 data.inject.address);
502 /* umc ce/ue error injection for a bad page is not allowed */
503 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
504 amdgpu_ras_check_bad_page(adev, data.inject.address)) {
505 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
506 "already been marked as bad!\n",
507 data.inject.address);
511 amdgpu_ras_instance_mask_check(adev, &data);
513 /* data.inject.address is offset instead of absolute gpu address */
514 ret = amdgpu_ras_error_inject(adev, &data.inject);
528 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
530 * Some boards contain an EEPROM which is used to persistently store a list of
531 * bad pages which experiences ECC errors in vram. This interface provides
532 * a way to reset the EEPROM, e.g., after testing error injection.
536 * .. code-block:: bash
538 * echo 1 > ../ras/ras_eeprom_reset
540 * will reset EEPROM table to 0 entries.
543 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
544 const char __user *buf,
545 size_t size, loff_t *pos)
547 struct amdgpu_device *adev =
548 (struct amdgpu_device *)file_inode(f)->i_private;
551 ret = amdgpu_ras_eeprom_reset_table(
552 &(amdgpu_ras_get_context(adev)->eeprom_control));
555 /* Something was written to EEPROM.
557 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
564 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
565 .owner = THIS_MODULE,
567 .write = amdgpu_ras_debugfs_ctrl_write,
568 .llseek = default_llseek
571 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
572 .owner = THIS_MODULE,
574 .write = amdgpu_ras_debugfs_eeprom_write,
575 .llseek = default_llseek
579 * DOC: AMDGPU RAS sysfs Error Count Interface
581 * It allows the user to read the error count for each IP block on the gpu through
582 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
584 * It outputs the multiple lines which report the uncorrected (ue) and corrected
587 * The format of one line is below,
593 * .. code-block:: bash
599 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
600 struct device_attribute *attr, char *buf)
602 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
603 struct ras_query_if info = {
607 if (!amdgpu_ras_get_error_query_ready(obj->adev))
608 return sysfs_emit(buf, "Query currently inaccessible\n");
610 if (amdgpu_ras_query_error_status(obj->adev, &info))
613 if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
614 obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
615 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
616 dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
619 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
620 "ce", info.ce_count);
625 #define get_obj(obj) do { (obj)->use++; } while (0)
626 #define alive_obj(obj) ((obj)->use)
628 static inline void put_obj(struct ras_manager *obj)
630 if (obj && (--obj->use == 0))
631 list_del(&obj->node);
632 if (obj && (obj->use < 0))
633 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
636 /* make one obj and return it. */
637 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
638 struct ras_common_if *head)
640 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
641 struct ras_manager *obj;
643 if (!adev->ras_enabled || !con)
646 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
649 if (head->block == AMDGPU_RAS_BLOCK__MCA) {
650 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
653 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
655 obj = &con->objs[head->block];
657 /* already exist. return obj? */
663 list_add(&obj->node, &con->head);
669 /* return an obj equal to head, or the first when head is NULL */
670 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
671 struct ras_common_if *head)
673 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
674 struct ras_manager *obj;
677 if (!adev->ras_enabled || !con)
681 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
684 if (head->block == AMDGPU_RAS_BLOCK__MCA) {
685 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
688 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
690 obj = &con->objs[head->block];
695 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
706 /* feature ctl begin */
707 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
708 struct ras_common_if *head)
710 return adev->ras_hw_enabled & BIT(head->block);
713 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
714 struct ras_common_if *head)
716 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
718 return con->features & BIT(head->block);
722 * if obj is not created, then create one.
723 * set feature enable flag.
725 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
726 struct ras_common_if *head, int enable)
728 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
729 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
731 /* If hardware does not support ras, then do not create obj.
732 * But if hardware support ras, we can create the obj.
733 * Ras framework checks con->hw_supported to see if it need do
734 * corresponding initialization.
735 * IP checks con->support to see if it need disable ras.
737 if (!amdgpu_ras_is_feature_allowed(adev, head))
742 obj = amdgpu_ras_create_obj(adev, head);
746 /* In case we create obj somewhere else */
749 con->features |= BIT(head->block);
751 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
752 con->features &= ~BIT(head->block);
760 static int amdgpu_ras_check_feature_allowed(struct amdgpu_device *adev,
761 struct ras_common_if *head)
763 if (amdgpu_ras_is_feature_allowed(adev, head) ||
764 amdgpu_ras_is_poison_mode_supported(adev))
770 /* wrapper of psp_ras_enable_features */
771 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
772 struct ras_common_if *head, bool enable)
774 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
775 union ta_ras_cmd_input *info;
781 if (head->block == AMDGPU_RAS_BLOCK__GFX) {
782 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
787 info->disable_features = (struct ta_ras_disable_features_input) {
788 .block_id = amdgpu_ras_block_to_ta(head->block),
789 .error_type = amdgpu_ras_error_to_ta(head->type),
792 info->enable_features = (struct ta_ras_enable_features_input) {
793 .block_id = amdgpu_ras_block_to_ta(head->block),
794 .error_type = amdgpu_ras_error_to_ta(head->type),
799 /* Do not enable if it is not allowed. */
800 if (enable && !amdgpu_ras_check_feature_allowed(adev, head))
803 /* Only enable ras feature operation handle on host side */
804 if (head->block == AMDGPU_RAS_BLOCK__GFX &&
805 !amdgpu_sriov_vf(adev) &&
806 !amdgpu_ras_intr_triggered()) {
807 ret = psp_ras_enable_features(&adev->psp, info, enable);
809 dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
810 enable ? "enable":"disable",
811 get_ras_block_str(head),
812 amdgpu_ras_is_poison_mode_supported(adev), ret);
818 __amdgpu_ras_feature_enable(adev, head, enable);
820 if (head->block == AMDGPU_RAS_BLOCK__GFX)
825 /* Only used in device probe stage and called only once. */
826 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
827 struct ras_common_if *head, bool enable)
829 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
835 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
837 /* There is no harm to issue a ras TA cmd regardless of
838 * the currecnt ras state.
839 * If current state == target state, it will do nothing
840 * But sometimes it requests driver to reset and repost
841 * with error code -EAGAIN.
843 ret = amdgpu_ras_feature_enable(adev, head, 1);
844 /* With old ras TA, we might fail to enable ras.
845 * Log it and just setup the object.
846 * TODO need remove this WA in the future.
848 if (ret == -EINVAL) {
849 ret = __amdgpu_ras_feature_enable(adev, head, 1);
852 "RAS INFO: %s setup object\n",
853 get_ras_block_str(head));
856 /* setup the object then issue a ras TA disable cmd.*/
857 ret = __amdgpu_ras_feature_enable(adev, head, 1);
861 /* gfx block ras dsiable cmd must send to ras-ta */
862 if (head->block == AMDGPU_RAS_BLOCK__GFX)
863 con->features |= BIT(head->block);
865 ret = amdgpu_ras_feature_enable(adev, head, 0);
867 /* clean gfx block ras features flag */
868 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
869 con->features &= ~BIT(head->block);
872 ret = amdgpu_ras_feature_enable(adev, head, enable);
877 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
880 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
881 struct ras_manager *obj, *tmp;
883 list_for_each_entry_safe(obj, tmp, &con->head, node) {
885 * aka just release the obj and corresponding flags
888 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
891 if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
896 return con->features;
899 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
902 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
904 const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
906 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
907 struct ras_common_if head = {
909 .type = default_ras_type,
910 .sub_block_index = 0,
913 if (i == AMDGPU_RAS_BLOCK__MCA)
918 * bypass psp. vbios enable ras for us.
919 * so just create the obj
921 if (__amdgpu_ras_feature_enable(adev, &head, 1))
924 if (amdgpu_ras_feature_enable(adev, &head, 1))
929 for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
930 struct ras_common_if head = {
931 .block = AMDGPU_RAS_BLOCK__MCA,
932 .type = default_ras_type,
933 .sub_block_index = i,
938 * bypass psp. vbios enable ras for us.
939 * so just create the obj
941 if (__amdgpu_ras_feature_enable(adev, &head, 1))
944 if (amdgpu_ras_feature_enable(adev, &head, 1))
949 return con->features;
951 /* feature ctl end */
953 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
954 enum amdgpu_ras_block block)
959 if (block_obj->ras_comm.block == block)
965 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
966 enum amdgpu_ras_block block, uint32_t sub_block_index)
968 struct amdgpu_ras_block_list *node, *tmp;
969 struct amdgpu_ras_block_object *obj;
971 if (block >= AMDGPU_RAS_BLOCK__LAST)
974 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
975 if (!node->ras_obj) {
976 dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
981 if (obj->ras_block_match) {
982 if (obj->ras_block_match(obj, block, sub_block_index) == 0)
985 if (amdgpu_ras_block_match_default(obj, block) == 0)
993 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
995 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
999 * choosing right query method according to
1000 * whether smu support query error information
1002 ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
1003 if (ret == -EOPNOTSUPP) {
1004 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1005 adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
1006 adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
1008 /* umc query_ras_error_address is also responsible for clearing
1011 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1012 adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
1013 adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
1015 if (adev->umc.ras &&
1016 adev->umc.ras->ecc_info_query_ras_error_count)
1017 adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
1019 if (adev->umc.ras &&
1020 adev->umc.ras->ecc_info_query_ras_error_address)
1021 adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
1025 /* query/inject/cure begin */
1026 int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
1027 struct ras_query_if *info)
1029 struct amdgpu_ras_block_object *block_obj = NULL;
1030 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1031 struct ras_err_data err_data = {0, 0, 0, NULL};
1036 if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
1037 amdgpu_ras_get_ecc_info(adev, &err_data);
1039 block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
1040 if (!block_obj || !block_obj->hw_ops) {
1041 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1042 get_ras_block_str(&info->head));
1046 if (block_obj->hw_ops->query_ras_error_count)
1047 block_obj->hw_ops->query_ras_error_count(adev, &err_data);
1049 if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
1050 (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
1051 (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
1052 if (block_obj->hw_ops->query_ras_error_status)
1053 block_obj->hw_ops->query_ras_error_status(adev);
1057 obj->err_data.ue_count += err_data.ue_count;
1058 obj->err_data.ce_count += err_data.ce_count;
1060 info->ue_count = obj->err_data.ue_count;
1061 info->ce_count = obj->err_data.ce_count;
1063 if (err_data.ce_count) {
1064 if (adev->smuio.funcs &&
1065 adev->smuio.funcs->get_socket_id &&
1066 adev->smuio.funcs->get_die_id) {
1067 dev_info(adev->dev, "socket: %d, die: %d "
1068 "%ld correctable hardware errors "
1069 "detected in %s block, no user "
1070 "action is needed.\n",
1071 adev->smuio.funcs->get_socket_id(adev),
1072 adev->smuio.funcs->get_die_id(adev),
1073 obj->err_data.ce_count,
1074 get_ras_block_str(&info->head));
1076 dev_info(adev->dev, "%ld correctable hardware errors "
1077 "detected in %s block, no user "
1078 "action is needed.\n",
1079 obj->err_data.ce_count,
1080 get_ras_block_str(&info->head));
1083 if (err_data.ue_count) {
1084 if (adev->smuio.funcs &&
1085 adev->smuio.funcs->get_socket_id &&
1086 adev->smuio.funcs->get_die_id) {
1087 dev_info(adev->dev, "socket: %d, die: %d "
1088 "%ld uncorrectable hardware errors "
1089 "detected in %s block\n",
1090 adev->smuio.funcs->get_socket_id(adev),
1091 adev->smuio.funcs->get_die_id(adev),
1092 obj->err_data.ue_count,
1093 get_ras_block_str(&info->head));
1095 dev_info(adev->dev, "%ld uncorrectable hardware errors "
1096 "detected in %s block\n",
1097 obj->err_data.ue_count,
1098 get_ras_block_str(&info->head));
1105 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
1106 enum amdgpu_ras_block block)
1108 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1110 if (!amdgpu_ras_is_supported(adev, block))
1113 if (!block_obj || !block_obj->hw_ops) {
1114 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1115 ras_block_str(block));
1119 if (block_obj->hw_ops->reset_ras_error_count)
1120 block_obj->hw_ops->reset_ras_error_count(adev);
1122 if ((block == AMDGPU_RAS_BLOCK__GFX) ||
1123 (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1124 if (block_obj->hw_ops->reset_ras_error_status)
1125 block_obj->hw_ops->reset_ras_error_status(adev);
1131 /* wrapper of psp_ras_trigger_error */
1132 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
1133 struct ras_inject_if *info)
1135 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1136 struct ta_ras_trigger_error_input block_info = {
1137 .block_id = amdgpu_ras_block_to_ta(info->head.block),
1138 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1139 .sub_block_index = info->head.sub_block_index,
1140 .address = info->address,
1141 .value = info->value,
1144 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
1146 info->head.sub_block_index);
1148 /* inject on guest isn't allowed, return success directly */
1149 if (amdgpu_sriov_vf(adev))
1155 if (!block_obj || !block_obj->hw_ops) {
1156 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1157 get_ras_block_str(&info->head));
1161 /* Calculate XGMI relative offset */
1162 if (adev->gmc.xgmi.num_physical_nodes > 1) {
1163 block_info.address =
1164 amdgpu_xgmi_get_relative_phy_addr(adev,
1165 block_info.address);
1168 if (block_obj->hw_ops->ras_error_inject) {
1169 if (info->head.block == AMDGPU_RAS_BLOCK__GFX)
1170 ret = block_obj->hw_ops->ras_error_inject(adev, info, info->instance_mask);
1171 else /* Special ras_error_inject is defined (e.g: xgmi) */
1172 ret = block_obj->hw_ops->ras_error_inject(adev, &block_info,
1173 info->instance_mask);
1176 ret = psp_ras_trigger_error(&adev->psp, &block_info, info->instance_mask);
1180 dev_err(adev->dev, "ras inject %s failed %d\n",
1181 get_ras_block_str(&info->head), ret);
1187 * amdgpu_ras_query_error_count_helper -- Get error counter for specific IP
1188 * @adev: pointer to AMD GPU device
1189 * @ce_count: pointer to an integer to be set to the count of correctible errors.
1190 * @ue_count: pointer to an integer to be set to the count of uncorrectible errors.
1191 * @query_info: pointer to ras_query_if
1193 * Return 0 for query success or do nothing, otherwise return an error
1196 static int amdgpu_ras_query_error_count_helper(struct amdgpu_device *adev,
1197 unsigned long *ce_count,
1198 unsigned long *ue_count,
1199 struct ras_query_if *query_info)
1204 /* do nothing if query_info is not specified */
1207 ret = amdgpu_ras_query_error_status(adev, query_info);
1211 *ce_count += query_info->ce_count;
1212 *ue_count += query_info->ue_count;
1214 /* some hardware/IP supports read to clear
1215 * no need to explictly reset the err status after the query call */
1216 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
1217 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
1218 if (amdgpu_ras_reset_error_status(adev, query_info->head.block))
1220 "Failed to reset error counter and error status\n");
1227 * amdgpu_ras_query_error_count -- Get error counts of all IPs or specific IP
1228 * @adev: pointer to AMD GPU device
1229 * @ce_count: pointer to an integer to be set to the count of correctible errors.
1230 * @ue_count: pointer to an integer to be set to the count of uncorrectible
1232 * @query_info: pointer to ras_query_if if the query request is only for
1233 * specific ip block; if info is NULL, then the qurey request is for
1234 * all the ip blocks that support query ras error counters/status
1236 * If set, @ce_count or @ue_count, count and return the corresponding
1237 * error counts in those integer pointers. Return 0 if the device
1238 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1240 int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1241 unsigned long *ce_count,
1242 unsigned long *ue_count,
1243 struct ras_query_if *query_info)
1245 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1246 struct ras_manager *obj;
1247 unsigned long ce, ue;
1250 if (!adev->ras_enabled || !con)
1253 /* Don't count since no reporting.
1255 if (!ce_count && !ue_count)
1261 /* query all the ip blocks that support ras query interface */
1262 list_for_each_entry(obj, &con->head, node) {
1263 struct ras_query_if info = {
1267 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, &info);
1270 /* query specific ip block */
1271 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, query_info);
1285 /* query/inject/cure end */
1290 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1291 struct ras_badpage **bps, unsigned int *count);
1293 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1296 case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1298 case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1300 case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1307 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1309 * It allows user to read the bad pages of vram on the gpu through
1310 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1312 * It outputs multiple lines, and each line stands for one gpu page.
1314 * The format of one line is below,
1315 * gpu pfn : gpu page size : flags
1317 * gpu pfn and gpu page size are printed in hex format.
1318 * flags can be one of below character,
1320 * R: reserved, this gpu page is reserved and not able to use.
1322 * P: pending for reserve, this gpu page is marked as bad, will be reserved
1323 * in next window of page_reserve.
1325 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1329 * .. code-block:: bash
1331 * 0x00000001 : 0x00001000 : R
1332 * 0x00000002 : 0x00001000 : P
1336 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1337 struct kobject *kobj, struct bin_attribute *attr,
1338 char *buf, loff_t ppos, size_t count)
1340 struct amdgpu_ras *con =
1341 container_of(attr, struct amdgpu_ras, badpages_attr);
1342 struct amdgpu_device *adev = con->adev;
1343 const unsigned int element_size =
1344 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1345 unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1346 unsigned int end = div64_ul(ppos + count - 1, element_size);
1348 struct ras_badpage *bps = NULL;
1349 unsigned int bps_count = 0;
1351 memset(buf, 0, count);
1353 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1356 for (; start < end && start < bps_count; start++)
1357 s += scnprintf(&buf[s], element_size + 1,
1358 "0x%08x : 0x%08x : %1s\n",
1361 amdgpu_ras_badpage_flags_str(bps[start].flags));
1368 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1369 struct device_attribute *attr, char *buf)
1371 struct amdgpu_ras *con =
1372 container_of(attr, struct amdgpu_ras, features_attr);
1374 return sysfs_emit(buf, "feature mask: 0x%x\n", con->features);
1377 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1379 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1381 sysfs_remove_file_from_group(&adev->dev->kobj,
1382 &con->badpages_attr.attr,
1386 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1388 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1389 struct attribute *attrs[] = {
1390 &con->features_attr.attr,
1393 struct attribute_group group = {
1394 .name = RAS_FS_NAME,
1398 sysfs_remove_group(&adev->dev->kobj, &group);
1403 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1404 struct ras_common_if *head)
1406 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1408 if (!obj || obj->attr_inuse)
1413 snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
1414 "%s_err_count", head->name);
1416 obj->sysfs_attr = (struct device_attribute){
1418 .name = obj->fs_data.sysfs_name,
1421 .show = amdgpu_ras_sysfs_read,
1423 sysfs_attr_init(&obj->sysfs_attr.attr);
1425 if (sysfs_add_file_to_group(&adev->dev->kobj,
1426 &obj->sysfs_attr.attr,
1432 obj->attr_inuse = 1;
1437 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1438 struct ras_common_if *head)
1440 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1442 if (!obj || !obj->attr_inuse)
1445 sysfs_remove_file_from_group(&adev->dev->kobj,
1446 &obj->sysfs_attr.attr,
1448 obj->attr_inuse = 0;
1454 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1456 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1457 struct ras_manager *obj, *tmp;
1459 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1460 amdgpu_ras_sysfs_remove(adev, &obj->head);
1463 if (amdgpu_bad_page_threshold != 0)
1464 amdgpu_ras_sysfs_remove_bad_page_node(adev);
1466 amdgpu_ras_sysfs_remove_feature_node(adev);
1473 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1475 * Normally when there is an uncorrectable error, the driver will reset
1476 * the GPU to recover. However, in the event of an unrecoverable error,
1477 * the driver provides an interface to reboot the system automatically
1480 * The following file in debugfs provides that interface:
1481 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1485 * .. code-block:: bash
1487 * echo true > .../ras/auto_reboot
1491 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1493 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1494 struct amdgpu_ras_eeprom_control *eeprom = &con->eeprom_control;
1495 struct drm_minor *minor = adev_to_drm(adev)->primary;
1498 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1499 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1500 &amdgpu_ras_debugfs_ctrl_ops);
1501 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1502 &amdgpu_ras_debugfs_eeprom_ops);
1503 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1504 &con->bad_page_cnt_threshold);
1505 debugfs_create_u32("ras_num_recs", 0444, dir, &eeprom->ras_num_recs);
1506 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1507 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1508 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1509 &amdgpu_ras_debugfs_eeprom_size_ops);
1510 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1512 &amdgpu_ras_debugfs_eeprom_table_ops);
1513 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1516 * After one uncorrectable error happens, usually GPU recovery will
1517 * be scheduled. But due to the known problem in GPU recovery failing
1518 * to bring GPU back, below interface provides one direct way to
1519 * user to reboot system automatically in such case within
1520 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1521 * will never be called.
1523 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1526 * User could set this not to clean up hardware's error count register
1527 * of RAS IPs during ras recovery.
1529 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1530 &con->disable_ras_err_cnt_harvest);
1534 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1535 struct ras_fs_if *head,
1538 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1545 memcpy(obj->fs_data.debugfs_name,
1547 sizeof(obj->fs_data.debugfs_name));
1549 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1550 obj, &amdgpu_ras_debugfs_ops);
1553 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1555 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1557 struct ras_manager *obj;
1558 struct ras_fs_if fs_info;
1561 * it won't be called in resume path, no need to check
1562 * suspend and gpu reset status
1564 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1567 dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1569 list_for_each_entry(obj, &con->head, node) {
1570 if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1571 (obj->attr_inuse == 1)) {
1572 sprintf(fs_info.debugfs_name, "%s_err_inject",
1573 get_ras_block_str(&obj->head));
1574 fs_info.head = obj->head;
1575 amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1583 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1584 amdgpu_ras_sysfs_badpages_read, NULL, 0);
1585 static DEVICE_ATTR(features, S_IRUGO,
1586 amdgpu_ras_sysfs_features_read, NULL);
1587 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1589 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1590 struct attribute_group group = {
1591 .name = RAS_FS_NAME,
1593 struct attribute *attrs[] = {
1594 &con->features_attr.attr,
1597 struct bin_attribute *bin_attrs[] = {
1603 /* add features entry */
1604 con->features_attr = dev_attr_features;
1605 group.attrs = attrs;
1606 sysfs_attr_init(attrs[0]);
1608 if (amdgpu_bad_page_threshold != 0) {
1609 /* add bad_page_features entry */
1610 bin_attr_gpu_vram_bad_pages.private = NULL;
1611 con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1612 bin_attrs[0] = &con->badpages_attr;
1613 group.bin_attrs = bin_attrs;
1614 sysfs_bin_attr_init(bin_attrs[0]);
1617 r = sysfs_create_group(&adev->dev->kobj, &group);
1619 dev_err(adev->dev, "Failed to create RAS sysfs group!");
1624 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1626 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1627 struct ras_manager *con_obj, *ip_obj, *tmp;
1629 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1630 list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
1631 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
1637 amdgpu_ras_sysfs_remove_all(adev);
1644 /* For the hardware that cannot enable bif ring for both ras_controller_irq
1645 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
1646 * register to check whether the interrupt is triggered or not, and properly
1647 * ack the interrupt if it is there
1649 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
1651 /* Fatal error events are handled on host side */
1652 if (amdgpu_sriov_vf(adev))
1655 if (adev->nbio.ras &&
1656 adev->nbio.ras->handle_ras_controller_intr_no_bifring)
1657 adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);
1659 if (adev->nbio.ras &&
1660 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
1661 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
1664 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
1665 struct amdgpu_iv_entry *entry)
1667 bool poison_stat = false;
1668 struct amdgpu_device *adev = obj->adev;
1669 struct amdgpu_ras_block_object *block_obj =
1670 amdgpu_ras_get_ras_block(adev, obj->head.block, 0);
1675 /* both query_poison_status and handle_poison_consumption are optional,
1676 * but at least one of them should be implemented if we need poison
1677 * consumption handler
1679 if (block_obj->hw_ops && block_obj->hw_ops->query_poison_status) {
1680 poison_stat = block_obj->hw_ops->query_poison_status(adev);
1682 /* Not poison consumption interrupt, no need to handle it */
1683 dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
1684 block_obj->ras_comm.name);
1690 amdgpu_umc_poison_handler(adev, false);
1692 if (block_obj->hw_ops && block_obj->hw_ops->handle_poison_consumption)
1693 poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);
1695 /* gpu reset is fallback for failed and default cases */
1697 dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
1698 block_obj->ras_comm.name);
1699 amdgpu_ras_reset_gpu(adev);
1701 amdgpu_gfx_poison_consumption_handler(adev, entry);
1705 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
1706 struct amdgpu_iv_entry *entry)
1708 dev_info(obj->adev->dev,
1709 "Poison is created, no user action is needed.\n");
1712 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
1713 struct amdgpu_iv_entry *entry)
1715 struct ras_ih_data *data = &obj->ih_data;
1716 struct ras_err_data err_data = {0, 0, 0, NULL};
1722 /* Let IP handle its data, maybe we need get the output
1723 * from the callback to update the error type/count, etc
1725 ret = data->cb(obj->adev, &err_data, entry);
1726 /* ue will trigger an interrupt, and in that case
1727 * we need do a reset to recovery the whole system.
1728 * But leave IP do that recovery, here we just dispatch
1731 if (ret == AMDGPU_RAS_SUCCESS) {
1732 /* these counts could be left as 0 if
1733 * some blocks do not count error number
1735 obj->err_data.ue_count += err_data.ue_count;
1736 obj->err_data.ce_count += err_data.ce_count;
1740 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1742 struct ras_ih_data *data = &obj->ih_data;
1743 struct amdgpu_iv_entry entry;
1745 while (data->rptr != data->wptr) {
1747 memcpy(&entry, &data->ring[data->rptr],
1748 data->element_size);
1751 data->rptr = (data->aligned_element_size +
1752 data->rptr) % data->ring_size;
1754 if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
1755 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
1756 amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
1758 amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
1760 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
1761 amdgpu_ras_interrupt_umc_handler(obj, &entry);
1763 dev_warn(obj->adev->dev,
1764 "No RAS interrupt handler for non-UMC block with poison disabled.\n");
1769 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1771 struct ras_ih_data *data =
1772 container_of(work, struct ras_ih_data, ih_work);
1773 struct ras_manager *obj =
1774 container_of(data, struct ras_manager, ih_data);
1776 amdgpu_ras_interrupt_handler(obj);
1779 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1780 struct ras_dispatch_if *info)
1782 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1783 struct ras_ih_data *data = &obj->ih_data;
1788 if (data->inuse == 0)
1791 /* Might be overflow... */
1792 memcpy(&data->ring[data->wptr], info->entry,
1793 data->element_size);
1796 data->wptr = (data->aligned_element_size +
1797 data->wptr) % data->ring_size;
1799 schedule_work(&data->ih_work);
1804 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1805 struct ras_common_if *head)
1807 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1808 struct ras_ih_data *data;
1813 data = &obj->ih_data;
1814 if (data->inuse == 0)
1817 cancel_work_sync(&data->ih_work);
1820 memset(data, 0, sizeof(*data));
1826 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1827 struct ras_common_if *head)
1829 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1830 struct ras_ih_data *data;
1831 struct amdgpu_ras_block_object *ras_obj;
1834 /* in case we registe the IH before enable ras feature */
1835 obj = amdgpu_ras_create_obj(adev, head);
1841 ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);
1843 data = &obj->ih_data;
1844 /* add the callback.etc */
1845 *data = (struct ras_ih_data) {
1847 .cb = ras_obj->ras_cb,
1848 .element_size = sizeof(struct amdgpu_iv_entry),
1853 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1855 data->aligned_element_size = ALIGN(data->element_size, 8);
1856 /* the ring can store 64 iv entries. */
1857 data->ring_size = 64 * data->aligned_element_size;
1858 data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1870 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1872 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1873 struct ras_manager *obj, *tmp;
1875 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1876 amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
1883 /* traversal all IPs except NBIO to query error counter */
1884 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1886 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1887 struct ras_manager *obj;
1889 if (!adev->ras_enabled || !con)
1892 list_for_each_entry(obj, &con->head, node) {
1893 struct ras_query_if info = {
1898 * PCIE_BIF IP has one different isr by ras controller
1899 * interrupt, the specific ras counter query will be
1900 * done in that isr. So skip such block from common
1901 * sync flood interrupt isr calling.
1903 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1907 * this is a workaround for aldebaran, skip send msg to
1908 * smu to get ecc_info table due to smu handle get ecc
1909 * info table failed temporarily.
1910 * should be removed until smu fix handle ecc_info table.
1912 if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
1913 (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
1916 amdgpu_ras_query_error_status(adev, &info);
1918 if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
1919 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4) &&
1920 adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 0)) {
1921 if (amdgpu_ras_reset_error_status(adev, info.head.block))
1922 dev_warn(adev->dev, "Failed to reset error counter and error status");
1927 /* Parse RdRspStatus and WrRspStatus */
1928 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1929 struct ras_query_if *info)
1931 struct amdgpu_ras_block_object *block_obj;
1933 * Only two block need to query read/write
1934 * RspStatus at current state
1936 if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
1937 (info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
1940 block_obj = amdgpu_ras_get_ras_block(adev,
1942 info->head.sub_block_index);
1944 if (!block_obj || !block_obj->hw_ops) {
1945 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1946 get_ras_block_str(&info->head));
1950 if (block_obj->hw_ops->query_ras_error_status)
1951 block_obj->hw_ops->query_ras_error_status(adev);
1955 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1957 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1958 struct ras_manager *obj;
1960 if (!adev->ras_enabled || !con)
1963 list_for_each_entry(obj, &con->head, node) {
1964 struct ras_query_if info = {
1968 amdgpu_ras_error_status_query(adev, &info);
1972 /* recovery begin */
1974 /* return 0 on success.
1975 * caller need free bps.
1977 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1978 struct ras_badpage **bps, unsigned int *count)
1980 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1981 struct ras_err_handler_data *data;
1983 int ret = 0, status;
1985 if (!con || !con->eh_data || !bps || !count)
1988 mutex_lock(&con->recovery_lock);
1989 data = con->eh_data;
1990 if (!data || data->count == 0) {
1996 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
2002 for (; i < data->count; i++) {
2003 (*bps)[i] = (struct ras_badpage){
2004 .bp = data->bps[i].retired_page,
2005 .size = AMDGPU_GPU_PAGE_SIZE,
2006 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
2008 status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
2009 data->bps[i].retired_page);
2010 if (status == -EBUSY)
2011 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
2012 else if (status == -ENOENT)
2013 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
2016 *count = data->count;
2018 mutex_unlock(&con->recovery_lock);
2022 static void amdgpu_ras_do_recovery(struct work_struct *work)
2024 struct amdgpu_ras *ras =
2025 container_of(work, struct amdgpu_ras, recovery_work);
2026 struct amdgpu_device *remote_adev = NULL;
2027 struct amdgpu_device *adev = ras->adev;
2028 struct list_head device_list, *device_list_handle = NULL;
2030 if (!ras->disable_ras_err_cnt_harvest) {
2031 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2033 /* Build list of devices to query RAS related errors */
2034 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
2035 device_list_handle = &hive->device_list;
2037 INIT_LIST_HEAD(&device_list);
2038 list_add_tail(&adev->gmc.xgmi.head, &device_list);
2039 device_list_handle = &device_list;
2042 list_for_each_entry(remote_adev,
2043 device_list_handle, gmc.xgmi.head) {
2044 amdgpu_ras_query_err_status(remote_adev);
2045 amdgpu_ras_log_on_err_counter(remote_adev);
2048 amdgpu_put_xgmi_hive(hive);
2051 if (amdgpu_device_should_recover_gpu(ras->adev)) {
2052 struct amdgpu_reset_context reset_context;
2053 memset(&reset_context, 0, sizeof(reset_context));
2055 reset_context.method = AMD_RESET_METHOD_NONE;
2056 reset_context.reset_req_dev = adev;
2058 /* Perform full reset in fatal error mode */
2059 if (!amdgpu_ras_is_poison_mode_supported(ras->adev))
2060 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2062 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2064 if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE2_RESET) {
2065 ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE2_RESET;
2066 reset_context.method = AMD_RESET_METHOD_MODE2;
2069 /* Fatal error occurs in poison mode, mode1 reset is used to
2072 if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE1_RESET) {
2073 ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE1_RESET;
2074 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2078 amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
2080 atomic_set(&ras->in_recovery, 0);
2083 /* alloc/realloc bps array */
2084 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
2085 struct ras_err_handler_data *data, int pages)
2087 unsigned int old_space = data->count + data->space_left;
2088 unsigned int new_space = old_space + pages;
2089 unsigned int align_space = ALIGN(new_space, 512);
2090 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
2097 memcpy(bps, data->bps,
2098 data->count * sizeof(*data->bps));
2103 data->space_left += align_space - old_space;
2107 /* it deal with vram only. */
2108 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
2109 struct eeprom_table_record *bps, int pages)
2111 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2112 struct ras_err_handler_data *data;
2116 if (!con || !con->eh_data || !bps || pages <= 0)
2119 mutex_lock(&con->recovery_lock);
2120 data = con->eh_data;
2124 for (i = 0; i < pages; i++) {
2125 if (amdgpu_ras_check_bad_page_unlock(con,
2126 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2129 if (!data->space_left &&
2130 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2135 amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2136 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
2137 AMDGPU_GPU_PAGE_SIZE);
2139 memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
2144 mutex_unlock(&con->recovery_lock);
2150 * write error record array to eeprom, the function should be
2151 * protected by recovery_lock
2152 * new_cnt: new added UE count, excluding reserved bad pages, can be NULL
2154 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
2155 unsigned long *new_cnt)
2157 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2158 struct ras_err_handler_data *data;
2159 struct amdgpu_ras_eeprom_control *control;
2162 if (!con || !con->eh_data) {
2169 mutex_lock(&con->recovery_lock);
2170 control = &con->eeprom_control;
2171 data = con->eh_data;
2172 save_count = data->count - control->ras_num_recs;
2173 mutex_unlock(&con->recovery_lock);
2176 *new_cnt = save_count / adev->umc.retire_unit;
2178 /* only new entries are saved */
2179 if (save_count > 0) {
2180 if (amdgpu_ras_eeprom_append(control,
2181 &data->bps[control->ras_num_recs],
2183 dev_err(adev->dev, "Failed to save EEPROM table data!");
2187 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
2194 * read error record array in eeprom and reserve enough space for
2195 * storing new bad pages
2197 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
2199 struct amdgpu_ras_eeprom_control *control =
2200 &adev->psp.ras_context.ras->eeprom_control;
2201 struct eeprom_table_record *bps;
2204 /* no bad page record, skip eeprom access */
2205 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2208 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
2212 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2214 dev_err(adev->dev, "Failed to load EEPROM table records!");
2216 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
2222 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
2225 struct ras_err_handler_data *data = con->eh_data;
2228 addr >>= AMDGPU_GPU_PAGE_SHIFT;
2229 for (i = 0; i < data->count; i++)
2230 if (addr == data->bps[i].retired_page)
2237 * check if an address belongs to bad page
2239 * Note: this check is only for umc block
2241 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
2244 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2247 if (!con || !con->eh_data)
2250 mutex_lock(&con->recovery_lock);
2251 ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2252 mutex_unlock(&con->recovery_lock);
2256 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2259 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2262 * Justification of value bad_page_cnt_threshold in ras structure
2264 * Generally, 0 <= amdgpu_bad_page_threshold <= max record length
2265 * in eeprom or amdgpu_bad_page_threshold == -2, introduce two
2266 * scenarios accordingly.
2268 * Bad page retirement enablement:
2269 * - If amdgpu_bad_page_threshold = -2,
2270 * bad_page_cnt_threshold = typical value by formula.
2272 * - When the value from user is 0 < amdgpu_bad_page_threshold <
2273 * max record length in eeprom, use it directly.
2275 * Bad page retirement disablement:
2276 * - If amdgpu_bad_page_threshold = 0, bad page retirement
2277 * functionality is disabled, and bad_page_cnt_threshold will
2281 if (amdgpu_bad_page_threshold < 0) {
2282 u64 val = adev->gmc.mc_vram_size;
2284 do_div(val, RAS_BAD_PAGE_COVER);
2285 con->bad_page_cnt_threshold = min(lower_32_bits(val),
2288 con->bad_page_cnt_threshold = min_t(int, max_count,
2289 amdgpu_bad_page_threshold);
2293 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2295 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2296 struct ras_err_handler_data **data;
2297 u32 max_eeprom_records_count = 0;
2298 bool exc_err_limit = false;
2301 if (!con || amdgpu_sriov_vf(adev))
2304 /* Allow access to RAS EEPROM via debugfs, when the ASIC
2305 * supports RAS and debugfs is enabled, but when
2306 * adev->ras_enabled is unset, i.e. when "ras_enable"
2307 * module parameter is set to 0.
2311 if (!adev->ras_enabled)
2314 data = &con->eh_data;
2315 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
2321 mutex_init(&con->recovery_lock);
2322 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
2323 atomic_set(&con->in_recovery, 0);
2324 con->eeprom_control.bad_channel_bitmap = 0;
2326 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(&con->eeprom_control);
2327 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2329 /* Todo: During test the SMU might fail to read the eeprom through I2C
2330 * when the GPU is pending on XGMI reset during probe time
2331 * (Mostly after second bus reset), skip it now
2333 if (adev->gmc.xgmi.pending_reset)
2335 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
2337 * This calling fails when exc_err_limit is true or
2340 if (exc_err_limit || ret)
2343 if (con->eeprom_control.ras_num_recs) {
2344 ret = amdgpu_ras_load_bad_pages(adev);
2348 amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2350 if (con->update_channel_flag == true) {
2351 amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
2352 con->update_channel_flag = false;
2356 #ifdef CONFIG_X86_MCE_AMD
2357 if ((adev->asic_type == CHIP_ALDEBARAN) &&
2358 (adev->gmc.xgmi.connected_to_cpu))
2359 amdgpu_register_bad_pages_mca_notifier(adev);
2364 kfree((*data)->bps);
2366 con->eh_data = NULL;
2368 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2371 * Except error threshold exceeding case, other failure cases in this
2372 * function would not fail amdgpu driver init.
2382 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2384 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2385 struct ras_err_handler_data *data = con->eh_data;
2387 /* recovery_init failed to init it, fini is useless */
2391 cancel_work_sync(&con->recovery_work);
2393 mutex_lock(&con->recovery_lock);
2394 con->eh_data = NULL;
2397 mutex_unlock(&con->recovery_lock);
2403 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2405 if (amdgpu_sriov_vf(adev)) {
2406 switch (adev->ip_versions[MP0_HWIP][0]) {
2407 case IP_VERSION(13, 0, 2):
2414 if (adev->asic_type == CHIP_IP_DISCOVERY) {
2415 switch (adev->ip_versions[MP0_HWIP][0]) {
2416 case IP_VERSION(13, 0, 0):
2417 case IP_VERSION(13, 0, 10):
2424 return adev->asic_type == CHIP_VEGA10 ||
2425 adev->asic_type == CHIP_VEGA20 ||
2426 adev->asic_type == CHIP_ARCTURUS ||
2427 adev->asic_type == CHIP_ALDEBARAN ||
2428 adev->asic_type == CHIP_SIENNA_CICHLID;
2432 * this is workaround for vega20 workstation sku,
2433 * force enable gfx ras, ignore vbios gfx ras flag
2434 * due to GC EDC can not write
2436 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2438 struct atom_context *ctx = adev->mode_info.atom_context;
2443 if (strnstr(ctx->vbios_version, "D16406",
2444 sizeof(ctx->vbios_version)) ||
2445 strnstr(ctx->vbios_version, "D36002",
2446 sizeof(ctx->vbios_version)))
2447 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2451 * check hardware's ras ability which will be saved in hw_supported.
2452 * if hardware does not support ras, we can skip some ras initializtion and
2453 * forbid some ras operations from IP.
2454 * if software itself, say boot parameter, limit the ras ability. We still
2455 * need allow IP do some limited operations, like disable. In such case,
2456 * we have to initialize ras as normal. but need check if operation is
2457 * allowed or not in each function.
2459 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2461 adev->ras_hw_enabled = adev->ras_enabled = 0;
2463 if (!amdgpu_ras_asic_supported(adev))
2466 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
2467 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2468 dev_info(adev->dev, "MEM ECC is active.\n");
2469 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2470 1 << AMDGPU_RAS_BLOCK__DF);
2472 dev_info(adev->dev, "MEM ECC is not presented.\n");
2475 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2476 dev_info(adev->dev, "SRAM ECC is active.\n");
2477 if (!amdgpu_sriov_vf(adev))
2478 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2479 1 << AMDGPU_RAS_BLOCK__DF);
2481 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
2482 1 << AMDGPU_RAS_BLOCK__SDMA |
2483 1 << AMDGPU_RAS_BLOCK__GFX);
2485 /* VCN/JPEG RAS can be supported on both bare metal and
2488 if (adev->ip_versions[VCN_HWIP][0] == IP_VERSION(2, 6, 0) ||
2489 adev->ip_versions[VCN_HWIP][0] == IP_VERSION(4, 0, 0))
2490 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
2491 1 << AMDGPU_RAS_BLOCK__JPEG);
2493 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
2494 1 << AMDGPU_RAS_BLOCK__JPEG);
2497 * XGMI RAS is not supported if xgmi num physical nodes
2500 if (!adev->gmc.xgmi.num_physical_nodes)
2501 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__XGMI_WAFL);
2503 dev_info(adev->dev, "SRAM ECC is not presented.\n");
2506 /* driver only manages a few IP blocks RAS feature
2507 * when GPU is connected cpu through XGMI */
2508 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2509 1 << AMDGPU_RAS_BLOCK__SDMA |
2510 1 << AMDGPU_RAS_BLOCK__MMHUB);
2513 amdgpu_ras_get_quirks(adev);
2515 /* hw_supported needs to be aligned with RAS block mask. */
2516 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2518 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
2519 adev->ras_hw_enabled & amdgpu_ras_mask;
2522 static void amdgpu_ras_counte_dw(struct work_struct *work)
2524 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
2525 ras_counte_delay_work.work);
2526 struct amdgpu_device *adev = con->adev;
2527 struct drm_device *dev = adev_to_drm(adev);
2528 unsigned long ce_count, ue_count;
2531 res = pm_runtime_get_sync(dev->dev);
2535 /* Cache new values.
2537 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, NULL) == 0) {
2538 atomic_set(&con->ras_ce_count, ce_count);
2539 atomic_set(&con->ras_ue_count, ue_count);
2542 pm_runtime_mark_last_busy(dev->dev);
2544 pm_runtime_put_autosuspend(dev->dev);
2547 static void amdgpu_ras_query_poison_mode(struct amdgpu_device *adev)
2549 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2550 bool df_poison, umc_poison;
2552 /* poison setting is useless on SRIOV guest */
2553 if (amdgpu_sriov_vf(adev) || !con)
2556 /* Init poison supported flag, the default value is false */
2557 if (adev->gmc.xgmi.connected_to_cpu) {
2558 /* enabled by default when GPU is connected to CPU */
2559 con->poison_supported = true;
2560 } else if (adev->df.funcs &&
2561 adev->df.funcs->query_ras_poison_mode &&
2563 adev->umc.ras->query_ras_poison_mode) {
2565 adev->df.funcs->query_ras_poison_mode(adev);
2567 adev->umc.ras->query_ras_poison_mode(adev);
2569 /* Only poison is set in both DF and UMC, we can support it */
2570 if (df_poison && umc_poison)
2571 con->poison_supported = true;
2572 else if (df_poison != umc_poison)
2574 "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
2575 df_poison, umc_poison);
2579 int amdgpu_ras_init(struct amdgpu_device *adev)
2581 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2587 con = kmalloc(sizeof(struct amdgpu_ras) +
2588 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
2589 sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2590 GFP_KERNEL|__GFP_ZERO);
2595 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
2596 atomic_set(&con->ras_ce_count, 0);
2597 atomic_set(&con->ras_ue_count, 0);
2599 con->objs = (struct ras_manager *)(con + 1);
2601 amdgpu_ras_set_context(adev, con);
2603 amdgpu_ras_check_supported(adev);
2605 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2606 /* set gfx block ras context feature for VEGA20 Gaming
2607 * send ras disable cmd to ras ta during ras late init.
2609 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2610 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
2619 con->update_channel_flag = false;
2621 INIT_LIST_HEAD(&con->head);
2622 /* Might need get this flag from vbios. */
2623 con->flags = RAS_DEFAULT_FLAGS;
2625 /* initialize nbio ras function ahead of any other
2626 * ras functions so hardware fatal error interrupt
2627 * can be enabled as early as possible */
2628 switch (adev->ip_versions[NBIO_HWIP][0]) {
2629 case IP_VERSION(7, 4, 0):
2630 case IP_VERSION(7, 4, 1):
2631 case IP_VERSION(7, 4, 4):
2632 if (!adev->gmc.xgmi.connected_to_cpu)
2633 adev->nbio.ras = &nbio_v7_4_ras;
2635 case IP_VERSION(4, 3, 0):
2636 if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF))
2637 /* unlike other generation of nbio ras,
2638 * nbio v4_3 only support fatal error interrupt
2639 * to inform software that DF is freezed due to
2640 * system fatal error event. driver should not
2641 * enable nbio ras in such case. Instead,
2643 adev->nbio.ras = &nbio_v4_3_ras;
2646 /* nbio ras is not available */
2650 /* nbio ras block needs to be enabled ahead of other ras blocks
2651 * to handle fatal error */
2652 r = amdgpu_nbio_ras_sw_init(adev);
2656 if (adev->nbio.ras &&
2657 adev->nbio.ras->init_ras_controller_interrupt) {
2658 r = adev->nbio.ras->init_ras_controller_interrupt(adev);
2663 if (adev->nbio.ras &&
2664 adev->nbio.ras->init_ras_err_event_athub_interrupt) {
2665 r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
2670 amdgpu_ras_query_poison_mode(adev);
2672 if (amdgpu_ras_fs_init(adev)) {
2677 dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2678 "hardware ability[%x] ras_mask[%x]\n",
2679 adev->ras_hw_enabled, adev->ras_enabled);
2683 amdgpu_ras_set_context(adev, NULL);
2689 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2691 if (adev->gmc.xgmi.connected_to_cpu ||
2692 adev->gmc.is_app_apu)
2697 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
2698 struct ras_common_if *ras_block)
2700 struct ras_query_if info = {
2704 if (!amdgpu_persistent_edc_harvesting_supported(adev))
2707 if (amdgpu_ras_query_error_status(adev, &info) != 0)
2708 DRM_WARN("RAS init harvest failure");
2710 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
2711 DRM_WARN("RAS init harvest reset failure");
2716 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
2718 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2723 return con->poison_supported;
2726 /* helper function to handle common stuff in ip late init phase */
2727 int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
2728 struct ras_common_if *ras_block)
2730 struct amdgpu_ras_block_object *ras_obj = NULL;
2731 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2732 struct ras_query_if *query_info;
2733 unsigned long ue_count, ce_count;
2736 /* disable RAS feature per IP block if it is not supported */
2737 if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2738 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2742 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2744 if (adev->in_suspend || amdgpu_in_reset(adev)) {
2745 /* in resume phase, if fail to enable ras,
2746 * clean up all ras fs nodes, and disable ras */
2752 /* check for errors on warm reset edc persisant supported ASIC */
2753 amdgpu_persistent_edc_harvesting(adev, ras_block);
2755 /* in resume phase, no need to create ras fs node */
2756 if (adev->in_suspend || amdgpu_in_reset(adev))
2759 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2760 if (ras_obj->ras_cb || (ras_obj->hw_ops &&
2761 (ras_obj->hw_ops->query_poison_status ||
2762 ras_obj->hw_ops->handle_poison_consumption))) {
2763 r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
2768 r = amdgpu_ras_sysfs_create(adev, ras_block);
2772 /* Those are the cached values at init.
2774 query_info = kzalloc(sizeof(struct ras_query_if), GFP_KERNEL);
2777 memcpy(&query_info->head, ras_block, sizeof(struct ras_common_if));
2779 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, query_info) == 0) {
2780 atomic_set(&con->ras_ce_count, ce_count);
2781 atomic_set(&con->ras_ue_count, ue_count);
2788 if (ras_obj->ras_cb)
2789 amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2791 amdgpu_ras_feature_enable(adev, ras_block, 0);
2795 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
2796 struct ras_common_if *ras_block)
2798 return amdgpu_ras_block_late_init(adev, ras_block);
2801 /* helper function to remove ras fs node and interrupt handler */
2802 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
2803 struct ras_common_if *ras_block)
2805 struct amdgpu_ras_block_object *ras_obj;
2809 amdgpu_ras_sysfs_remove(adev, ras_block);
2811 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2812 if (ras_obj->ras_cb)
2813 amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2816 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
2817 struct ras_common_if *ras_block)
2819 return amdgpu_ras_block_late_fini(adev, ras_block);
2822 /* do some init work after IP late init as dependence.
2823 * and it runs in resume/gpu reset/booting up cases.
2825 void amdgpu_ras_resume(struct amdgpu_device *adev)
2827 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2828 struct ras_manager *obj, *tmp;
2830 if (!adev->ras_enabled || !con) {
2831 /* clean ras context for VEGA20 Gaming after send ras disable cmd */
2832 amdgpu_release_ras_context(adev);
2837 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2838 /* Set up all other IPs which are not implemented. There is a
2839 * tricky thing that IP's actual ras error type should be
2840 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2841 * ERROR_NONE make sense anyway.
2843 amdgpu_ras_enable_all_features(adev, 1);
2845 /* We enable ras on all hw_supported block, but as boot
2846 * parameter might disable some of them and one or more IP has
2847 * not implemented yet. So we disable them on behalf.
2849 list_for_each_entry_safe(obj, tmp, &con->head, node) {
2850 if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2851 amdgpu_ras_feature_enable(adev, &obj->head, 0);
2852 /* there should be no any reference. */
2853 WARN_ON(alive_obj(obj));
2859 void amdgpu_ras_suspend(struct amdgpu_device *adev)
2861 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2863 if (!adev->ras_enabled || !con)
2866 amdgpu_ras_disable_all_features(adev, 0);
2867 /* Make sure all ras objects are disabled. */
2869 amdgpu_ras_disable_all_features(adev, 1);
2872 int amdgpu_ras_late_init(struct amdgpu_device *adev)
2874 struct amdgpu_ras_block_list *node, *tmp;
2875 struct amdgpu_ras_block_object *obj;
2878 /* Guest side doesn't need init ras feature */
2879 if (amdgpu_sriov_vf(adev))
2882 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
2883 if (!node->ras_obj) {
2884 dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
2888 obj = node->ras_obj;
2889 if (obj->ras_late_init) {
2890 r = obj->ras_late_init(adev, &obj->ras_comm);
2892 dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
2893 obj->ras_comm.name, r);
2897 amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
2903 /* do some fini work before IP fini as dependence */
2904 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2906 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2908 if (!adev->ras_enabled || !con)
2912 /* Need disable ras on all IPs here before ip [hw/sw]fini */
2914 amdgpu_ras_disable_all_features(adev, 0);
2915 amdgpu_ras_recovery_fini(adev);
2919 int amdgpu_ras_fini(struct amdgpu_device *adev)
2921 struct amdgpu_ras_block_list *ras_node, *tmp;
2922 struct amdgpu_ras_block_object *obj = NULL;
2923 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2925 if (!adev->ras_enabled || !con)
2928 list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
2929 if (ras_node->ras_obj) {
2930 obj = ras_node->ras_obj;
2931 if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
2933 obj->ras_fini(adev, &obj->ras_comm);
2935 amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
2938 /* Clear ras blocks from ras_list and free ras block list node */
2939 list_del(&ras_node->node);
2943 amdgpu_ras_fs_fini(adev);
2944 amdgpu_ras_interrupt_remove_all(adev);
2946 WARN(con->features, "Feature mask is not cleared");
2949 amdgpu_ras_disable_all_features(adev, 1);
2951 cancel_delayed_work_sync(&con->ras_counte_delay_work);
2953 amdgpu_ras_set_context(adev, NULL);
2959 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2961 amdgpu_ras_check_supported(adev);
2962 if (!adev->ras_hw_enabled)
2965 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2966 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
2968 dev_info(adev->dev, "uncorrectable hardware error"
2969 "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2971 ras->gpu_reset_flags |= AMDGPU_RAS_GPU_RESET_MODE1_RESET;
2972 amdgpu_ras_reset_gpu(adev);
2976 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2978 if (adev->asic_type == CHIP_VEGA20 &&
2979 adev->pm.fw_version <= 0x283400) {
2980 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2981 amdgpu_ras_intr_triggered();
2987 void amdgpu_release_ras_context(struct amdgpu_device *adev)
2989 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2994 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2995 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
2996 amdgpu_ras_set_context(adev, NULL);
3001 #ifdef CONFIG_X86_MCE_AMD
3002 static struct amdgpu_device *find_adev(uint32_t node_id)
3005 struct amdgpu_device *adev = NULL;
3007 for (i = 0; i < mce_adev_list.num_gpu; i++) {
3008 adev = mce_adev_list.devs[i];
3010 if (adev && adev->gmc.xgmi.connected_to_cpu &&
3011 adev->gmc.xgmi.physical_node_id == node_id)
3019 #define GET_MCA_IPID_GPUID(m) (((m) >> 44) & 0xF)
3020 #define GET_UMC_INST(m) (((m) >> 21) & 0x7)
3021 #define GET_CHAN_INDEX(m) ((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
3022 #define GPU_ID_OFFSET 8
3024 static int amdgpu_bad_page_notifier(struct notifier_block *nb,
3025 unsigned long val, void *data)
3027 struct mce *m = (struct mce *)data;
3028 struct amdgpu_device *adev = NULL;
3029 uint32_t gpu_id = 0;
3030 uint32_t umc_inst = 0, ch_inst = 0;
3033 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
3034 * and error occurred in DramECC (Extended error code = 0) then only
3035 * process the error, else bail out.
3037 if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
3038 (XEC(m->status, 0x3f) == 0x0)))
3042 * If it is correctable error, return.
3044 if (mce_is_correctable(m))
3048 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
3050 gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;
3052 adev = find_adev(gpu_id);
3054 DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
3060 * If it is uncorrectable error, then find out UMC instance and
3063 umc_inst = GET_UMC_INST(m->ipid);
3064 ch_inst = GET_CHAN_INDEX(m->ipid);
3066 dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
3069 if (!amdgpu_umc_page_retirement_mca(adev, m->addr, ch_inst, umc_inst))
3075 static struct notifier_block amdgpu_bad_page_nb = {
3076 .notifier_call = amdgpu_bad_page_notifier,
3077 .priority = MCE_PRIO_UC,
3080 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
3083 * Add the adev to the mce_adev_list.
3084 * During mode2 reset, amdgpu device is temporarily
3085 * removed from the mgpu_info list which can cause
3086 * page retirement to fail.
3087 * Use this list instead of mgpu_info to find the amdgpu
3088 * device on which the UMC error was reported.
3090 mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;
3093 * Register the x86 notifier only once
3094 * with MCE subsystem.
3096 if (notifier_registered == false) {
3097 mce_register_decode_chain(&amdgpu_bad_page_nb);
3098 notifier_registered = true;
3103 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
3108 return adev->psp.ras_context.ras;
3111 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
3116 adev->psp.ras_context.ras = ras_con;
3120 /* check if ras is supported on block, say, sdma, gfx */
3121 int amdgpu_ras_is_supported(struct amdgpu_device *adev,
3125 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3127 if (block >= AMDGPU_RAS_BLOCK_COUNT)
3130 ret = ras && (adev->ras_enabled & (1 << block));
3132 /* For the special asic with mem ecc enabled but sram ecc
3133 * not enabled, even if the ras block is not supported on
3134 * .ras_enabled, if the asic supports poison mode and the
3135 * ras block has ras configuration, it can be considered
3136 * that the ras block supports ras function.
3139 amdgpu_ras_is_poison_mode_supported(adev) &&
3140 amdgpu_ras_get_ras_block(adev, block, 0))
3146 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
3148 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3150 if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
3151 amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
3156 /* Register each ip ras block into amdgpu ras */
3157 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
3158 struct amdgpu_ras_block_object *ras_block_obj)
3160 struct amdgpu_ras_block_list *ras_node;
3161 if (!adev || !ras_block_obj)
3164 ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
3168 INIT_LIST_HEAD(&ras_node->node);
3169 ras_node->ras_obj = ras_block_obj;
3170 list_add_tail(&ras_node->node, &adev->ras_list);
3175 void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name)
3181 case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE:
3182 sprintf(err_type_name, "correctable");
3184 case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE:
3185 sprintf(err_type_name, "uncorrectable");
3188 sprintf(err_type_name, "unknown");
3193 bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev,
3194 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
3196 uint32_t *memory_id)
3198 uint32_t err_status_lo_data, err_status_lo_offset;
3203 err_status_lo_offset =
3204 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
3205 reg_entry->seg_lo, reg_entry->reg_lo);
3206 err_status_lo_data = RREG32(err_status_lo_offset);
3208 if ((reg_entry->flags & AMDGPU_RAS_ERR_STATUS_VALID) &&
3209 !REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, ERR_STATUS_VALID_FLAG))
3212 *memory_id = REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, MEMORY_ID);
3217 bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev,
3218 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
3220 unsigned long *err_cnt)
3222 uint32_t err_status_hi_data, err_status_hi_offset;
3227 err_status_hi_offset =
3228 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
3229 reg_entry->seg_hi, reg_entry->reg_hi);
3230 err_status_hi_data = RREG32(err_status_hi_offset);
3232 if ((reg_entry->flags & AMDGPU_RAS_ERR_INFO_VALID) &&
3233 !REG_GET_FIELD(err_status_hi_data, ERR_STATUS_HI, ERR_INFO_VALID_FLAG))
3234 /* keep the check here in case we need to refer to the result later */
3235 dev_dbg(adev->dev, "Invalid err_info field\n");
3237 /* read err count */
3238 *err_cnt = REG_GET_FIELD(err_status_hi_data, ERR_STATUS, ERR_CNT);
3243 void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev,
3244 const struct amdgpu_ras_err_status_reg_entry *reg_list,
3245 uint32_t reg_list_size,
3246 const struct amdgpu_ras_memory_id_entry *mem_list,
3247 uint32_t mem_list_size,
3250 unsigned long *err_count)
3253 unsigned long err_cnt;
3254 char err_type_name[16];
3257 for (i = 0; i < reg_list_size; i++) {
3258 /* query memory_id from err_status_lo */
3259 if (!amdgpu_ras_inst_get_memory_id_field(adev, ®_list[i],
3260 instance, &memory_id))
3263 /* query err_cnt from err_status_hi */
3264 if (!amdgpu_ras_inst_get_err_cnt_field(adev, ®_list[i],
3265 instance, &err_cnt) ||
3269 *err_count += err_cnt;
3271 /* log the errors */
3272 amdgpu_ras_get_error_type_name(err_type, err_type_name);
3274 /* memory_list is not supported */
3276 "%ld %s hardware errors detected in %s, instance: %d, memory_id: %d\n",
3277 err_cnt, err_type_name,
3278 reg_list[i].block_name,
3279 instance, memory_id);
3281 for (j = 0; j < mem_list_size; j++) {
3282 if (memory_id == mem_list[j].memory_id) {
3284 "%ld %s hardware errors detected in %s, instance: %d, memory block: %s\n",
3285 err_cnt, err_type_name,
3286 reg_list[i].block_name,
3287 instance, mem_list[j].name);
3295 void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev,
3296 const struct amdgpu_ras_err_status_reg_entry *reg_list,
3297 uint32_t reg_list_size,
3300 uint32_t err_status_lo_offset, err_status_hi_offset;
3303 for (i = 0; i < reg_list_size; i++) {
3304 err_status_lo_offset =
3305 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
3306 reg_list[i].seg_lo, reg_list[i].reg_lo);
3307 err_status_hi_offset =
3308 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
3309 reg_list[i].seg_hi, reg_list[i].reg_hi);
3310 WREG32(err_status_lo_offset, 0);
3311 WREG32(err_status_hi_offset, 0);