2 * Copyright 2022 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include "umc_v8_10.h"
24 #include "amdgpu_ras.h"
25 #include "amdgpu_umc.h"
27 #include "umc/umc_8_10_0_offset.h"
28 #include "umc/umc_8_10_0_sh_mask.h"
30 #define UMC_8_NODE_DIST 0x800000
31 #define UMC_8_INST_DIST 0x4000
33 struct channelnum_map_colbit {
38 const struct channelnum_map_colbit umc_v8_10_channelnum_map_colbit_table[] = {
49 umc_v8_10_channel_idx_tbl[]
50 [UMC_V8_10_UMC_INSTANCE_NUM]
51 [UMC_V8_10_CHANNEL_INSTANCE_NUM] = {
60 static inline uint32_t get_umc_v8_10_reg_offset(struct amdgpu_device *adev,
65 return adev->umc.channel_offs * ch_inst + UMC_8_INST_DIST * umc_inst +
66 UMC_8_NODE_DIST * node_inst;
69 static void umc_v8_10_clear_error_count_per_channel(struct amdgpu_device *adev,
70 uint32_t umc_reg_offset)
72 uint32_t ecc_err_cnt_addr;
75 SOC15_REG_OFFSET(UMC, 0, regUMCCH0_0_GeccErrCnt);
77 /* clear error count */
78 WREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4,
79 UMC_V8_10_CE_CNT_INIT);
82 static void umc_v8_10_clear_error_count(struct amdgpu_device *adev)
84 uint32_t node_inst = 0;
85 uint32_t umc_inst = 0;
87 uint32_t umc_reg_offset = 0;
89 LOOP_UMC_EACH_NODE_INST_AND_CH(node_inst, umc_inst, ch_inst) {
90 umc_reg_offset = get_umc_v8_10_reg_offset(adev,
95 umc_v8_10_clear_error_count_per_channel(adev,
100 static void umc_v8_10_query_correctable_error_count(struct amdgpu_device *adev,
101 uint32_t umc_reg_offset,
102 unsigned long *error_count)
104 uint32_t ecc_err_cnt, ecc_err_cnt_addr;
105 uint64_t mc_umc_status;
106 uint32_t mc_umc_status_addr;
108 /* UMC 8_10 registers */
110 SOC15_REG_OFFSET(UMC, 0, regUMCCH0_0_GeccErrCnt);
112 SOC15_REG_OFFSET(UMC, 0, regMCA_UMC_UMC0_MCUMC_STATUST0);
114 ecc_err_cnt = RREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4);
116 (REG_GET_FIELD(ecc_err_cnt, UMCCH0_0_GeccErrCnt, GeccErrCnt) -
117 UMC_V8_10_CE_CNT_INIT);
119 /* Check for SRAM correctable error, MCUMC_STATUS is a 64 bit register */
120 mc_umc_status = RREG64_PCIE((mc_umc_status_addr + umc_reg_offset) * 4);
121 if (REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1 &&
122 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, CECC) == 1)
126 static void umc_v8_10_query_uncorrectable_error_count(struct amdgpu_device *adev,
127 uint32_t umc_reg_offset,
128 unsigned long *error_count)
130 uint64_t mc_umc_status;
131 uint32_t mc_umc_status_addr;
133 mc_umc_status_addr = SOC15_REG_OFFSET(UMC, 0, regMCA_UMC_UMC0_MCUMC_STATUST0);
135 /* Check the MCUMC_STATUS. */
136 mc_umc_status = RREG64_PCIE((mc_umc_status_addr + umc_reg_offset) * 4);
137 if ((REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1) &&
138 (REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Deferred) == 1 ||
139 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UECC) == 1 ||
140 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, PCC) == 1 ||
141 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UC) == 1 ||
142 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, TCC) == 1))
146 static void umc_v8_10_query_ras_error_count(struct amdgpu_device *adev,
147 void *ras_error_status)
149 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
151 uint32_t node_inst = 0;
152 uint32_t umc_inst = 0;
153 uint32_t ch_inst = 0;
154 uint32_t umc_reg_offset = 0;
156 LOOP_UMC_EACH_NODE_INST_AND_CH(node_inst, umc_inst, ch_inst) {
157 umc_reg_offset = get_umc_v8_10_reg_offset(adev,
162 umc_v8_10_query_correctable_error_count(adev,
164 &(err_data->ce_count));
165 umc_v8_10_query_uncorrectable_error_count(adev,
167 &(err_data->ue_count));
170 umc_v8_10_clear_error_count(adev);
173 static uint32_t umc_v8_10_get_col_bit(uint32_t channel_num)
177 for (t = 0; t < ARRAY_SIZE(umc_v8_10_channelnum_map_colbit_table); t++)
178 if (channel_num == umc_v8_10_channelnum_map_colbit_table[t].channel_num)
179 return umc_v8_10_channelnum_map_colbit_table[t].col_bit;
181 /* Failed to get col_bit. */
186 * Mapping normal address to soc physical address in swizzle mode.
188 static int umc_v8_10_swizzle_mode_na_to_pa(struct amdgpu_device *adev,
189 uint32_t channel_idx,
190 uint64_t na, uint64_t *soc_pa)
192 uint32_t channel_num = UMC_V8_10_TOTAL_CHANNEL_NUM(adev);
193 uint32_t col_bit = umc_v8_10_get_col_bit(channel_num);
196 if (col_bit == U32_MAX)
199 tmp_addr = SWIZZLE_MODE_TMP_ADDR(na, channel_num, channel_idx);
200 *soc_pa = SWIZZLE_MODE_ADDR_HI(tmp_addr, col_bit) |
201 SWIZZLE_MODE_ADDR_MID(na, col_bit) |
202 SWIZZLE_MODE_ADDR_LOW(tmp_addr, col_bit) |
203 SWIZZLE_MODE_ADDR_LSB(na);
208 static void umc_v8_10_query_error_address(struct amdgpu_device *adev,
209 struct ras_err_data *err_data,
210 uint32_t umc_reg_offset,
215 uint64_t mc_umc_status_addr;
216 uint64_t mc_umc_status, err_addr;
217 uint32_t channel_index;
220 SOC15_REG_OFFSET(UMC, 0, regMCA_UMC_UMC0_MCUMC_STATUST0);
221 mc_umc_status = RREG64_PCIE((mc_umc_status_addr + umc_reg_offset) * 4);
223 if (mc_umc_status == 0)
226 if (!err_data->err_addr) {
227 /* clear umc status */
228 WREG64_PCIE((mc_umc_status_addr + umc_reg_offset) * 4, 0x0ULL);
233 adev->umc.channel_idx_tbl[node_inst * adev->umc.umc_inst_num *
234 adev->umc.channel_inst_num +
235 umc_inst * adev->umc.channel_inst_num +
238 /* calculate error address if ue/ce error is detected */
239 if (REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, Val) == 1 &&
240 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, AddrV) == 1 &&
241 (REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UECC) == 1 ||
242 REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, CECC) == 1)) {
244 uint64_t mc_umc_addrt0;
246 mc_umc_addrt0 = SOC15_REG_OFFSET(UMC, 0, regMCA_UMC_UMC0_MCUMC_ADDRT0);
247 err_addr = RREG64_PCIE((mc_umc_addrt0 + umc_reg_offset) * 4);
248 err_addr = REG_GET_FIELD(err_addr, MCA_UMC_UMC0_MCUMC_ADDRT0, ErrorAddr);
250 /* the lowest lsb bits should be ignored */
251 addr_lsb = REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, AddrLsb);
253 err_addr &= ~((0x1ULL << addr_lsb) - 1);
255 /* we only save ue error information currently, ce is skipped */
256 if (REG_GET_FIELD(mc_umc_status, MCA_UMC_UMC0_MCUMC_STATUST0, UECC) == 1) {
257 uint64_t na_err_addr_base = err_addr & ~(0x3ULL << UMC_V8_10_NA_C5_BIT);
258 uint64_t na_err_addr, retired_page_addr;
262 /* loop for all possibilities of [C6 C5] in normal address. */
263 for (col = 0; col < UMC_V8_10_NA_COL_2BITS_POWER_OF_2_NUM; col++) {
264 na_err_addr = na_err_addr_base | (col << UMC_V8_10_NA_C5_BIT);
266 /* Mapping normal error address to retired soc physical address. */
267 ret = umc_v8_10_swizzle_mode_na_to_pa(adev, channel_index,
268 na_err_addr, &retired_page_addr);
270 dev_err(adev->dev, "Failed to map pa from umc na.\n");
273 dev_info(adev->dev, "Error Address(PA): 0x%llx\n",
275 amdgpu_umc_fill_error_record(err_data, na_err_addr,
276 retired_page_addr, channel_index, umc_inst);
281 /* clear umc status */
282 WREG64_PCIE((mc_umc_status_addr + umc_reg_offset) * 4, 0x0ULL);
285 static void umc_v8_10_query_ras_error_address(struct amdgpu_device *adev,
286 void *ras_error_status)
288 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
289 uint32_t node_inst = 0;
290 uint32_t umc_inst = 0;
291 uint32_t ch_inst = 0;
292 uint32_t umc_reg_offset = 0;
294 LOOP_UMC_EACH_NODE_INST_AND_CH(node_inst, umc_inst, ch_inst) {
295 umc_reg_offset = get_umc_v8_10_reg_offset(adev,
300 umc_v8_10_query_error_address(adev,
309 static void umc_v8_10_err_cnt_init_per_channel(struct amdgpu_device *adev,
310 uint32_t umc_reg_offset)
312 uint32_t ecc_err_cnt_sel, ecc_err_cnt_sel_addr;
313 uint32_t ecc_err_cnt_addr;
315 ecc_err_cnt_sel_addr =
316 SOC15_REG_OFFSET(UMC, 0, regUMCCH0_0_GeccErrCntSel);
318 SOC15_REG_OFFSET(UMC, 0, regUMCCH0_0_GeccErrCnt);
320 ecc_err_cnt_sel = RREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4);
322 /* set ce error interrupt type to APIC based interrupt */
323 ecc_err_cnt_sel = REG_SET_FIELD(ecc_err_cnt_sel, UMCCH0_0_GeccErrCntSel,
325 WREG32_PCIE((ecc_err_cnt_sel_addr + umc_reg_offset) * 4, ecc_err_cnt_sel);
326 /* set error count to initial value */
327 WREG32_PCIE((ecc_err_cnt_addr + umc_reg_offset) * 4, UMC_V8_10_CE_CNT_INIT);
330 static void umc_v8_10_err_cnt_init(struct amdgpu_device *adev)
332 uint32_t node_inst = 0;
333 uint32_t umc_inst = 0;
334 uint32_t ch_inst = 0;
335 uint32_t umc_reg_offset = 0;
337 LOOP_UMC_EACH_NODE_INST_AND_CH(node_inst, umc_inst, ch_inst) {
338 umc_reg_offset = get_umc_v8_10_reg_offset(adev,
343 umc_v8_10_err_cnt_init_per_channel(adev, umc_reg_offset);
347 const struct amdgpu_ras_block_hw_ops umc_v8_10_ras_hw_ops = {
348 .query_ras_error_count = umc_v8_10_query_ras_error_count,
349 .query_ras_error_address = umc_v8_10_query_ras_error_address,
352 struct amdgpu_umc_ras umc_v8_10_ras = {
354 .hw_ops = &umc_v8_10_ras_hw_ops,
356 .err_cnt_init = umc_v8_10_err_cnt_init,