2 * MAXIM MAX77620 GPIO driver
4 * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
11 #include <linux/gpio/driver.h>
12 #include <linux/interrupt.h>
13 #include <linux/mfd/max77620.h>
14 #include <linux/module.h>
15 #include <linux/platform_device.h>
16 #include <linux/regmap.h>
18 #define GPIO_REG_ADDR(offset) (MAX77620_REG_GPIO0 + offset)
20 struct max77620_gpio {
21 struct gpio_chip gpio_chip;
29 static const struct regmap_irq max77620_gpio_irqs[] = {
31 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE0,
32 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
33 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
38 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE1,
39 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
40 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
45 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE2,
46 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
47 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
52 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE3,
53 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
54 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
59 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE4,
60 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
61 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
66 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE5,
67 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
68 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
73 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE6,
74 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
75 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
80 .mask = MAX77620_IRQ_LVL2_GPIO_EDGE7,
81 .type_rising_mask = MAX77620_CNFG_GPIO_INT_RISING,
82 .type_falling_mask = MAX77620_CNFG_GPIO_INT_FALLING,
88 static struct regmap_irq_chip max77620_gpio_irq_chip = {
89 .name = "max77620-gpio",
90 .irqs = max77620_gpio_irqs,
91 .num_irqs = ARRAY_SIZE(max77620_gpio_irqs),
96 .status_base = MAX77620_REG_IRQ_LVL2_GPIO,
97 .type_base = MAX77620_REG_GPIO0,
100 static int max77620_gpio_dir_input(struct gpio_chip *gc, unsigned int offset)
102 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
105 ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
106 MAX77620_CNFG_GPIO_DIR_MASK,
107 MAX77620_CNFG_GPIO_DIR_INPUT);
109 dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
114 static int max77620_gpio_get(struct gpio_chip *gc, unsigned int offset)
116 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
120 ret = regmap_read(mgpio->rmap, GPIO_REG_ADDR(offset), &val);
122 dev_err(mgpio->dev, "CNFG_GPIOx read failed: %d\n", ret);
126 return !!(val & MAX77620_CNFG_GPIO_INPUT_VAL_MASK);
129 static int max77620_gpio_dir_output(struct gpio_chip *gc, unsigned int offset,
132 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
136 val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
137 MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
139 ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
140 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
142 dev_err(mgpio->dev, "CNFG_GPIOx val update failed: %d\n", ret);
146 ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
147 MAX77620_CNFG_GPIO_DIR_MASK,
148 MAX77620_CNFG_GPIO_DIR_OUTPUT);
150 dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
155 static int max77620_gpio_set_debounce(struct gpio_chip *gc,
157 unsigned int debounce)
159 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
165 val = MAX77620_CNFG_GPIO_DBNC_None;
168 val = MAX77620_CNFG_GPIO_DBNC_8ms;
171 val = MAX77620_CNFG_GPIO_DBNC_16ms;
174 val = MAX77620_CNFG_GPIO_DBNC_32ms;
177 dev_err(mgpio->dev, "Illegal value %u\n", debounce);
181 ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
182 MAX77620_CNFG_GPIO_DBNC_MASK, val);
184 dev_err(mgpio->dev, "CNFG_GPIOx_DBNC update failed: %d\n", ret);
189 static void max77620_gpio_set(struct gpio_chip *gc, unsigned int offset,
192 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
196 val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
197 MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
199 ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
200 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
202 dev_err(mgpio->dev, "CNFG_GPIO_OUT update failed: %d\n", ret);
205 static int max77620_gpio_set_single_ended(struct gpio_chip *gc,
207 enum single_ended_mode mode)
209 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
212 case LINE_MODE_OPEN_DRAIN:
213 return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
214 MAX77620_CNFG_GPIO_DRV_MASK,
215 MAX77620_CNFG_GPIO_DRV_OPENDRAIN);
216 case LINE_MODE_PUSH_PULL:
217 return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
218 MAX77620_CNFG_GPIO_DRV_MASK,
219 MAX77620_CNFG_GPIO_DRV_PUSHPULL);
227 static int max77620_gpio_to_irq(struct gpio_chip *gc, unsigned int offset)
229 struct max77620_gpio *mgpio = gpiochip_get_data(gc);
230 struct max77620_chip *chip = dev_get_drvdata(mgpio->dev->parent);
232 return regmap_irq_get_virq(chip->gpio_irq_data, offset);
235 static int max77620_gpio_probe(struct platform_device *pdev)
237 struct max77620_chip *chip = dev_get_drvdata(pdev->dev.parent);
238 struct max77620_gpio *mgpio;
242 gpio_irq = platform_get_irq(pdev, 0);
244 dev_err(&pdev->dev, "GPIO irq not available %d\n", gpio_irq);
248 mgpio = devm_kzalloc(&pdev->dev, sizeof(*mgpio), GFP_KERNEL);
252 mgpio->rmap = chip->rmap;
253 mgpio->dev = &pdev->dev;
254 mgpio->gpio_irq = gpio_irq;
256 mgpio->gpio_chip.label = pdev->name;
257 mgpio->gpio_chip.parent = &pdev->dev;
258 mgpio->gpio_chip.direction_input = max77620_gpio_dir_input;
259 mgpio->gpio_chip.get = max77620_gpio_get;
260 mgpio->gpio_chip.direction_output = max77620_gpio_dir_output;
261 mgpio->gpio_chip.set_debounce = max77620_gpio_set_debounce;
262 mgpio->gpio_chip.set = max77620_gpio_set;
263 mgpio->gpio_chip.set_single_ended = max77620_gpio_set_single_ended;
264 mgpio->gpio_chip.to_irq = max77620_gpio_to_irq;
265 mgpio->gpio_chip.ngpio = MAX77620_GPIO_NR;
266 mgpio->gpio_chip.can_sleep = 1;
267 mgpio->gpio_chip.base = -1;
268 mgpio->irq_base = -1;
269 #ifdef CONFIG_OF_GPIO
270 mgpio->gpio_chip.of_node = pdev->dev.parent->of_node;
273 platform_set_drvdata(pdev, mgpio);
275 ret = devm_gpiochip_add_data(&pdev->dev, &mgpio->gpio_chip, mgpio);
277 dev_err(&pdev->dev, "gpio_init: Failed to add max77620_gpio\n");
281 mgpio->gpio_base = mgpio->gpio_chip.base;
282 ret = devm_regmap_add_irq_chip(&pdev->dev, chip->rmap, mgpio->gpio_irq,
283 IRQF_ONESHOT, mgpio->irq_base,
284 &max77620_gpio_irq_chip,
285 &chip->gpio_irq_data);
287 dev_err(&pdev->dev, "Failed to add gpio irq_chip %d\n", ret);
294 static const struct platform_device_id max77620_gpio_devtype[] = {
295 { .name = "max77620-gpio", },
298 MODULE_DEVICE_TABLE(platform, max77620_gpio_devtype);
300 static struct platform_driver max77620_gpio_driver = {
301 .driver.name = "max77620-gpio",
302 .probe = max77620_gpio_probe,
303 .id_table = max77620_gpio_devtype,
306 module_platform_driver(max77620_gpio_driver);
308 MODULE_DESCRIPTION("GPIO interface for MAX77620 and MAX20024 PMIC");
311 MODULE_ALIAS("platform:max77620-gpio");
312 MODULE_LICENSE("GPL v2");