]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/psp_v10_0.c
Merge branch 'drm-next-4.15' of git://people.freedesktop.org/~agd5f/linux into drm...
[linux.git] / drivers / gpu / drm / amd / amdgpu / psp_v10_0.c
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Author: Huang Rui
23  *
24  */
25
26 #include <linux/firmware.h>
27 #include "amdgpu.h"
28 #include "amdgpu_psp.h"
29 #include "amdgpu_ucode.h"
30 #include "soc15_common.h"
31 #include "psp_v10_0.h"
32
33 #include "vega10/soc15ip.h"
34 #include "raven1/MP/mp_10_0_offset.h"
35 #include "raven1/GC/gc_9_1_offset.h"
36 #include "raven1/SDMA0/sdma0_4_1_offset.h"
37
38 MODULE_FIRMWARE("amdgpu/raven_asd.bin");
39
40 static int
41 psp_v10_0_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
42 {
43         switch(ucode->ucode_id) {
44         case AMDGPU_UCODE_ID_SDMA0:
45                 *type = GFX_FW_TYPE_SDMA0;
46                 break;
47         case AMDGPU_UCODE_ID_SDMA1:
48                 *type = GFX_FW_TYPE_SDMA1;
49                 break;
50         case AMDGPU_UCODE_ID_CP_CE:
51                 *type = GFX_FW_TYPE_CP_CE;
52                 break;
53         case AMDGPU_UCODE_ID_CP_PFP:
54                 *type = GFX_FW_TYPE_CP_PFP;
55                 break;
56         case AMDGPU_UCODE_ID_CP_ME:
57                 *type = GFX_FW_TYPE_CP_ME;
58                 break;
59         case AMDGPU_UCODE_ID_CP_MEC1:
60                 *type = GFX_FW_TYPE_CP_MEC;
61                 break;
62         case AMDGPU_UCODE_ID_CP_MEC1_JT:
63                 *type = GFX_FW_TYPE_CP_MEC_ME1;
64                 break;
65         case AMDGPU_UCODE_ID_CP_MEC2:
66                 *type = GFX_FW_TYPE_CP_MEC;
67                 break;
68         case AMDGPU_UCODE_ID_CP_MEC2_JT:
69                 *type = GFX_FW_TYPE_CP_MEC_ME2;
70                 break;
71         case AMDGPU_UCODE_ID_RLC_G:
72                 *type = GFX_FW_TYPE_RLC_G;
73                 break;
74         case AMDGPU_UCODE_ID_SMC:
75                 *type = GFX_FW_TYPE_SMU;
76                 break;
77         case AMDGPU_UCODE_ID_UVD:
78                 *type = GFX_FW_TYPE_UVD;
79                 break;
80         case AMDGPU_UCODE_ID_VCE:
81                 *type = GFX_FW_TYPE_VCE;
82                 break;
83         case AMDGPU_UCODE_ID_MAXIMUM:
84         default:
85                 return -EINVAL;
86         }
87
88         return 0;
89 }
90
91 int psp_v10_0_init_microcode(struct psp_context *psp)
92 {
93         struct amdgpu_device *adev = psp->adev;
94         const char *chip_name;
95         char fw_name[30];
96         int err = 0;
97         const struct psp_firmware_header_v1_0 *hdr;
98
99         DRM_DEBUG("\n");
100
101         switch (adev->asic_type) {
102         case CHIP_RAVEN:
103                 chip_name = "raven";
104                 break;
105         default: BUG();
106         }
107
108         snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
109         err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
110         if (err)
111                 goto out;
112
113         err = amdgpu_ucode_validate(adev->psp.asd_fw);
114         if (err)
115                 goto out;
116
117         hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
118         adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
119         adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
120         adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
121         adev->psp.asd_start_addr = (uint8_t *)hdr +
122                                 le32_to_cpu(hdr->header.ucode_array_offset_bytes);
123
124         return 0;
125 out:
126         if (err) {
127                 dev_err(adev->dev,
128                         "psp v10.0: Failed to load firmware \"%s\"\n",
129                         fw_name);
130                 release_firmware(adev->psp.asd_fw);
131                 adev->psp.asd_fw = NULL;
132         }
133
134         return err;
135 }
136
137 int psp_v10_0_prep_cmd_buf(struct amdgpu_firmware_info *ucode, struct psp_gfx_cmd_resp *cmd)
138 {
139         int ret;
140         uint64_t fw_mem_mc_addr = ucode->mc_addr;
141
142         memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
143
144         cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
145         cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
146         cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
147         cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
148
149         ret = psp_v10_0_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
150         if (ret)
151                 DRM_ERROR("Unknown firmware type\n");
152
153         return ret;
154 }
155
156 int psp_v10_0_ring_init(struct psp_context *psp, enum psp_ring_type ring_type)
157 {
158         int ret = 0;
159         struct psp_ring *ring;
160         struct amdgpu_device *adev = psp->adev;
161
162         ring = &psp->km_ring;
163
164         ring->ring_type = ring_type;
165
166         /* allocate 4k Page of Local Frame Buffer memory for ring */
167         ring->ring_size = 0x1000;
168         ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
169                                       AMDGPU_GEM_DOMAIN_VRAM,
170                                       &adev->firmware.rbuf,
171                                       &ring->ring_mem_mc_addr,
172                                       (void **)&ring->ring_mem);
173         if (ret) {
174                 ring->ring_size = 0;
175                 return ret;
176         }
177
178         return 0;
179 }
180
181 int psp_v10_0_ring_create(struct psp_context *psp, enum psp_ring_type ring_type)
182 {
183         int ret = 0;
184         unsigned int psp_ring_reg = 0;
185         struct psp_ring *ring = &psp->km_ring;
186         struct amdgpu_device *adev = psp->adev;
187
188         /* Write low address of the ring to C2PMSG_69 */
189         psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
190         WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
191         /* Write high address of the ring to C2PMSG_70 */
192         psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
193         WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
194         /* Write size of ring to C2PMSG_71 */
195         psp_ring_reg = ring->ring_size;
196         WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
197         /* Write the ring initialization command to C2PMSG_64 */
198         psp_ring_reg = ring_type;
199         psp_ring_reg = psp_ring_reg << 16;
200         WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
201
202         /* There might be handshake issue with hardware which needs delay */
203         mdelay(20);
204
205         /* Wait for response flag (bit 31) in C2PMSG_64 */
206         ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
207                            0x80000000, 0x8000FFFF, false);
208
209         return ret;
210 }
211
212 int psp_v10_0_ring_stop(struct psp_context *psp, enum psp_ring_type ring_type)
213 {
214         int ret = 0;
215         struct psp_ring *ring;
216         unsigned int psp_ring_reg = 0;
217         struct amdgpu_device *adev = psp->adev;
218
219         ring = &psp->km_ring;
220
221         /* Write the ring destroy command to C2PMSG_64 */
222         psp_ring_reg = 3 << 16;
223         WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
224
225         /* There might be handshake issue with hardware which needs delay */
226         mdelay(20);
227
228         /* Wait for response flag (bit 31) in C2PMSG_64 */
229         ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
230                            0x80000000, 0x80000000, false);
231
232         return ret;
233 }
234
235 int psp_v10_0_ring_destroy(struct psp_context *psp, enum psp_ring_type ring_type)
236 {
237         int ret = 0;
238         struct psp_ring *ring = &psp->km_ring;
239         struct amdgpu_device *adev = psp->adev;
240
241         ret = psp_v10_0_ring_stop(psp, ring_type);
242         if (ret)
243                 DRM_ERROR("Fail to stop psp ring\n");
244
245         amdgpu_bo_free_kernel(&adev->firmware.rbuf,
246                               &ring->ring_mem_mc_addr,
247                               (void **)&ring->ring_mem);
248
249         return ret;
250 }
251
252 int psp_v10_0_cmd_submit(struct psp_context *psp,
253                         struct amdgpu_firmware_info *ucode,
254                         uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
255                         int index)
256 {
257         unsigned int psp_write_ptr_reg = 0;
258         struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
259         struct psp_ring *ring = &psp->km_ring;
260         struct amdgpu_device *adev = psp->adev;
261         uint32_t ring_size_dw = ring->ring_size / 4;
262         uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
263
264         /* KM (GPCOM) prepare write pointer */
265         psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
266
267         /* Update KM RB frame pointer to new frame */
268         if ((psp_write_ptr_reg % ring_size_dw) == 0)
269                 write_frame = ring->ring_mem;
270         else
271                 write_frame = ring->ring_mem + (psp_write_ptr_reg / rb_frame_size_dw);
272
273         /* Initialize KM RB frame */
274         memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
275
276         /* Update KM RB frame */
277         write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
278         write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
279         write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
280         write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
281         write_frame->fence_value = index;
282
283         /* Update the write Pointer in DWORDs */
284         psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
285         WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
286
287         return 0;
288 }
289
290 static int
291 psp_v10_0_sram_map(unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
292                   unsigned int *sram_data_reg_offset,
293                   enum AMDGPU_UCODE_ID ucode_id)
294 {
295         int ret = 0;
296
297         switch(ucode_id) {
298 /* TODO: needs to confirm */
299 #if 0
300         case AMDGPU_UCODE_ID_SMC:
301                 *sram_offset = 0;
302                 *sram_addr_reg_offset = 0;
303                 *sram_data_reg_offset = 0;
304                 break;
305 #endif
306
307         case AMDGPU_UCODE_ID_CP_CE:
308                 *sram_offset = 0x0;
309                 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
310                 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
311                 break;
312
313         case AMDGPU_UCODE_ID_CP_PFP:
314                 *sram_offset = 0x0;
315                 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
316                 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
317                 break;
318
319         case AMDGPU_UCODE_ID_CP_ME:
320                 *sram_offset = 0x0;
321                 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
322                 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
323                 break;
324
325         case AMDGPU_UCODE_ID_CP_MEC1:
326                 *sram_offset = 0x10000;
327                 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
328                 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
329                 break;
330
331         case AMDGPU_UCODE_ID_CP_MEC2:
332                 *sram_offset = 0x10000;
333                 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
334                 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
335                 break;
336
337         case AMDGPU_UCODE_ID_RLC_G:
338                 *sram_offset = 0x2000;
339                 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
340                 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
341                 break;
342
343         case AMDGPU_UCODE_ID_SDMA0:
344                 *sram_offset = 0x0;
345                 *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
346                 *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
347                 break;
348
349 /* TODO: needs to confirm */
350 #if 0
351         case AMDGPU_UCODE_ID_SDMA1:
352                 *sram_offset = ;
353                 *sram_addr_reg_offset = ;
354                 break;
355
356         case AMDGPU_UCODE_ID_UVD:
357                 *sram_offset = ;
358                 *sram_addr_reg_offset = ;
359                 break;
360
361         case AMDGPU_UCODE_ID_VCE:
362                 *sram_offset = ;
363                 *sram_addr_reg_offset = ;
364                 break;
365 #endif
366
367         case AMDGPU_UCODE_ID_MAXIMUM:
368         default:
369                 ret = -EINVAL;
370                 break;
371         }
372
373         return ret;
374 }
375
376 bool psp_v10_0_compare_sram_data(struct psp_context *psp,
377                                 struct amdgpu_firmware_info *ucode,
378                                 enum AMDGPU_UCODE_ID ucode_type)
379 {
380         int err = 0;
381         unsigned int fw_sram_reg_val = 0;
382         unsigned int fw_sram_addr_reg_offset = 0;
383         unsigned int fw_sram_data_reg_offset = 0;
384         unsigned int ucode_size;
385         uint32_t *ucode_mem = NULL;
386         struct amdgpu_device *adev = psp->adev;
387
388         err = psp_v10_0_sram_map(&fw_sram_reg_val, &fw_sram_addr_reg_offset,
389                                 &fw_sram_data_reg_offset, ucode_type);
390         if (err)
391                 return false;
392
393         WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
394
395         ucode_size = ucode->ucode_size;
396         ucode_mem = (uint32_t *)ucode->kaddr;
397         while (!ucode_size) {
398                 fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
399
400                 if (*ucode_mem != fw_sram_reg_val)
401                         return false;
402
403                 ucode_mem++;
404                 /* 4 bytes */
405                 ucode_size -= 4;
406         }
407
408         return true;
409 }
410
411
412 int psp_v10_0_mode1_reset(struct psp_context *psp)
413 {
414         DRM_INFO("psp mode 1 reset not supported now! \n");
415         return -EINVAL;
416 }
This page took 0.061984 seconds and 4 git commands to generate.