2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
27 * Kernel port Author: Dave Airlie
33 #include <drm/display/drm_dp_helper.h>
34 #include <drm/drm_crtc.h>
35 #include <drm/drm_encoder.h>
36 #include <drm/drm_fixed.h>
37 #include <drm/drm_framebuffer.h>
38 #include <drm/drm_probe_helper.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <linux/hrtimer.h>
42 #include "amdgpu_irq.h"
44 #include <drm/display/drm_dp_mst_helper.h>
45 #include "modules/inc/mod_freesync.h"
46 #include "amdgpu_dm_irq_params.h"
50 struct amdgpu_encoder;
56 #define to_amdgpu_crtc(x) container_of(x, struct amdgpu_crtc, base)
57 #define to_amdgpu_connector(x) container_of(x, struct amdgpu_connector, base)
58 #define to_amdgpu_encoder(x) container_of(x, struct amdgpu_encoder, base)
59 #define to_amdgpu_framebuffer(x) container_of(x, struct amdgpu_framebuffer, base)
61 #define to_dm_plane_state(x) container_of(x, struct dm_plane_state, base)
63 #define AMDGPU_MAX_HPD_PINS 6
64 #define AMDGPU_MAX_CRTCS 6
65 #define AMDGPU_MAX_PLANES 6
66 #define AMDGPU_MAX_AFMT_BLOCKS 9
68 enum amdgpu_rmx_type {
75 enum amdgpu_underscan_type {
81 #define AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS 50
82 #define AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS 10
91 AMDGPU_HPD_NONE = 0xff,
94 enum amdgpu_crtc_irq {
95 AMDGPU_CRTC_IRQ_VBLANK1 = 0,
96 AMDGPU_CRTC_IRQ_VBLANK2,
97 AMDGPU_CRTC_IRQ_VBLANK3,
98 AMDGPU_CRTC_IRQ_VBLANK4,
99 AMDGPU_CRTC_IRQ_VBLANK5,
100 AMDGPU_CRTC_IRQ_VBLANK6,
101 AMDGPU_CRTC_IRQ_VLINE1,
102 AMDGPU_CRTC_IRQ_VLINE2,
103 AMDGPU_CRTC_IRQ_VLINE3,
104 AMDGPU_CRTC_IRQ_VLINE4,
105 AMDGPU_CRTC_IRQ_VLINE5,
106 AMDGPU_CRTC_IRQ_VLINE6,
107 AMDGPU_CRTC_IRQ_NONE = 0xff
110 enum amdgpu_pageflip_irq {
111 AMDGPU_PAGEFLIP_IRQ_D1 = 0,
112 AMDGPU_PAGEFLIP_IRQ_D2,
113 AMDGPU_PAGEFLIP_IRQ_D3,
114 AMDGPU_PAGEFLIP_IRQ_D4,
115 AMDGPU_PAGEFLIP_IRQ_D5,
116 AMDGPU_PAGEFLIP_IRQ_D6,
117 AMDGPU_PAGEFLIP_IRQ_NONE = 0xff
120 enum amdgpu_flip_status {
123 AMDGPU_FLIP_SUBMITTED
126 #define AMDGPU_MAX_I2C_BUS 16
128 /* amdgpu gpio-based i2c
129 * 1. "mask" reg and bits
130 * grabs the gpio pins for software use
132 * 2. "a" reg and bits
135 * 3. "en" reg and bits
136 * sets the pin direction
138 * 4. "y" reg and bits
142 struct amdgpu_i2c_bus_rec {
144 /* id used by atom */
146 /* id used by atom */
147 enum amdgpu_hpd_id hpd;
148 /* can be used with hw i2c engine */
150 /* uses multi-media i2c engine */
153 uint32_t mask_clk_reg;
154 uint32_t mask_data_reg;
158 uint32_t en_data_reg;
161 uint32_t mask_clk_mask;
162 uint32_t mask_data_mask;
164 uint32_t a_data_mask;
165 uint32_t en_clk_mask;
166 uint32_t en_data_mask;
168 uint32_t y_data_mask;
171 #define AMDGPU_MAX_BIOS_CONNECTOR 16
174 #define AMDGPU_PLL_USE_BIOS_DIVS (1 << 0)
175 #define AMDGPU_PLL_NO_ODD_POST_DIV (1 << 1)
176 #define AMDGPU_PLL_USE_REF_DIV (1 << 2)
177 #define AMDGPU_PLL_LEGACY (1 << 3)
178 #define AMDGPU_PLL_PREFER_LOW_REF_DIV (1 << 4)
179 #define AMDGPU_PLL_PREFER_HIGH_REF_DIV (1 << 5)
180 #define AMDGPU_PLL_PREFER_LOW_FB_DIV (1 << 6)
181 #define AMDGPU_PLL_PREFER_HIGH_FB_DIV (1 << 7)
182 #define AMDGPU_PLL_PREFER_LOW_POST_DIV (1 << 8)
183 #define AMDGPU_PLL_PREFER_HIGH_POST_DIV (1 << 9)
184 #define AMDGPU_PLL_USE_FRAC_FB_DIV (1 << 10)
185 #define AMDGPU_PLL_PREFER_CLOSEST_LOWER (1 << 11)
186 #define AMDGPU_PLL_USE_POST_DIV (1 << 12)
187 #define AMDGPU_PLL_IS_LCD (1 << 13)
188 #define AMDGPU_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
191 /* reference frequency */
192 uint32_t reference_freq;
195 uint32_t reference_div;
198 /* pll in/out limits */
201 uint32_t pll_out_min;
202 uint32_t pll_out_max;
203 uint32_t lcd_pll_out_min;
204 uint32_t lcd_pll_out_max;
208 uint32_t min_ref_div;
209 uint32_t max_ref_div;
210 uint32_t min_post_div;
211 uint32_t max_post_div;
212 uint32_t min_feedback_div;
213 uint32_t max_feedback_div;
214 uint32_t min_frac_feedback_div;
215 uint32_t max_frac_feedback_div;
217 /* flags for the current clock */
224 struct amdgpu_i2c_chan {
225 struct i2c_adapter adapter;
226 struct drm_device *dev;
227 struct i2c_algo_bit_data bit;
228 struct amdgpu_i2c_bus_rec rec;
229 struct drm_dp_aux aux;
237 bool last_buffer_filled_status;
239 struct amdgpu_audio_pin *pin;
245 struct amdgpu_audio_pin {
256 struct amdgpu_audio {
258 struct amdgpu_audio_pin pin[AMDGPU_MAX_AFMT_BLOCKS];
262 struct amdgpu_display_funcs {
263 /* display watermarks */
264 void (*bandwidth_update)(struct amdgpu_device *adev);
265 /* get frame count */
266 u32 (*vblank_get_counter)(struct amdgpu_device *adev, int crtc);
267 /* set backlight level */
268 void (*backlight_set_level)(struct amdgpu_encoder *amdgpu_encoder,
270 /* get backlight level */
271 u8 (*backlight_get_level)(struct amdgpu_encoder *amdgpu_encoder);
273 bool (*hpd_sense)(struct amdgpu_device *adev, enum amdgpu_hpd_id hpd);
274 void (*hpd_set_polarity)(struct amdgpu_device *adev,
275 enum amdgpu_hpd_id hpd);
276 u32 (*hpd_get_gpio_reg)(struct amdgpu_device *adev);
278 void (*page_flip)(struct amdgpu_device *adev,
279 int crtc_id, u64 crtc_base, bool async);
280 int (*page_flip_get_scanoutpos)(struct amdgpu_device *adev, int crtc,
281 u32 *vbl, u32 *position);
282 /* display topology setup */
283 void (*add_encoder)(struct amdgpu_device *adev,
284 uint32_t encoder_enum,
285 uint32_t supported_device,
287 void (*add_connector)(struct amdgpu_device *adev,
288 uint32_t connector_id,
289 uint32_t supported_device,
291 struct amdgpu_i2c_bus_rec *i2c_bus,
292 uint16_t connector_object_id,
293 struct amdgpu_hpd *hpd,
294 struct amdgpu_router *router);
299 struct amdgpu_framebuffer {
300 struct drm_framebuffer base;
302 uint64_t tiling_flags;
306 /* caching for later use */
310 struct amdgpu_mode_info {
311 struct atom_context *atom_context;
312 struct card_info *atom_card_info;
313 bool mode_config_initialized;
314 struct amdgpu_crtc *crtcs[AMDGPU_MAX_CRTCS];
315 struct drm_plane *planes[AMDGPU_MAX_PLANES];
316 struct amdgpu_afmt *afmt[AMDGPU_MAX_AFMT_BLOCKS];
317 /* DVI-I properties */
318 struct drm_property *coherent_mode_property;
319 /* DAC enable load detect */
320 struct drm_property *load_detect_property;
322 struct drm_property *underscan_property;
323 struct drm_property *underscan_hborder_property;
324 struct drm_property *underscan_vborder_property;
326 struct drm_property *audio_property;
328 struct drm_property *dither_property;
329 /* hardcoded DFP edid from BIOS */
330 const struct drm_edid *bios_hardcoded_edid;
334 /* pointer to backlight encoder */
335 struct amdgpu_encoder *bl_encoder;
336 u8 bl_level; /* saved backlight level */
337 struct amdgpu_audio audio; /* audio stuff */
338 int num_crtc; /* number of crtcs */
339 int num_hpd; /* number of hpd pins */
340 int num_dig; /* number of dig blocks */
341 bool gpu_vm_support; /* supports display from GTT */
343 const struct amdgpu_display_funcs *funcs;
344 const enum drm_plane_type *plane_type;
346 /* Driver-private color mgmt props */
348 /* @plane_degamma_lut_property: Plane property to set a degamma LUT to
349 * convert encoded values to light linear values before sampling or
352 struct drm_property *plane_degamma_lut_property;
353 /* @plane_degamma_lut_size_property: Plane property to define the max
354 * size of degamma LUT as supported by the driver (read-only).
356 struct drm_property *plane_degamma_lut_size_property;
358 * @plane_degamma_tf_property: Plane pre-defined transfer function to
359 * to go from scanout/encoded values to linear values.
361 struct drm_property *plane_degamma_tf_property;
363 * @plane_hdr_mult_property:
365 struct drm_property *plane_hdr_mult_property;
367 struct drm_property *plane_ctm_property;
369 * @shaper_lut_property: Plane property to set pre-blending shaper LUT
370 * that converts color content before 3D LUT. If
371 * plane_shaper_tf_property != Identity TF, AMD color module will
372 * combine the user LUT values with pre-defined TF into the LUT
373 * parameters to be programmed.
375 struct drm_property *plane_shaper_lut_property;
377 * @shaper_lut_size_property: Plane property for the size of
378 * pre-blending shaper LUT as supported by the driver (read-only).
380 struct drm_property *plane_shaper_lut_size_property;
382 * @plane_shaper_tf_property: Plane property to set a predefined
383 * transfer function for pre-blending shaper (before applying 3D LUT)
384 * with or without LUT. There is no shaper ROM, but we can use AMD
385 * color modules to program LUT parameters from predefined TF (or
386 * from a combination of pre-defined TF and the custom 1D LUT).
388 struct drm_property *plane_shaper_tf_property;
390 * @plane_lut3d_property: Plane property for color transformation using
391 * a 3D LUT (pre-blending), a three-dimensional array where each
392 * element is an RGB triplet. Each dimension has the size of
393 * lut3d_size. The array contains samples from the approximated
394 * function. On AMD, values between samples are estimated by
395 * tetrahedral interpolation. The array is accessed with three indices,
396 * one for each input dimension (color channel), blue being the
397 * outermost dimension, red the innermost.
399 struct drm_property *plane_lut3d_property;
401 * @plane_degamma_lut_size_property: Plane property to define the max
402 * size of 3D LUT as supported by the driver (read-only). The max size
403 * is the max size of one dimension and, therefore, the max number of
404 * entries for 3D LUT array is the 3D LUT size cubed;
406 struct drm_property *plane_lut3d_size_property;
408 * @plane_blend_lut_property: Plane property for output gamma before
409 * blending. Userspace set a blend LUT to convert colors after 3D LUT
410 * conversion. It works as a post-3DLUT 1D LUT. With shaper LUT, they
411 * are sandwiching 3D LUT with two 1D LUT. If plane_blend_tf_property
412 * != Identity TF, AMD color module will combine the user LUT values
413 * with pre-defined TF into the LUT parameters to be programmed.
415 struct drm_property *plane_blend_lut_property;
417 * @plane_blend_lut_size_property: Plane property to define the max
418 * size of blend LUT as supported by the driver (read-only).
420 struct drm_property *plane_blend_lut_size_property;
422 * @plane_blend_tf_property: Plane property to set a predefined
423 * transfer function for pre-blending blend/out_gamma (after applying
424 * 3D LUT) with or without LUT. There is no blend ROM, but we can use
425 * AMD color modules to program LUT parameters from predefined TF (or
426 * from a combination of pre-defined TF and the custom 1D LUT).
428 struct drm_property *plane_blend_tf_property;
429 /* @regamma_tf_property: Transfer function for CRTC regamma
430 * (post-blending). Possible values are defined by `enum
431 * amdgpu_transfer_function`. There is no regamma ROM, but we can use
432 * AMD color modules to program LUT parameters from predefined TF (or
433 * from a combination of pre-defined TF and the custom 1D LUT).
435 struct drm_property *regamma_tf_property;
438 #define AMDGPU_MAX_BL_LEVEL 0xFF
440 struct amdgpu_backlight_privdata {
441 struct amdgpu_encoder *encoder;
445 struct amdgpu_atom_ss {
447 uint16_t percentage_divider;
459 struct drm_crtc base;
463 uint32_t crtc_offset;
464 struct drm_gem_object *cursor_bo;
465 uint64_t cursor_addr;
472 int max_cursor_width;
473 int max_cursor_height;
474 enum amdgpu_rmx_type rmx_type;
479 struct drm_display_mode native_mode;
482 struct amdgpu_flip_work *pflip_works;
483 enum amdgpu_flip_status pflip_status;
484 int deferred_flip_completion;
485 /* parameters access from DM IRQ handler */
486 struct dm_irq_params dm_irq_params;
488 struct amdgpu_atom_ss ss;
492 u32 pll_reference_div;
495 struct drm_encoder *encoder;
496 struct drm_connector *connector;
501 u32 lb_vblank_lead_lines;
502 struct drm_display_mode hw_mode;
503 /* for virtual dce */
504 struct hrtimer vblank_timer;
505 enum amdgpu_interrupt_state vsync_timer_enabled;
508 struct drm_pending_vblank_event *event;
512 struct drm_writeback_connector *wb_conn;
515 struct amdgpu_encoder_atom_dig {
519 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
522 uint16_t panel_pwr_delay;
525 struct drm_display_mode native_mode;
526 struct backlight_device *bl_dev;
528 uint8_t backlight_level;
530 struct amdgpu_afmt *afmt;
533 struct amdgpu_encoder {
534 struct drm_encoder base;
535 uint32_t encoder_enum;
538 uint32_t active_device;
540 uint32_t pixel_clock;
541 enum amdgpu_rmx_type rmx_type;
542 enum amdgpu_underscan_type underscan_type;
543 uint32_t underscan_hborder;
544 uint32_t underscan_vborder;
545 struct drm_display_mode native_mode;
547 int audio_polling_active;
552 struct amdgpu_connector_atom_dig {
554 u8 dpcd[DP_RECEIVER_CAP_SIZE];
555 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
562 struct amdgpu_gpio_rec {
571 enum amdgpu_hpd_id hpd;
573 struct amdgpu_gpio_rec gpio;
576 struct amdgpu_router {
578 struct amdgpu_i2c_bus_rec i2c_info;
583 u8 ddc_mux_control_pin;
588 u8 cd_mux_control_pin;
592 enum amdgpu_connector_audio {
593 AMDGPU_AUDIO_DISABLE = 0,
594 AMDGPU_AUDIO_ENABLE = 1,
595 AMDGPU_AUDIO_AUTO = 2
598 enum amdgpu_connector_dither {
599 AMDGPU_FMT_DITHER_DISABLE = 0,
600 AMDGPU_FMT_DITHER_ENABLE = 1,
603 struct amdgpu_dm_dp_aux {
604 struct drm_dp_aux aux;
605 struct ddc_service *ddc_service;
608 struct amdgpu_i2c_adapter {
609 struct i2c_adapter base;
611 struct ddc_service *ddc_service;
614 #define TO_DM_AUX(x) container_of((x), struct amdgpu_dm_dp_aux, aux)
616 struct amdgpu_connector {
617 struct drm_connector base;
618 uint32_t connector_id;
620 struct amdgpu_i2c_chan *ddc_bus;
621 /* some systems have an hdmi and vga port with a shared ddc line */
624 /* we need to mind the EDID between detect
625 and get modes due to analog/digital/tvencoder */
628 bool dac_load_detect;
629 bool detected_by_load; /* if the connection status was determined by load */
630 bool detected_hpd_without_ddc; /* if an HPD signal was detected on DVI, but ddc probing failed */
631 uint16_t connector_object_id;
632 struct amdgpu_hpd hpd;
633 struct amdgpu_router router;
634 struct amdgpu_i2c_chan *router_bus;
635 enum amdgpu_connector_audio audio;
636 enum amdgpu_connector_dither dither;
637 unsigned pixelclock_for_modeset;
640 /* TODO: start to use this struct and remove same field from base one */
641 struct amdgpu_mst_connector {
642 struct amdgpu_connector base;
644 struct drm_dp_mst_topology_mgr mst_mgr;
645 struct amdgpu_dm_dp_aux dm_dp_aux;
646 struct drm_dp_mst_port *mst_output_port;
647 struct amdgpu_connector *mst_root;
648 bool is_mst_connector;
649 struct amdgpu_encoder *mst_encoder;
652 #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
653 ((em) == ATOM_ENCODER_MODE_DP_MST))
655 /* Driver internal use only flags of amdgpu_display_get_crtc_scanoutpos() */
656 #define DRM_SCANOUTPOS_VALID (1 << 0)
657 #define DRM_SCANOUTPOS_IN_VBLANK (1 << 1)
658 #define DRM_SCANOUTPOS_ACCURATE (1 << 2)
659 #define USE_REAL_VBLANKSTART (1 << 30)
660 #define GET_DISTANCE_TO_VBLANKSTART (1 << 31)
662 void amdgpu_link_encoder_connector(struct drm_device *dev);
664 struct drm_connector *
665 amdgpu_get_connector_for_encoder(struct drm_encoder *encoder);
666 struct drm_connector *
667 amdgpu_get_connector_for_encoder_init(struct drm_encoder *encoder);
668 bool amdgpu_dig_monitor_is_duallink(struct drm_encoder *encoder,
671 u16 amdgpu_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
672 struct drm_encoder *amdgpu_get_external_encoder(struct drm_encoder *encoder);
674 bool amdgpu_display_ddc_probe(struct amdgpu_connector *amdgpu_connector,
677 void amdgpu_encoder_set_active_device(struct drm_encoder *encoder);
679 int amdgpu_display_get_crtc_scanoutpos(struct drm_device *dev,
680 unsigned int pipe, unsigned int flags, int *vpos,
681 int *hpos, ktime_t *stime, ktime_t *etime,
682 const struct drm_display_mode *mode);
684 int amdgpufb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
686 void amdgpu_enc_destroy(struct drm_encoder *encoder);
687 void amdgpu_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
688 bool amdgpu_display_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
689 const struct drm_display_mode *mode,
690 struct drm_display_mode *adjusted_mode);
691 void amdgpu_panel_mode_fixup(struct drm_encoder *encoder,
692 struct drm_display_mode *adjusted_mode);
693 int amdgpu_display_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc);
695 bool amdgpu_crtc_get_scanout_position(struct drm_crtc *crtc,
696 bool in_vblank_irq, int *vpos,
697 int *hpos, ktime_t *stime, ktime_t *etime,
698 const struct drm_display_mode *mode);
700 /* amdgpu_display.c */
701 void amdgpu_display_print_display_setup(struct drm_device *dev);
702 int amdgpu_display_modeset_create_props(struct amdgpu_device *adev);
703 int amdgpu_display_crtc_set_config(struct drm_mode_set *set,
704 struct drm_modeset_acquire_ctx *ctx);
705 int amdgpu_display_crtc_page_flip_target(struct drm_crtc *crtc,
706 struct drm_framebuffer *fb,
707 struct drm_pending_vblank_event *event,
708 uint32_t page_flip_flags, uint32_t target,
709 struct drm_modeset_acquire_ctx *ctx);
710 extern const struct drm_mode_config_funcs amdgpu_mode_funcs;