2 * core.c - DesignWare USB3 DRD Controller Core file
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 #include <linux/module.h>
23 #include <linux/kernel.h>
24 #include <linux/slab.h>
25 #include <linux/spinlock.h>
26 #include <linux/platform_device.h>
27 #include <linux/pm_runtime.h>
28 #include <linux/interrupt.h>
29 #include <linux/ioport.h>
31 #include <linux/list.h>
32 #include <linux/delay.h>
33 #include <linux/dma-mapping.h>
36 #include <linux/usb/ch9.h>
37 #include <linux/usb/gadget.h>
38 #include <linux/usb/of.h>
39 #include <linux/usb/otg.h>
41 #include "platform_data.h"
48 /* -------------------------------------------------------------------------- */
50 void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
54 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
55 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
56 reg |= DWC3_GCTL_PRTCAPDIR(mode);
57 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
61 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
62 * @dwc: pointer to our context structure
64 static int dwc3_core_soft_reset(struct dwc3 *dwc)
69 /* Before Resetting PHY, put Core in Reset */
70 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
71 reg |= DWC3_GCTL_CORESOFTRESET;
72 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
74 /* Assert USB3 PHY reset */
75 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
76 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
77 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
79 /* Assert USB2 PHY reset */
80 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
81 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
82 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
84 usb_phy_init(dwc->usb2_phy);
85 usb_phy_init(dwc->usb3_phy);
86 ret = phy_init(dwc->usb2_generic_phy);
90 ret = phy_init(dwc->usb3_generic_phy);
92 phy_exit(dwc->usb2_generic_phy);
97 /* Clear USB3 PHY reset */
98 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
99 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
100 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
102 /* Clear USB2 PHY reset */
103 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
104 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
105 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
109 /* After PHYs are stable we can take Core out of reset state */
110 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
111 reg &= ~DWC3_GCTL_CORESOFTRESET;
112 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
118 * dwc3_free_one_event_buffer - Frees one event buffer
119 * @dwc: Pointer to our controller context structure
120 * @evt: Pointer to event buffer to be freed
122 static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
123 struct dwc3_event_buffer *evt)
125 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
129 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
130 * @dwc: Pointer to our controller context structure
131 * @length: size of the event buffer
133 * Returns a pointer to the allocated event buffer structure on success
134 * otherwise ERR_PTR(errno).
136 static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
139 struct dwc3_event_buffer *evt;
141 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
143 return ERR_PTR(-ENOMEM);
146 evt->length = length;
147 evt->buf = dma_alloc_coherent(dwc->dev, length,
148 &evt->dma, GFP_KERNEL);
150 return ERR_PTR(-ENOMEM);
156 * dwc3_free_event_buffers - frees all allocated event buffers
157 * @dwc: Pointer to our controller context structure
159 static void dwc3_free_event_buffers(struct dwc3 *dwc)
161 struct dwc3_event_buffer *evt;
164 for (i = 0; i < dwc->num_event_buffers; i++) {
165 evt = dwc->ev_buffs[i];
167 dwc3_free_one_event_buffer(dwc, evt);
172 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
173 * @dwc: pointer to our controller context structure
174 * @length: size of event buffer
176 * Returns 0 on success otherwise negative errno. In the error case, dwc
177 * may contain some buffers allocated but not all which were requested.
179 static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
184 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
185 dwc->num_event_buffers = num;
187 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
192 for (i = 0; i < num; i++) {
193 struct dwc3_event_buffer *evt;
195 evt = dwc3_alloc_one_event_buffer(dwc, length);
197 dev_err(dwc->dev, "can't allocate event buffer\n");
200 dwc->ev_buffs[i] = evt;
207 * dwc3_event_buffers_setup - setup our allocated event buffers
208 * @dwc: pointer to our controller context structure
210 * Returns 0 on success otherwise negative errno.
212 static int dwc3_event_buffers_setup(struct dwc3 *dwc)
214 struct dwc3_event_buffer *evt;
217 for (n = 0; n < dwc->num_event_buffers; n++) {
218 evt = dwc->ev_buffs[n];
219 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
220 evt->buf, (unsigned long long) evt->dma,
225 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
226 lower_32_bits(evt->dma));
227 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
228 upper_32_bits(evt->dma));
229 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
230 DWC3_GEVNTSIZ_SIZE(evt->length));
231 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
237 static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
239 struct dwc3_event_buffer *evt;
242 for (n = 0; n < dwc->num_event_buffers; n++) {
243 evt = dwc->ev_buffs[n];
247 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
248 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
249 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
250 | DWC3_GEVNTSIZ_SIZE(0));
251 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
255 static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
257 if (!dwc->has_hibernation)
260 if (!dwc->nr_scratch)
263 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
264 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
265 if (!dwc->scratchbuf)
271 static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
273 dma_addr_t scratch_addr;
277 if (!dwc->has_hibernation)
280 if (!dwc->nr_scratch)
283 /* should never fall here */
284 if (!WARN_ON(dwc->scratchbuf))
287 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
288 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
290 if (dma_mapping_error(dwc->dev, scratch_addr)) {
291 dev_err(dwc->dev, "failed to map scratch buffer\n");
296 dwc->scratch_addr = scratch_addr;
298 param = lower_32_bits(scratch_addr);
300 ret = dwc3_send_gadget_generic_command(dwc,
301 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
305 param = upper_32_bits(scratch_addr);
307 ret = dwc3_send_gadget_generic_command(dwc,
308 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
315 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
316 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
322 static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
324 if (!dwc->has_hibernation)
327 if (!dwc->nr_scratch)
330 /* should never fall here */
331 if (!WARN_ON(dwc->scratchbuf))
334 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
335 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
336 kfree(dwc->scratchbuf);
339 static void dwc3_core_num_eps(struct dwc3 *dwc)
341 struct dwc3_hwparams *parms = &dwc->hwparams;
343 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
344 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
346 dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
347 dwc->num_in_eps, dwc->num_out_eps);
350 static void dwc3_cache_hwparams(struct dwc3 *dwc)
352 struct dwc3_hwparams *parms = &dwc->hwparams;
354 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
355 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
356 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
357 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
358 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
359 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
360 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
361 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
362 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
366 * dwc3_core_init - Low-level initialization of DWC3 Core
367 * @dwc: Pointer to our controller context structure
369 * Returns 0 on success otherwise negative errno.
371 static int dwc3_core_init(struct dwc3 *dwc)
373 unsigned long timeout;
374 u32 hwparams4 = dwc->hwparams.hwparams4;
378 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
379 /* This should read as U3 followed by revision number */
380 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
381 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
387 /* Handle USB2.0-only core configuration */
388 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
389 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
390 if (dwc->maximum_speed == USB_SPEED_SUPER)
391 dwc->maximum_speed = USB_SPEED_HIGH;
394 /* issue device SoftReset too */
395 timeout = jiffies + msecs_to_jiffies(500);
396 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
398 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
399 if (!(reg & DWC3_DCTL_CSFTRST))
402 if (time_after(jiffies, timeout)) {
403 dev_err(dwc->dev, "Reset Timed Out\n");
411 ret = dwc3_core_soft_reset(dwc);
415 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
416 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
417 reg &= ~DWC3_GCTL_DISSCRAMBLE;
419 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
420 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
422 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
423 * issue which would cause xHCI compliance tests to fail.
425 * Because of that we cannot enable clock gating on such
430 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
433 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
434 dwc->dr_mode == USB_DR_MODE_OTG) &&
435 (dwc->revision >= DWC3_REVISION_210A &&
436 dwc->revision <= DWC3_REVISION_250A))
437 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
439 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
441 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
442 /* enable hibernation here */
443 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
446 dev_dbg(dwc->dev, "No power optimization available\n");
450 * WORKAROUND: DWC3 revisions <1.90a have a bug
451 * where the device can fail to connect at SuperSpeed
452 * and falls back to high-speed mode which causes
453 * the device to enter a Connect/Disconnect loop
455 if (dwc->revision < DWC3_REVISION_190A)
456 reg |= DWC3_GCTL_U2RSTECN;
458 dwc3_core_num_eps(dwc);
460 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
462 ret = dwc3_alloc_scratch_buffers(dwc);
466 ret = dwc3_setup_scratch_buffers(dwc);
473 dwc3_free_scratch_buffers(dwc);
476 usb_phy_shutdown(dwc->usb2_phy);
477 usb_phy_shutdown(dwc->usb3_phy);
478 phy_exit(dwc->usb2_generic_phy);
479 phy_exit(dwc->usb3_generic_phy);
485 static void dwc3_core_exit(struct dwc3 *dwc)
487 dwc3_free_scratch_buffers(dwc);
488 usb_phy_shutdown(dwc->usb2_phy);
489 usb_phy_shutdown(dwc->usb3_phy);
490 phy_exit(dwc->usb2_generic_phy);
491 phy_exit(dwc->usb3_generic_phy);
494 static int dwc3_core_get_phy(struct dwc3 *dwc)
496 struct device *dev = dwc->dev;
497 struct device_node *node = dev->of_node;
501 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
502 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
504 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
505 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
508 if (IS_ERR(dwc->usb2_phy)) {
509 ret = PTR_ERR(dwc->usb2_phy);
510 if (ret == -ENXIO || ret == -ENODEV) {
511 dwc->usb2_phy = NULL;
512 } else if (ret == -EPROBE_DEFER) {
515 dev_err(dev, "no usb2 phy configured\n");
520 if (IS_ERR(dwc->usb3_phy)) {
521 ret = PTR_ERR(dwc->usb3_phy);
522 if (ret == -ENXIO || ret == -ENODEV) {
523 dwc->usb3_phy = NULL;
524 } else if (ret == -EPROBE_DEFER) {
527 dev_err(dev, "no usb3 phy configured\n");
532 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
533 if (IS_ERR(dwc->usb2_generic_phy)) {
534 ret = PTR_ERR(dwc->usb2_generic_phy);
535 if (ret == -ENOSYS || ret == -ENODEV) {
536 dwc->usb2_generic_phy = NULL;
537 } else if (ret == -EPROBE_DEFER) {
540 dev_err(dev, "no usb2 phy configured\n");
545 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
546 if (IS_ERR(dwc->usb3_generic_phy)) {
547 ret = PTR_ERR(dwc->usb3_generic_phy);
548 if (ret == -ENOSYS || ret == -ENODEV) {
549 dwc->usb3_generic_phy = NULL;
550 } else if (ret == -EPROBE_DEFER) {
553 dev_err(dev, "no usb3 phy configured\n");
561 static int dwc3_core_init_mode(struct dwc3 *dwc)
563 struct device *dev = dwc->dev;
566 switch (dwc->dr_mode) {
567 case USB_DR_MODE_PERIPHERAL:
568 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
569 ret = dwc3_gadget_init(dwc);
571 dev_err(dev, "failed to initialize gadget\n");
575 case USB_DR_MODE_HOST:
576 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
577 ret = dwc3_host_init(dwc);
579 dev_err(dev, "failed to initialize host\n");
583 case USB_DR_MODE_OTG:
584 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
585 ret = dwc3_host_init(dwc);
587 dev_err(dev, "failed to initialize host\n");
591 ret = dwc3_gadget_init(dwc);
593 dev_err(dev, "failed to initialize gadget\n");
598 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
605 static void dwc3_core_exit_mode(struct dwc3 *dwc)
607 switch (dwc->dr_mode) {
608 case USB_DR_MODE_PERIPHERAL:
609 dwc3_gadget_exit(dwc);
611 case USB_DR_MODE_HOST:
614 case USB_DR_MODE_OTG:
616 dwc3_gadget_exit(dwc);
624 #define DWC3_ALIGN_MASK (16 - 1)
626 static int dwc3_probe(struct platform_device *pdev)
628 struct device *dev = &pdev->dev;
629 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
630 struct device_node *node = dev->of_node;
631 struct resource *res;
639 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
643 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
647 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
649 dev_err(dev, "missing IRQ\n");
652 dwc->xhci_resources[1].start = res->start;
653 dwc->xhci_resources[1].end = res->end;
654 dwc->xhci_resources[1].flags = res->flags;
655 dwc->xhci_resources[1].name = res->name;
657 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
659 dev_err(dev, "missing memory resource\n");
663 dwc->xhci_resources[0].start = res->start;
664 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
666 dwc->xhci_resources[0].flags = res->flags;
667 dwc->xhci_resources[0].name = res->name;
669 res->start += DWC3_GLOBALS_REGS_START;
672 * Request memory region but exclude xHCI regs,
673 * since it will be requested by the xhci-plat driver.
675 regs = devm_ioremap_resource(dev, res);
677 return PTR_ERR(regs);
680 dwc->regs_size = resource_size(res);
682 * restore res->start back to its original value so that,
683 * in case the probe is deferred, we don't end up getting error in
684 * request the memory region the next time probe is called.
686 res->start -= DWC3_GLOBALS_REGS_START;
689 dwc->maximum_speed = of_usb_get_maximum_speed(node);
691 dwc->needs_fifo_resize = of_property_read_bool(node, "tx-fifo-resize");
692 dwc->dr_mode = of_usb_get_dr_mode(node);
694 dwc->maximum_speed = pdata->maximum_speed;
696 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
697 dwc->dr_mode = pdata->dr_mode;
700 /* default to superspeed if no maximum_speed passed */
701 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
702 dwc->maximum_speed = USB_SPEED_SUPER;
704 ret = dwc3_core_get_phy(dwc);
708 spin_lock_init(&dwc->lock);
709 platform_set_drvdata(pdev, dwc);
711 dev->dma_mask = dev->parent->dma_mask;
712 dev->dma_parms = dev->parent->dma_parms;
713 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
715 pm_runtime_enable(dev);
716 pm_runtime_get_sync(dev);
717 pm_runtime_forbid(dev);
719 dwc3_cache_hwparams(dwc);
721 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
723 dev_err(dwc->dev, "failed to allocate event buffers\n");
728 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
729 dwc->dr_mode = USB_DR_MODE_HOST;
730 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
731 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
733 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
734 dwc->dr_mode = USB_DR_MODE_OTG;
736 ret = dwc3_core_init(dwc);
738 dev_err(dev, "failed to initialize core\n");
742 usb_phy_set_suspend(dwc->usb2_phy, 0);
743 usb_phy_set_suspend(dwc->usb3_phy, 0);
744 ret = phy_power_on(dwc->usb2_generic_phy);
748 ret = phy_power_on(dwc->usb3_generic_phy);
750 goto err_usb2phy_power;
752 ret = dwc3_event_buffers_setup(dwc);
754 dev_err(dwc->dev, "failed to setup event buffers\n");
755 goto err_usb3phy_power;
758 ret = dwc3_core_init_mode(dwc);
762 ret = dwc3_debugfs_init(dwc);
764 dev_err(dev, "failed to initialize debugfs\n");
768 pm_runtime_allow(dev);
773 dwc3_core_exit_mode(dwc);
776 dwc3_event_buffers_cleanup(dwc);
779 phy_power_off(dwc->usb3_generic_phy);
782 phy_power_off(dwc->usb2_generic_phy);
785 usb_phy_set_suspend(dwc->usb2_phy, 1);
786 usb_phy_set_suspend(dwc->usb3_phy, 1);
790 dwc3_free_event_buffers(dwc);
795 static int dwc3_remove(struct platform_device *pdev)
797 struct dwc3 *dwc = platform_get_drvdata(pdev);
799 dwc3_debugfs_exit(dwc);
800 dwc3_core_exit_mode(dwc);
801 dwc3_event_buffers_cleanup(dwc);
802 dwc3_free_event_buffers(dwc);
804 usb_phy_set_suspend(dwc->usb2_phy, 1);
805 usb_phy_set_suspend(dwc->usb3_phy, 1);
806 phy_power_off(dwc->usb2_generic_phy);
807 phy_power_off(dwc->usb3_generic_phy);
811 pm_runtime_put_sync(&pdev->dev);
812 pm_runtime_disable(&pdev->dev);
817 #ifdef CONFIG_PM_SLEEP
818 static int dwc3_prepare(struct device *dev)
820 struct dwc3 *dwc = dev_get_drvdata(dev);
823 spin_lock_irqsave(&dwc->lock, flags);
825 switch (dwc->dr_mode) {
826 case USB_DR_MODE_PERIPHERAL:
827 case USB_DR_MODE_OTG:
828 dwc3_gadget_prepare(dwc);
830 case USB_DR_MODE_HOST:
832 dwc3_event_buffers_cleanup(dwc);
836 spin_unlock_irqrestore(&dwc->lock, flags);
841 static void dwc3_complete(struct device *dev)
843 struct dwc3 *dwc = dev_get_drvdata(dev);
846 spin_lock_irqsave(&dwc->lock, flags);
848 dwc3_event_buffers_setup(dwc);
849 switch (dwc->dr_mode) {
850 case USB_DR_MODE_PERIPHERAL:
851 case USB_DR_MODE_OTG:
852 dwc3_gadget_complete(dwc);
854 case USB_DR_MODE_HOST:
859 spin_unlock_irqrestore(&dwc->lock, flags);
862 static int dwc3_suspend(struct device *dev)
864 struct dwc3 *dwc = dev_get_drvdata(dev);
867 spin_lock_irqsave(&dwc->lock, flags);
869 switch (dwc->dr_mode) {
870 case USB_DR_MODE_PERIPHERAL:
871 case USB_DR_MODE_OTG:
872 dwc3_gadget_suspend(dwc);
874 case USB_DR_MODE_HOST:
880 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
881 spin_unlock_irqrestore(&dwc->lock, flags);
883 usb_phy_shutdown(dwc->usb3_phy);
884 usb_phy_shutdown(dwc->usb2_phy);
885 phy_exit(dwc->usb2_generic_phy);
886 phy_exit(dwc->usb3_generic_phy);
891 static int dwc3_resume(struct device *dev)
893 struct dwc3 *dwc = dev_get_drvdata(dev);
897 usb_phy_init(dwc->usb3_phy);
898 usb_phy_init(dwc->usb2_phy);
899 ret = phy_init(dwc->usb2_generic_phy);
903 ret = phy_init(dwc->usb3_generic_phy);
905 goto err_usb2phy_init;
907 spin_lock_irqsave(&dwc->lock, flags);
909 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
911 switch (dwc->dr_mode) {
912 case USB_DR_MODE_PERIPHERAL:
913 case USB_DR_MODE_OTG:
914 dwc3_gadget_resume(dwc);
916 case USB_DR_MODE_HOST:
922 spin_unlock_irqrestore(&dwc->lock, flags);
924 pm_runtime_disable(dev);
925 pm_runtime_set_active(dev);
926 pm_runtime_enable(dev);
931 phy_exit(dwc->usb2_generic_phy);
936 static const struct dev_pm_ops dwc3_dev_pm_ops = {
937 .prepare = dwc3_prepare,
938 .complete = dwc3_complete,
940 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
943 #define DWC3_PM_OPS &(dwc3_dev_pm_ops)
945 #define DWC3_PM_OPS NULL
949 static const struct of_device_id of_dwc3_match[] = {
951 .compatible = "snps,dwc3"
954 .compatible = "synopsys,dwc3"
958 MODULE_DEVICE_TABLE(of, of_dwc3_match);
961 static struct platform_driver dwc3_driver = {
963 .remove = dwc3_remove,
966 .of_match_table = of_match_ptr(of_dwc3_match),
971 module_platform_driver(dwc3_driver);
973 MODULE_ALIAS("platform:dwc3");
975 MODULE_LICENSE("GPL v2");
976 MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");