2 * GPIO driver for Marvell SoCs
4 * Copyright (C) 2012 Marvell
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
36 #include <linux/err.h>
37 #include <linux/init.h>
38 #include <linux/gpio.h>
39 #include <linux/irq.h>
40 #include <linux/slab.h>
41 #include <linux/irqdomain.h>
43 #include <linux/of_irq.h>
44 #include <linux/of_device.h>
45 #include <linux/clk.h>
46 #include <linux/pinctrl/consumer.h>
47 #include <linux/irqchip/chained_irq.h>
50 * GPIO unit register offsets.
52 #define GPIO_OUT_OFF 0x0000
53 #define GPIO_IO_CONF_OFF 0x0004
54 #define GPIO_BLINK_EN_OFF 0x0008
55 #define GPIO_IN_POL_OFF 0x000c
56 #define GPIO_DATA_IN_OFF 0x0010
57 #define GPIO_EDGE_CAUSE_OFF 0x0014
58 #define GPIO_EDGE_MASK_OFF 0x0018
59 #define GPIO_LEVEL_MASK_OFF 0x001c
61 /* The MV78200 has per-CPU registers for edge mask and level mask */
62 #define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
63 #define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
65 /* The Armada XP has per-CPU registers for interrupt cause, interrupt
66 * mask and interrupt level mask. Those are relative to the
68 #define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
69 #define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
70 #define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
72 #define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
73 #define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
74 #define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
76 #define MVEBU_MAX_GPIO_PER_BANK 32
78 struct mvebu_gpio_chip {
79 struct gpio_chip chip;
81 void __iomem *membase;
82 void __iomem *percpu_membase;
84 struct irq_domain *domain;
87 /* Used to preserve GPIO registers across suspend/resume */
92 u32 edge_mask_regs[4];
93 u32 level_mask_regs[4];
97 * Functions returning addresses of individual registers for a given
100 static inline void __iomem *mvebu_gpioreg_out(struct mvebu_gpio_chip *mvchip)
102 return mvchip->membase + GPIO_OUT_OFF;
105 static inline void __iomem *mvebu_gpioreg_blink(struct mvebu_gpio_chip *mvchip)
107 return mvchip->membase + GPIO_BLINK_EN_OFF;
110 static inline void __iomem *
111 mvebu_gpioreg_io_conf(struct mvebu_gpio_chip *mvchip)
113 return mvchip->membase + GPIO_IO_CONF_OFF;
116 static inline void __iomem *mvebu_gpioreg_in_pol(struct mvebu_gpio_chip *mvchip)
118 return mvchip->membase + GPIO_IN_POL_OFF;
121 static inline void __iomem *
122 mvebu_gpioreg_data_in(struct mvebu_gpio_chip *mvchip)
124 return mvchip->membase + GPIO_DATA_IN_OFF;
127 static inline void __iomem *
128 mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip)
132 switch (mvchip->soc_variant) {
133 case MVEBU_GPIO_SOC_VARIANT_ORION:
134 case MVEBU_GPIO_SOC_VARIANT_MV78200:
135 return mvchip->membase + GPIO_EDGE_CAUSE_OFF;
136 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
137 cpu = smp_processor_id();
138 return mvchip->percpu_membase +
139 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
145 static inline void __iomem *
146 mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip)
150 switch (mvchip->soc_variant) {
151 case MVEBU_GPIO_SOC_VARIANT_ORION:
152 return mvchip->membase + GPIO_EDGE_MASK_OFF;
153 case MVEBU_GPIO_SOC_VARIANT_MV78200:
154 cpu = smp_processor_id();
155 return mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(cpu);
156 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
157 cpu = smp_processor_id();
158 return mvchip->percpu_membase +
159 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
165 static void __iomem *mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip)
169 switch (mvchip->soc_variant) {
170 case MVEBU_GPIO_SOC_VARIANT_ORION:
171 return mvchip->membase + GPIO_LEVEL_MASK_OFF;
172 case MVEBU_GPIO_SOC_VARIANT_MV78200:
173 cpu = smp_processor_id();
174 return mvchip->membase + GPIO_LEVEL_MASK_MV78200_OFF(cpu);
175 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
176 cpu = smp_processor_id();
177 return mvchip->percpu_membase +
178 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
185 * Functions implementing the gpio_chip methods
188 static void mvebu_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
190 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
194 spin_lock_irqsave(&mvchip->lock, flags);
195 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
200 writel_relaxed(u, mvebu_gpioreg_out(mvchip));
201 spin_unlock_irqrestore(&mvchip->lock, flags);
204 static int mvebu_gpio_get(struct gpio_chip *chip, unsigned pin)
206 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
209 if (readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin)) {
210 u = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) ^
211 readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
213 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
216 return (u >> pin) & 1;
219 static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned pin, int value)
221 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
225 spin_lock_irqsave(&mvchip->lock, flags);
226 u = readl_relaxed(mvebu_gpioreg_blink(mvchip));
231 writel_relaxed(u, mvebu_gpioreg_blink(mvchip));
232 spin_unlock_irqrestore(&mvchip->lock, flags);
235 static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
237 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
242 /* Check with the pinctrl driver whether this pin is usable as
244 ret = pinctrl_gpio_direction_input(chip->base + pin);
248 spin_lock_irqsave(&mvchip->lock, flags);
249 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
251 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
252 spin_unlock_irqrestore(&mvchip->lock, flags);
257 static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned pin,
260 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
265 /* Check with the pinctrl driver whether this pin is usable as
267 ret = pinctrl_gpio_direction_output(chip->base + pin);
271 mvebu_gpio_blink(chip, pin, 0);
272 mvebu_gpio_set(chip, pin, value);
274 spin_lock_irqsave(&mvchip->lock, flags);
275 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
277 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
278 spin_unlock_irqrestore(&mvchip->lock, flags);
283 static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
285 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
286 return irq_create_mapping(mvchip->domain, pin);
290 * Functions implementing the irq_chip methods
292 static void mvebu_gpio_irq_ack(struct irq_data *d)
294 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
295 struct mvebu_gpio_chip *mvchip = gc->private;
299 writel_relaxed(~mask, mvebu_gpioreg_edge_cause(mvchip));
303 static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
305 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
306 struct mvebu_gpio_chip *mvchip = gc->private;
307 struct irq_chip_type *ct = irq_data_get_chip_type(d);
311 ct->mask_cache_priv &= ~mask;
313 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
317 static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
319 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
320 struct mvebu_gpio_chip *mvchip = gc->private;
321 struct irq_chip_type *ct = irq_data_get_chip_type(d);
325 ct->mask_cache_priv |= mask;
326 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
330 static void mvebu_gpio_level_irq_mask(struct irq_data *d)
332 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
333 struct mvebu_gpio_chip *mvchip = gc->private;
334 struct irq_chip_type *ct = irq_data_get_chip_type(d);
338 ct->mask_cache_priv &= ~mask;
339 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
343 static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
345 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
346 struct mvebu_gpio_chip *mvchip = gc->private;
347 struct irq_chip_type *ct = irq_data_get_chip_type(d);
351 ct->mask_cache_priv |= mask;
352 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
356 /*****************************************************************************
359 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
360 * value of the line or the opposite value.
362 * Level IRQ handlers: DATA_IN is used directly as cause register.
363 * Interrupt are masked by LEVEL_MASK registers.
364 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
365 * Interrupt are masked by EDGE_MASK registers.
366 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
367 * the polarity to catch the next line transaction.
368 * This is a race condition that might not perfectly
369 * work on some use cases.
371 * Every eight GPIO lines are grouped (OR'ed) before going up to main
375 * data-in /--------| |-----| |----\
376 * -----| |----- ---- to main cause reg
377 * X \----------------| |----/
378 * polarity LEVEL mask
380 ****************************************************************************/
382 static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
384 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
385 struct irq_chip_type *ct = irq_data_get_chip_type(d);
386 struct mvebu_gpio_chip *mvchip = gc->private;
392 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin);
396 type &= IRQ_TYPE_SENSE_MASK;
397 if (type == IRQ_TYPE_NONE)
400 /* Check if we need to change chip and handler */
401 if (!(ct->type & type))
402 if (irq_setup_alt_chip(d, type))
406 * Configure interrupt polarity.
409 case IRQ_TYPE_EDGE_RISING:
410 case IRQ_TYPE_LEVEL_HIGH:
411 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
413 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
415 case IRQ_TYPE_EDGE_FALLING:
416 case IRQ_TYPE_LEVEL_LOW:
417 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
419 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
421 case IRQ_TYPE_EDGE_BOTH: {
424 v = readl_relaxed(mvebu_gpioreg_in_pol(mvchip)) ^
425 readl_relaxed(mvebu_gpioreg_data_in(mvchip));
428 * set initial polarity based on current input level
430 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
432 u |= 1 << pin; /* falling */
434 u &= ~(1 << pin); /* rising */
435 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
442 static void mvebu_gpio_irq_handler(struct irq_desc *desc)
444 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
445 struct irq_chip *chip = irq_desc_get_chip(desc);
452 chained_irq_enter(chip, desc);
454 cause = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) &
455 readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
456 cause |= readl_relaxed(mvebu_gpioreg_edge_cause(mvchip)) &
457 readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
459 for (i = 0; i < mvchip->chip.ngpio; i++) {
462 irq = irq_find_mapping(mvchip->domain, i);
464 if (!(cause & (1 << i)))
467 type = irq_get_trigger_type(irq);
468 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
469 /* Swap polarity (race with GPIO line) */
472 polarity = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
474 writel_relaxed(polarity, mvebu_gpioreg_in_pol(mvchip));
477 generic_handle_irq(irq);
480 chained_irq_exit(chip, desc);
483 #ifdef CONFIG_DEBUG_FS
484 #include <linux/seq_file.h>
486 static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
488 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
489 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
492 out = readl_relaxed(mvebu_gpioreg_out(mvchip));
493 io_conf = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
494 blink = readl_relaxed(mvebu_gpioreg_blink(mvchip));
495 in_pol = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
496 data_in = readl_relaxed(mvebu_gpioreg_data_in(mvchip));
497 cause = readl_relaxed(mvebu_gpioreg_edge_cause(mvchip));
498 edg_msk = readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
499 lvl_msk = readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
501 for (i = 0; i < chip->ngpio; i++) {
506 label = gpiochip_is_requested(chip, i);
511 is_out = !(io_conf & msk);
513 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
516 seq_printf(s, " out %s %s\n",
517 out & msk ? "hi" : "lo",
518 blink & msk ? "(blink )" : "");
522 seq_printf(s, " in %s (act %s) - IRQ",
523 (data_in ^ in_pol) & msk ? "hi" : "lo",
524 in_pol & msk ? "lo" : "hi");
525 if (!((edg_msk | lvl_msk) & msk)) {
526 seq_puts(s, " disabled\n");
530 seq_puts(s, " edge ");
532 seq_puts(s, " level");
533 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
537 #define mvebu_gpio_dbg_show NULL
540 static const struct of_device_id mvebu_gpio_of_match[] = {
542 .compatible = "marvell,orion-gpio",
543 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
546 .compatible = "marvell,mv78200-gpio",
547 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
550 .compatible = "marvell,armadaxp-gpio",
551 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
558 static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
560 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
563 mvchip->out_reg = readl(mvebu_gpioreg_out(mvchip));
564 mvchip->io_conf_reg = readl(mvebu_gpioreg_io_conf(mvchip));
565 mvchip->blink_en_reg = readl(mvebu_gpioreg_blink(mvchip));
566 mvchip->in_pol_reg = readl(mvebu_gpioreg_in_pol(mvchip));
568 switch (mvchip->soc_variant) {
569 case MVEBU_GPIO_SOC_VARIANT_ORION:
570 mvchip->edge_mask_regs[0] =
571 readl(mvchip->membase + GPIO_EDGE_MASK_OFF);
572 mvchip->level_mask_regs[0] =
573 readl(mvchip->membase + GPIO_LEVEL_MASK_OFF);
575 case MVEBU_GPIO_SOC_VARIANT_MV78200:
576 for (i = 0; i < 2; i++) {
577 mvchip->edge_mask_regs[i] =
578 readl(mvchip->membase +
579 GPIO_EDGE_MASK_MV78200_OFF(i));
580 mvchip->level_mask_regs[i] =
581 readl(mvchip->membase +
582 GPIO_LEVEL_MASK_MV78200_OFF(i));
585 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
586 for (i = 0; i < 4; i++) {
587 mvchip->edge_mask_regs[i] =
588 readl(mvchip->membase +
589 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
590 mvchip->level_mask_regs[i] =
591 readl(mvchip->membase +
592 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
602 static int mvebu_gpio_resume(struct platform_device *pdev)
604 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
607 writel(mvchip->out_reg, mvebu_gpioreg_out(mvchip));
608 writel(mvchip->io_conf_reg, mvebu_gpioreg_io_conf(mvchip));
609 writel(mvchip->blink_en_reg, mvebu_gpioreg_blink(mvchip));
610 writel(mvchip->in_pol_reg, mvebu_gpioreg_in_pol(mvchip));
612 switch (mvchip->soc_variant) {
613 case MVEBU_GPIO_SOC_VARIANT_ORION:
614 writel(mvchip->edge_mask_regs[0],
615 mvchip->membase + GPIO_EDGE_MASK_OFF);
616 writel(mvchip->level_mask_regs[0],
617 mvchip->membase + GPIO_LEVEL_MASK_OFF);
619 case MVEBU_GPIO_SOC_VARIANT_MV78200:
620 for (i = 0; i < 2; i++) {
621 writel(mvchip->edge_mask_regs[i],
622 mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(i));
623 writel(mvchip->level_mask_regs[i],
625 GPIO_LEVEL_MASK_MV78200_OFF(i));
628 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
629 for (i = 0; i < 4; i++) {
630 writel(mvchip->edge_mask_regs[i],
632 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
633 writel(mvchip->level_mask_regs[i],
635 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
645 static int mvebu_gpio_probe(struct platform_device *pdev)
647 struct mvebu_gpio_chip *mvchip;
648 const struct of_device_id *match;
649 struct device_node *np = pdev->dev.of_node;
650 struct resource *res;
651 struct irq_chip_generic *gc;
652 struct irq_chip_type *ct;
660 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
662 soc_variant = (int) match->data;
664 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
666 /* Some gpio controllers do not provide irq support */
667 have_irqs = of_irq_count(np) != 0;
669 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
674 platform_set_drvdata(pdev, mvchip);
676 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
677 dev_err(&pdev->dev, "Missing ngpios OF property\n");
681 id = of_alias_get_id(pdev->dev.of_node, "gpio");
683 dev_err(&pdev->dev, "Couldn't get OF id\n");
687 clk = devm_clk_get(&pdev->dev, NULL);
688 /* Not all SoCs require a clock.*/
690 clk_prepare_enable(clk);
692 mvchip->soc_variant = soc_variant;
693 mvchip->chip.label = dev_name(&pdev->dev);
694 mvchip->chip.parent = &pdev->dev;
695 mvchip->chip.request = gpiochip_generic_request;
696 mvchip->chip.free = gpiochip_generic_free;
697 mvchip->chip.direction_input = mvebu_gpio_direction_input;
698 mvchip->chip.get = mvebu_gpio_get;
699 mvchip->chip.direction_output = mvebu_gpio_direction_output;
700 mvchip->chip.set = mvebu_gpio_set;
702 mvchip->chip.to_irq = mvebu_gpio_to_irq;
703 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
704 mvchip->chip.ngpio = ngpios;
705 mvchip->chip.can_sleep = false;
706 mvchip->chip.of_node = np;
707 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
709 spin_lock_init(&mvchip->lock);
710 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
711 mvchip->membase = devm_ioremap_resource(&pdev->dev, res);
712 if (IS_ERR(mvchip->membase))
713 return PTR_ERR(mvchip->membase);
715 /* The Armada XP has a second range of registers for the
716 * per-CPU registers */
717 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
718 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
719 mvchip->percpu_membase = devm_ioremap_resource(&pdev->dev,
721 if (IS_ERR(mvchip->percpu_membase))
722 return PTR_ERR(mvchip->percpu_membase);
726 * Mask and clear GPIO interrupts.
728 switch (soc_variant) {
729 case MVEBU_GPIO_SOC_VARIANT_ORION:
730 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
731 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
732 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
734 case MVEBU_GPIO_SOC_VARIANT_MV78200:
735 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
736 for (cpu = 0; cpu < 2; cpu++) {
737 writel_relaxed(0, mvchip->membase +
738 GPIO_EDGE_MASK_MV78200_OFF(cpu));
739 writel_relaxed(0, mvchip->membase +
740 GPIO_LEVEL_MASK_MV78200_OFF(cpu));
743 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
744 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
745 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
746 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
747 for (cpu = 0; cpu < 4; cpu++) {
748 writel_relaxed(0, mvchip->percpu_membase +
749 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu));
750 writel_relaxed(0, mvchip->percpu_membase +
751 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu));
752 writel_relaxed(0, mvchip->percpu_membase +
753 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu));
760 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
762 /* Some gpio controllers do not provide irq support */
767 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
768 if (!mvchip->domain) {
769 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
774 err = irq_alloc_domain_generic_chips(
775 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
776 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
778 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
783 /* NOTE: The common accessors cannot be used because of the percpu
784 * access to the mask registers
786 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
787 gc->private = mvchip;
788 ct = &gc->chip_types[0];
789 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
790 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
791 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
792 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
793 ct->chip.name = mvchip->chip.label;
795 ct = &gc->chip_types[1];
796 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
797 ct->chip.irq_ack = mvebu_gpio_irq_ack;
798 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
799 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
800 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
801 ct->handler = handle_edge_irq;
802 ct->chip.name = mvchip->chip.label;
804 /* Setup the interrupt handlers. Each chip can have up to 4
805 * interrupt handlers, with each handler dealing with 8 GPIO
808 for (i = 0; i < 4; i++) {
809 int irq = platform_get_irq(pdev, i);
813 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
820 irq_domain_remove(mvchip->domain);
825 static struct platform_driver mvebu_gpio_driver = {
827 .name = "mvebu-gpio",
828 .of_match_table = mvebu_gpio_of_match,
830 .probe = mvebu_gpio_probe,
831 .suspend = mvebu_gpio_suspend,
832 .resume = mvebu_gpio_resume,
834 builtin_platform_driver(mvebu_gpio_driver);