2 * Copyright 2017 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
31 #include <linux/pci.h>
32 #include <linux/hwmon.h>
33 #include <linux/hwmon-sysfs.h>
34 #include <linux/nospec.h>
35 #include <linux/pm_runtime.h>
36 #include <asm/processor.h>
38 #define MAX_NUM_OF_FEATURES_PER_SUBSET 8
39 #define MAX_NUM_OF_SUBSETS 8
42 struct kobj_attribute attribute;
43 struct list_head entry;
48 struct list_head entry;
49 struct list_head attribute;
53 struct od_feature_ops {
54 umode_t (*is_visible)(struct amdgpu_device *adev);
55 ssize_t (*show)(struct kobject *kobj, struct kobj_attribute *attr,
57 ssize_t (*store)(struct kobject *kobj, struct kobj_attribute *attr,
58 const char *buf, size_t count);
61 struct od_feature_item {
63 struct od_feature_ops ops;
66 struct od_feature_container {
68 struct od_feature_ops ops;
69 struct od_feature_item sub_feature[MAX_NUM_OF_FEATURES_PER_SUBSET];
72 struct od_feature_set {
73 struct od_feature_container containers[MAX_NUM_OF_SUBSETS];
76 static const struct hwmon_temp_label {
77 enum PP_HWMON_TEMP channel;
80 {PP_TEMP_EDGE, "edge"},
81 {PP_TEMP_JUNCTION, "junction"},
85 const char * const amdgpu_pp_profile_name[] = {
99 * DOC: power_dpm_state
101 * The power_dpm_state file is a legacy interface and is only provided for
102 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
103 * certain power related parameters. The file power_dpm_state is used for this.
104 * It accepts the following arguments:
114 * On older GPUs, the vbios provided a special power state for battery
115 * operation. Selecting battery switched to this state. This is no
116 * longer provided on newer GPUs so the option does nothing in that case.
120 * On older GPUs, the vbios provided a special power state for balanced
121 * operation. Selecting balanced switched to this state. This is no
122 * longer provided on newer GPUs so the option does nothing in that case.
126 * On older GPUs, the vbios provided a special power state for performance
127 * operation. Selecting performance switched to this state. This is no
128 * longer provided on newer GPUs so the option does nothing in that case.
132 static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
133 struct device_attribute *attr,
136 struct drm_device *ddev = dev_get_drvdata(dev);
137 struct amdgpu_device *adev = drm_to_adev(ddev);
138 enum amd_pm_state_type pm;
141 if (amdgpu_in_reset(adev))
143 if (adev->in_suspend && !adev->in_runpm)
146 ret = pm_runtime_get_sync(ddev->dev);
148 pm_runtime_put_autosuspend(ddev->dev);
152 amdgpu_dpm_get_current_power_state(adev, &pm);
154 pm_runtime_mark_last_busy(ddev->dev);
155 pm_runtime_put_autosuspend(ddev->dev);
157 return sysfs_emit(buf, "%s\n",
158 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
159 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
162 static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
163 struct device_attribute *attr,
167 struct drm_device *ddev = dev_get_drvdata(dev);
168 struct amdgpu_device *adev = drm_to_adev(ddev);
169 enum amd_pm_state_type state;
172 if (amdgpu_in_reset(adev))
174 if (adev->in_suspend && !adev->in_runpm)
177 if (strncmp("battery", buf, strlen("battery")) == 0)
178 state = POWER_STATE_TYPE_BATTERY;
179 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
180 state = POWER_STATE_TYPE_BALANCED;
181 else if (strncmp("performance", buf, strlen("performance")) == 0)
182 state = POWER_STATE_TYPE_PERFORMANCE;
186 ret = pm_runtime_get_sync(ddev->dev);
188 pm_runtime_put_autosuspend(ddev->dev);
192 amdgpu_dpm_set_power_state(adev, state);
194 pm_runtime_mark_last_busy(ddev->dev);
195 pm_runtime_put_autosuspend(ddev->dev);
202 * DOC: power_dpm_force_performance_level
204 * The amdgpu driver provides a sysfs API for adjusting certain power
205 * related parameters. The file power_dpm_force_performance_level is
206 * used for this. It accepts the following arguments:
226 * When auto is selected, the driver will attempt to dynamically select
227 * the optimal power profile for current conditions in the driver.
231 * When low is selected, the clocks are forced to the lowest power state.
235 * When high is selected, the clocks are forced to the highest power state.
239 * When manual is selected, the user can manually adjust which power states
240 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
241 * and pp_dpm_pcie files and adjust the power state transition heuristics
242 * via the pp_power_profile_mode sysfs file.
249 * When the profiling modes are selected, clock and power gating are
250 * disabled and the clocks are set for different profiling cases. This
251 * mode is recommended for profiling specific work loads where you do
252 * not want clock or power gating for clock fluctuation to interfere
253 * with your results. profile_standard sets the clocks to a fixed clock
254 * level which varies from asic to asic. profile_min_sclk forces the sclk
255 * to the lowest level. profile_min_mclk forces the mclk to the lowest level.
256 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
260 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
261 struct device_attribute *attr,
264 struct drm_device *ddev = dev_get_drvdata(dev);
265 struct amdgpu_device *adev = drm_to_adev(ddev);
266 enum amd_dpm_forced_level level = 0xff;
269 if (amdgpu_in_reset(adev))
271 if (adev->in_suspend && !adev->in_runpm)
274 ret = pm_runtime_get_sync(ddev->dev);
276 pm_runtime_put_autosuspend(ddev->dev);
280 level = amdgpu_dpm_get_performance_level(adev);
282 pm_runtime_mark_last_busy(ddev->dev);
283 pm_runtime_put_autosuspend(ddev->dev);
285 return sysfs_emit(buf, "%s\n",
286 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
287 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
288 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
289 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
290 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
291 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
292 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
293 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
294 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" :
298 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
299 struct device_attribute *attr,
303 struct drm_device *ddev = dev_get_drvdata(dev);
304 struct amdgpu_device *adev = drm_to_adev(ddev);
305 enum amd_dpm_forced_level level;
308 if (amdgpu_in_reset(adev))
310 if (adev->in_suspend && !adev->in_runpm)
313 if (strncmp("low", buf, strlen("low")) == 0) {
314 level = AMD_DPM_FORCED_LEVEL_LOW;
315 } else if (strncmp("high", buf, strlen("high")) == 0) {
316 level = AMD_DPM_FORCED_LEVEL_HIGH;
317 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
318 level = AMD_DPM_FORCED_LEVEL_AUTO;
319 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
320 level = AMD_DPM_FORCED_LEVEL_MANUAL;
321 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
322 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
323 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
324 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
325 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
326 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
327 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
328 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
329 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
330 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
331 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) {
332 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM;
337 ret = pm_runtime_get_sync(ddev->dev);
339 pm_runtime_put_autosuspend(ddev->dev);
343 mutex_lock(&adev->pm.stable_pstate_ctx_lock);
344 if (amdgpu_dpm_force_performance_level(adev, level)) {
345 pm_runtime_mark_last_busy(ddev->dev);
346 pm_runtime_put_autosuspend(ddev->dev);
347 mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
350 /* override whatever a user ctx may have set */
351 adev->pm.stable_pstate_ctx = NULL;
352 mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
354 pm_runtime_mark_last_busy(ddev->dev);
355 pm_runtime_put_autosuspend(ddev->dev);
360 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
361 struct device_attribute *attr,
364 struct drm_device *ddev = dev_get_drvdata(dev);
365 struct amdgpu_device *adev = drm_to_adev(ddev);
366 struct pp_states_info data;
370 if (amdgpu_in_reset(adev))
372 if (adev->in_suspend && !adev->in_runpm)
375 ret = pm_runtime_get_sync(ddev->dev);
377 pm_runtime_put_autosuspend(ddev->dev);
381 if (amdgpu_dpm_get_pp_num_states(adev, &data))
382 memset(&data, 0, sizeof(data));
384 pm_runtime_mark_last_busy(ddev->dev);
385 pm_runtime_put_autosuspend(ddev->dev);
387 buf_len = sysfs_emit(buf, "states: %d\n", data.nums);
388 for (i = 0; i < data.nums; i++)
389 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i,
390 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
391 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
392 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
393 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
398 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
399 struct device_attribute *attr,
402 struct drm_device *ddev = dev_get_drvdata(dev);
403 struct amdgpu_device *adev = drm_to_adev(ddev);
404 struct pp_states_info data = {0};
405 enum amd_pm_state_type pm = 0;
408 if (amdgpu_in_reset(adev))
410 if (adev->in_suspend && !adev->in_runpm)
413 ret = pm_runtime_get_sync(ddev->dev);
415 pm_runtime_put_autosuspend(ddev->dev);
419 amdgpu_dpm_get_current_power_state(adev, &pm);
421 ret = amdgpu_dpm_get_pp_num_states(adev, &data);
423 pm_runtime_mark_last_busy(ddev->dev);
424 pm_runtime_put_autosuspend(ddev->dev);
429 for (i = 0; i < data.nums; i++) {
430 if (pm == data.states[i])
437 return sysfs_emit(buf, "%d\n", i);
440 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
441 struct device_attribute *attr,
444 struct drm_device *ddev = dev_get_drvdata(dev);
445 struct amdgpu_device *adev = drm_to_adev(ddev);
447 if (amdgpu_in_reset(adev))
449 if (adev->in_suspend && !adev->in_runpm)
452 if (adev->pm.pp_force_state_enabled)
453 return amdgpu_get_pp_cur_state(dev, attr, buf);
455 return sysfs_emit(buf, "\n");
458 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
459 struct device_attribute *attr,
463 struct drm_device *ddev = dev_get_drvdata(dev);
464 struct amdgpu_device *adev = drm_to_adev(ddev);
465 enum amd_pm_state_type state = 0;
466 struct pp_states_info data;
470 if (amdgpu_in_reset(adev))
472 if (adev->in_suspend && !adev->in_runpm)
475 adev->pm.pp_force_state_enabled = false;
477 if (strlen(buf) == 1)
480 ret = kstrtoul(buf, 0, &idx);
481 if (ret || idx >= ARRAY_SIZE(data.states))
484 idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
486 ret = pm_runtime_get_sync(ddev->dev);
488 pm_runtime_put_autosuspend(ddev->dev);
492 ret = amdgpu_dpm_get_pp_num_states(adev, &data);
496 state = data.states[idx];
498 /* only set user selected power states */
499 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
500 state != POWER_STATE_TYPE_DEFAULT) {
501 ret = amdgpu_dpm_dispatch_task(adev,
502 AMD_PP_TASK_ENABLE_USER_STATE, &state);
506 adev->pm.pp_force_state_enabled = true;
509 pm_runtime_mark_last_busy(ddev->dev);
510 pm_runtime_put_autosuspend(ddev->dev);
515 pm_runtime_mark_last_busy(ddev->dev);
516 pm_runtime_put_autosuspend(ddev->dev);
523 * The amdgpu driver provides a sysfs API for uploading new powerplay
524 * tables. The file pp_table is used for this. Reading the file
525 * will dump the current power play table. Writing to the file
526 * will attempt to upload a new powerplay table and re-initialize
527 * powerplay using that new table.
531 static ssize_t amdgpu_get_pp_table(struct device *dev,
532 struct device_attribute *attr,
535 struct drm_device *ddev = dev_get_drvdata(dev);
536 struct amdgpu_device *adev = drm_to_adev(ddev);
540 if (amdgpu_in_reset(adev))
542 if (adev->in_suspend && !adev->in_runpm)
545 ret = pm_runtime_get_sync(ddev->dev);
547 pm_runtime_put_autosuspend(ddev->dev);
551 size = amdgpu_dpm_get_pp_table(adev, &table);
553 pm_runtime_mark_last_busy(ddev->dev);
554 pm_runtime_put_autosuspend(ddev->dev);
559 if (size >= PAGE_SIZE)
560 size = PAGE_SIZE - 1;
562 memcpy(buf, table, size);
567 static ssize_t amdgpu_set_pp_table(struct device *dev,
568 struct device_attribute *attr,
572 struct drm_device *ddev = dev_get_drvdata(dev);
573 struct amdgpu_device *adev = drm_to_adev(ddev);
576 if (amdgpu_in_reset(adev))
578 if (adev->in_suspend && !adev->in_runpm)
581 ret = pm_runtime_get_sync(ddev->dev);
583 pm_runtime_put_autosuspend(ddev->dev);
587 ret = amdgpu_dpm_set_pp_table(adev, buf, count);
589 pm_runtime_mark_last_busy(ddev->dev);
590 pm_runtime_put_autosuspend(ddev->dev);
599 * DOC: pp_od_clk_voltage
601 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
602 * in each power level within a power state. The pp_od_clk_voltage is used for
605 * Note that the actual memory controller clock rate are exposed, not
606 * the effective memory clock of the DRAMs. To translate it, use the
609 * Clock conversion (Mhz):
611 * HBM: effective_memory_clock = memory_controller_clock * 1
613 * G5: effective_memory_clock = memory_controller_clock * 1
615 * G6: effective_memory_clock = memory_controller_clock * 2
617 * DRAM data rate (MT/s):
619 * HBM: effective_memory_clock * 2 = data_rate
621 * G5: effective_memory_clock * 4 = data_rate
623 * G6: effective_memory_clock * 8 = data_rate
627 * data_rate * vram_bit_width / 8 = memory_bandwidth
633 * memory_controller_clock = 1750 Mhz
635 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
637 * data rate = 1750 * 4 = 7000 MT/s
639 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
643 * memory_controller_clock = 875 Mhz
645 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
647 * data rate = 1750 * 8 = 14000 MT/s
649 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
651 * < For Vega10 and previous ASICs >
653 * Reading the file will display:
655 * - a list of engine clock levels and voltages labeled OD_SCLK
657 * - a list of memory clock levels and voltages labeled OD_MCLK
659 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
661 * To manually adjust these settings, first select manual using
662 * power_dpm_force_performance_level. Enter a new value for each
663 * level by writing a string that contains "s/m level clock voltage" to
664 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
665 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
666 * 810 mV. When you have edited all of the states as needed, write
667 * "c" (commit) to the file to commit your changes. If you want to reset to the
668 * default power levels, write "r" (reset) to the file to reset them.
671 * < For Vega20 and newer ASICs >
673 * Reading the file will display:
675 * - minimum and maximum engine clock labeled OD_SCLK
677 * - minimum(not available for Vega20 and Navi1x) and maximum memory
678 * clock labeled OD_MCLK
680 * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
681 * They can be used to calibrate the sclk voltage curve. This is
682 * available for Vega20 and NV1X.
684 * - voltage offset(in mV) applied on target voltage calculation.
685 * This is available for Sienna Cichlid, Navy Flounder, Dimgrey
686 * Cavefish and some later SMU13 ASICs. For these ASICs, the target
687 * voltage calculation can be illustrated by "voltage = voltage
688 * calculated from v/f curve + overdrive vddgfx offset"
690 * - a list of valid ranges for sclk, mclk, voltage curve points
691 * or voltage offset labeled OD_RANGE
695 * Reading the file will display:
697 * - minimum and maximum engine clock labeled OD_SCLK
699 * - a list of valid ranges for sclk labeled OD_RANGE
703 * Reading the file will display:
705 * - minimum and maximum engine clock labeled OD_SCLK
706 * - minimum and maximum core clocks labeled OD_CCLK
708 * - a list of valid ranges for sclk and cclk labeled OD_RANGE
710 * To manually adjust these settings:
712 * - First select manual using power_dpm_force_performance_level
714 * - For clock frequency setting, enter a new value by writing a
715 * string that contains "s/m index clock" to the file. The index
716 * should be 0 if to set minimum clock. And 1 if to set maximum
717 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
718 * "m 1 800" will update maximum mclk to be 800Mhz. For core
719 * clocks on VanGogh, the string contains "p core index clock".
720 * E.g., "p 2 0 800" would set the minimum core clock on core
723 * For sclk voltage curve supported by Vega20 and NV1X, enter the new
724 * values by writing a string that contains "vc point clock voltage"
725 * to the file. The points are indexed by 0, 1 and 2. E.g., "vc 0 300
726 * 600" will update point1 with clock set as 300Mhz and voltage as 600mV.
727 * "vc 2 1000 1000" will update point3 with clock set as 1000Mhz and
730 * For voltage offset supported by Sienna Cichlid, Navy Flounder, Dimgrey
731 * Cavefish and some later SMU13 ASICs, enter the new value by writing a
732 * string that contains "vo offset". E.g., "vo -10" will update the extra
733 * voltage offset applied to the whole v/f curve line as -10mv.
735 * - When you have edited all of the states as needed, write "c" (commit)
736 * to the file to commit your changes
738 * - If you want to reset to the default power levels, write "r" (reset)
739 * to the file to reset them
743 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
744 struct device_attribute *attr,
748 struct drm_device *ddev = dev_get_drvdata(dev);
749 struct amdgpu_device *adev = drm_to_adev(ddev);
751 uint32_t parameter_size = 0;
756 const char delimiter[3] = {' ', '\n', '\0'};
759 if (amdgpu_in_reset(adev))
761 if (adev->in_suspend && !adev->in_runpm)
764 if (count > 127 || count == 0)
768 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
769 else if (*buf == 'p')
770 type = PP_OD_EDIT_CCLK_VDDC_TABLE;
771 else if (*buf == 'm')
772 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
773 else if (*buf == 'r')
774 type = PP_OD_RESTORE_DEFAULT_TABLE;
775 else if (*buf == 'c')
776 type = PP_OD_COMMIT_DPM_TABLE;
777 else if (!strncmp(buf, "vc", 2))
778 type = PP_OD_EDIT_VDDC_CURVE;
779 else if (!strncmp(buf, "vo", 2))
780 type = PP_OD_EDIT_VDDGFX_OFFSET;
784 memcpy(buf_cpy, buf, count);
789 if ((type == PP_OD_EDIT_VDDC_CURVE) ||
790 (type == PP_OD_EDIT_VDDGFX_OFFSET))
792 while (isspace(*++tmp_str));
794 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
795 if (strlen(sub_str) == 0)
797 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
805 while (isspace(*tmp_str))
809 ret = pm_runtime_get_sync(ddev->dev);
811 pm_runtime_put_autosuspend(ddev->dev);
815 if (amdgpu_dpm_set_fine_grain_clk_vol(adev,
821 if (amdgpu_dpm_odn_edit_dpm_table(adev, type,
822 parameter, parameter_size))
825 if (type == PP_OD_COMMIT_DPM_TABLE) {
826 if (amdgpu_dpm_dispatch_task(adev,
827 AMD_PP_TASK_READJUST_POWER_STATE,
832 pm_runtime_mark_last_busy(ddev->dev);
833 pm_runtime_put_autosuspend(ddev->dev);
838 pm_runtime_mark_last_busy(ddev->dev);
839 pm_runtime_put_autosuspend(ddev->dev);
843 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
844 struct device_attribute *attr,
847 struct drm_device *ddev = dev_get_drvdata(dev);
848 struct amdgpu_device *adev = drm_to_adev(ddev);
851 enum pp_clock_type od_clocks[6] = {
861 if (amdgpu_in_reset(adev))
863 if (adev->in_suspend && !adev->in_runpm)
866 ret = pm_runtime_get_sync(ddev->dev);
868 pm_runtime_put_autosuspend(ddev->dev);
872 for (clk_index = 0 ; clk_index < 6 ; clk_index++) {
873 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size);
877 if (ret == -ENOENT) {
878 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
879 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size);
880 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size);
881 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size);
882 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size);
883 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size);
887 size = sysfs_emit(buf, "\n");
889 pm_runtime_mark_last_busy(ddev->dev);
890 pm_runtime_put_autosuspend(ddev->dev);
898 * The amdgpu driver provides a sysfs API for adjusting what powerplay
899 * features to be enabled. The file pp_features is used for this. And
900 * this is only available for Vega10 and later dGPUs.
902 * Reading back the file will show you the followings:
903 * - Current ppfeature masks
904 * - List of the all supported powerplay features with their naming,
905 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
907 * To manually enable or disable a specific feature, just set or clear
908 * the corresponding bit from original ppfeature masks and input the
909 * new ppfeature masks.
911 static ssize_t amdgpu_set_pp_features(struct device *dev,
912 struct device_attribute *attr,
916 struct drm_device *ddev = dev_get_drvdata(dev);
917 struct amdgpu_device *adev = drm_to_adev(ddev);
918 uint64_t featuremask;
921 if (amdgpu_in_reset(adev))
923 if (adev->in_suspend && !adev->in_runpm)
926 ret = kstrtou64(buf, 0, &featuremask);
930 ret = pm_runtime_get_sync(ddev->dev);
932 pm_runtime_put_autosuspend(ddev->dev);
936 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
938 pm_runtime_mark_last_busy(ddev->dev);
939 pm_runtime_put_autosuspend(ddev->dev);
947 static ssize_t amdgpu_get_pp_features(struct device *dev,
948 struct device_attribute *attr,
951 struct drm_device *ddev = dev_get_drvdata(dev);
952 struct amdgpu_device *adev = drm_to_adev(ddev);
956 if (amdgpu_in_reset(adev))
958 if (adev->in_suspend && !adev->in_runpm)
961 ret = pm_runtime_get_sync(ddev->dev);
963 pm_runtime_put_autosuspend(ddev->dev);
967 size = amdgpu_dpm_get_ppfeature_status(adev, buf);
969 size = sysfs_emit(buf, "\n");
971 pm_runtime_mark_last_busy(ddev->dev);
972 pm_runtime_put_autosuspend(ddev->dev);
978 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
980 * The amdgpu driver provides a sysfs API for adjusting what power levels
981 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk,
982 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
985 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
986 * Vega10 and later ASICs.
987 * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
989 * Reading back the files will show you the available power levels within
990 * the power state and the clock information for those levels. If deep sleep is
991 * applied to a clock, the level will be denoted by a special level 'S:'
1001 * To manually adjust these states, first select manual using
1002 * power_dpm_force_performance_level.
1003 * Secondly, enter a new value for each level by inputing a string that
1004 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
1007 * .. code-block:: bash
1009 * echo "4 5 6" > pp_dpm_sclk
1011 * will enable sclk levels 4, 5, and 6.
1013 * NOTE: change to the dcefclk max dpm level is not supported now
1016 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev,
1017 enum pp_clock_type type,
1020 struct drm_device *ddev = dev_get_drvdata(dev);
1021 struct amdgpu_device *adev = drm_to_adev(ddev);
1025 if (amdgpu_in_reset(adev))
1027 if (adev->in_suspend && !adev->in_runpm)
1030 ret = pm_runtime_get_sync(ddev->dev);
1032 pm_runtime_put_autosuspend(ddev->dev);
1036 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size);
1038 size = amdgpu_dpm_print_clock_levels(adev, type, buf);
1041 size = sysfs_emit(buf, "\n");
1043 pm_runtime_mark_last_busy(ddev->dev);
1044 pm_runtime_put_autosuspend(ddev->dev);
1050 * Worst case: 32 bits individually specified, in octal at 12 characters
1051 * per line (+1 for \n).
1053 #define AMDGPU_MASK_BUF_MAX (32 * 13)
1055 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1058 unsigned long level;
1059 char *sub_str = NULL;
1061 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1062 const char delimiter[3] = {' ', '\n', '\0'};
1067 bytes = min(count, sizeof(buf_cpy) - 1);
1068 memcpy(buf_cpy, buf, bytes);
1069 buf_cpy[bytes] = '\0';
1071 while ((sub_str = strsep(&tmp, delimiter)) != NULL) {
1072 if (strlen(sub_str)) {
1073 ret = kstrtoul(sub_str, 0, &level);
1074 if (ret || level > 31)
1076 *mask |= 1 << level;
1084 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev,
1085 enum pp_clock_type type,
1089 struct drm_device *ddev = dev_get_drvdata(dev);
1090 struct amdgpu_device *adev = drm_to_adev(ddev);
1094 if (amdgpu_in_reset(adev))
1096 if (adev->in_suspend && !adev->in_runpm)
1099 ret = amdgpu_read_mask(buf, count, &mask);
1103 ret = pm_runtime_get_sync(ddev->dev);
1105 pm_runtime_put_autosuspend(ddev->dev);
1109 ret = amdgpu_dpm_force_clock_level(adev, type, mask);
1111 pm_runtime_mark_last_busy(ddev->dev);
1112 pm_runtime_put_autosuspend(ddev->dev);
1120 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
1121 struct device_attribute *attr,
1124 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf);
1127 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
1128 struct device_attribute *attr,
1132 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count);
1135 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1136 struct device_attribute *attr,
1139 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf);
1142 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1143 struct device_attribute *attr,
1147 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count);
1150 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1151 struct device_attribute *attr,
1154 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf);
1157 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1158 struct device_attribute *attr,
1162 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count);
1165 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1166 struct device_attribute *attr,
1169 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf);
1172 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1173 struct device_attribute *attr,
1177 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count);
1180 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev,
1181 struct device_attribute *attr,
1184 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf);
1187 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev,
1188 struct device_attribute *attr,
1192 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count);
1195 static ssize_t amdgpu_get_pp_dpm_vclk1(struct device *dev,
1196 struct device_attribute *attr,
1199 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK1, buf);
1202 static ssize_t amdgpu_set_pp_dpm_vclk1(struct device *dev,
1203 struct device_attribute *attr,
1207 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK1, buf, count);
1210 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev,
1211 struct device_attribute *attr,
1214 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf);
1217 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev,
1218 struct device_attribute *attr,
1222 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count);
1225 static ssize_t amdgpu_get_pp_dpm_dclk1(struct device *dev,
1226 struct device_attribute *attr,
1229 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK1, buf);
1232 static ssize_t amdgpu_set_pp_dpm_dclk1(struct device *dev,
1233 struct device_attribute *attr,
1237 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK1, buf, count);
1240 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1241 struct device_attribute *attr,
1244 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf);
1247 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1248 struct device_attribute *attr,
1252 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count);
1255 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1256 struct device_attribute *attr,
1259 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf);
1262 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1263 struct device_attribute *attr,
1267 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count);
1270 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1271 struct device_attribute *attr,
1274 struct drm_device *ddev = dev_get_drvdata(dev);
1275 struct amdgpu_device *adev = drm_to_adev(ddev);
1279 if (amdgpu_in_reset(adev))
1281 if (adev->in_suspend && !adev->in_runpm)
1284 ret = pm_runtime_get_sync(ddev->dev);
1286 pm_runtime_put_autosuspend(ddev->dev);
1290 value = amdgpu_dpm_get_sclk_od(adev);
1292 pm_runtime_mark_last_busy(ddev->dev);
1293 pm_runtime_put_autosuspend(ddev->dev);
1295 return sysfs_emit(buf, "%d\n", value);
1298 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1299 struct device_attribute *attr,
1303 struct drm_device *ddev = dev_get_drvdata(dev);
1304 struct amdgpu_device *adev = drm_to_adev(ddev);
1308 if (amdgpu_in_reset(adev))
1310 if (adev->in_suspend && !adev->in_runpm)
1313 ret = kstrtol(buf, 0, &value);
1318 ret = pm_runtime_get_sync(ddev->dev);
1320 pm_runtime_put_autosuspend(ddev->dev);
1324 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1326 pm_runtime_mark_last_busy(ddev->dev);
1327 pm_runtime_put_autosuspend(ddev->dev);
1332 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1333 struct device_attribute *attr,
1336 struct drm_device *ddev = dev_get_drvdata(dev);
1337 struct amdgpu_device *adev = drm_to_adev(ddev);
1341 if (amdgpu_in_reset(adev))
1343 if (adev->in_suspend && !adev->in_runpm)
1346 ret = pm_runtime_get_sync(ddev->dev);
1348 pm_runtime_put_autosuspend(ddev->dev);
1352 value = amdgpu_dpm_get_mclk_od(adev);
1354 pm_runtime_mark_last_busy(ddev->dev);
1355 pm_runtime_put_autosuspend(ddev->dev);
1357 return sysfs_emit(buf, "%d\n", value);
1360 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1361 struct device_attribute *attr,
1365 struct drm_device *ddev = dev_get_drvdata(dev);
1366 struct amdgpu_device *adev = drm_to_adev(ddev);
1370 if (amdgpu_in_reset(adev))
1372 if (adev->in_suspend && !adev->in_runpm)
1375 ret = kstrtol(buf, 0, &value);
1380 ret = pm_runtime_get_sync(ddev->dev);
1382 pm_runtime_put_autosuspend(ddev->dev);
1386 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1388 pm_runtime_mark_last_busy(ddev->dev);
1389 pm_runtime_put_autosuspend(ddev->dev);
1395 * DOC: pp_power_profile_mode
1397 * The amdgpu driver provides a sysfs API for adjusting the heuristics
1398 * related to switching between power levels in a power state. The file
1399 * pp_power_profile_mode is used for this.
1401 * Reading this file outputs a list of all of the predefined power profiles
1402 * and the relevant heuristics settings for that profile.
1404 * To select a profile or create a custom profile, first select manual using
1405 * power_dpm_force_performance_level. Writing the number of a predefined
1406 * profile to pp_power_profile_mode will enable those heuristics. To
1407 * create a custom set of heuristics, write a string of numbers to the file
1408 * starting with the number of the custom profile along with a setting
1409 * for each heuristic parameter. Due to differences across asic families
1410 * the heuristic parameters vary from family to family.
1414 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1415 struct device_attribute *attr,
1418 struct drm_device *ddev = dev_get_drvdata(dev);
1419 struct amdgpu_device *adev = drm_to_adev(ddev);
1423 if (amdgpu_in_reset(adev))
1425 if (adev->in_suspend && !adev->in_runpm)
1428 ret = pm_runtime_get_sync(ddev->dev);
1430 pm_runtime_put_autosuspend(ddev->dev);
1434 size = amdgpu_dpm_get_power_profile_mode(adev, buf);
1436 size = sysfs_emit(buf, "\n");
1438 pm_runtime_mark_last_busy(ddev->dev);
1439 pm_runtime_put_autosuspend(ddev->dev);
1445 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1446 struct device_attribute *attr,
1451 struct drm_device *ddev = dev_get_drvdata(dev);
1452 struct amdgpu_device *adev = drm_to_adev(ddev);
1453 uint32_t parameter_size = 0;
1455 char *sub_str, buf_cpy[128];
1459 long int profile_mode = 0;
1460 const char delimiter[3] = {' ', '\n', '\0'};
1462 if (amdgpu_in_reset(adev))
1464 if (adev->in_suspend && !adev->in_runpm)
1469 ret = kstrtol(tmp, 0, &profile_mode);
1473 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1474 if (count < 2 || count > 127)
1476 while (isspace(*++buf))
1478 memcpy(buf_cpy, buf, count-i);
1480 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
1481 if (strlen(sub_str) == 0)
1483 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
1487 while (isspace(*tmp_str))
1491 parameter[parameter_size] = profile_mode;
1493 ret = pm_runtime_get_sync(ddev->dev);
1495 pm_runtime_put_autosuspend(ddev->dev);
1499 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1501 pm_runtime_mark_last_busy(ddev->dev);
1502 pm_runtime_put_autosuspend(ddev->dev);
1510 static int amdgpu_hwmon_get_sensor_generic(struct amdgpu_device *adev,
1511 enum amd_pp_sensors sensor,
1514 int r, size = sizeof(uint32_t);
1516 if (amdgpu_in_reset(adev))
1518 if (adev->in_suspend && !adev->in_runpm)
1521 r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
1523 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1527 /* get the sensor value */
1528 r = amdgpu_dpm_read_sensor(adev, sensor, query, &size);
1530 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
1531 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1537 * DOC: gpu_busy_percent
1539 * The amdgpu driver provides a sysfs API for reading how busy the GPU
1540 * is as a percentage. The file gpu_busy_percent is used for this.
1541 * The SMU firmware computes a percentage of load based on the
1542 * aggregate activity level in the IP cores.
1544 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1545 struct device_attribute *attr,
1548 struct drm_device *ddev = dev_get_drvdata(dev);
1549 struct amdgpu_device *adev = drm_to_adev(ddev);
1553 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value);
1557 return sysfs_emit(buf, "%d\n", value);
1561 * DOC: mem_busy_percent
1563 * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1564 * is as a percentage. The file mem_busy_percent is used for this.
1565 * The SMU firmware computes a percentage of load based on the
1566 * aggregate activity level in the IP cores.
1568 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1569 struct device_attribute *attr,
1572 struct drm_device *ddev = dev_get_drvdata(dev);
1573 struct amdgpu_device *adev = drm_to_adev(ddev);
1577 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_LOAD, &value);
1581 return sysfs_emit(buf, "%d\n", value);
1587 * The amdgpu driver provides a sysfs API for estimating how much data
1588 * has been received and sent by the GPU in the last second through PCIe.
1589 * The file pcie_bw is used for this.
1590 * The Perf counters count the number of received and sent messages and return
1591 * those values, as well as the maximum payload size of a PCIe packet (mps).
1592 * Note that it is not possible to easily and quickly obtain the size of each
1593 * packet transmitted, so we output the max payload size (mps) to allow for
1594 * quick estimation of the PCIe bandwidth usage
1596 static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1597 struct device_attribute *attr,
1600 struct drm_device *ddev = dev_get_drvdata(dev);
1601 struct amdgpu_device *adev = drm_to_adev(ddev);
1602 uint64_t count0 = 0, count1 = 0;
1605 if (amdgpu_in_reset(adev))
1607 if (adev->in_suspend && !adev->in_runpm)
1610 if (adev->flags & AMD_IS_APU)
1613 if (!adev->asic_funcs->get_pcie_usage)
1616 ret = pm_runtime_get_sync(ddev->dev);
1618 pm_runtime_put_autosuspend(ddev->dev);
1622 amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1624 pm_runtime_mark_last_busy(ddev->dev);
1625 pm_runtime_put_autosuspend(ddev->dev);
1627 return sysfs_emit(buf, "%llu %llu %i\n",
1628 count0, count1, pcie_get_mps(adev->pdev));
1634 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1635 * The file unique_id is used for this.
1636 * This will provide a Unique ID that will persist from machine to machine
1638 * NOTE: This will only work for GFX9 and newer. This file will be absent
1639 * on unsupported ASICs (GFX8 and older)
1641 static ssize_t amdgpu_get_unique_id(struct device *dev,
1642 struct device_attribute *attr,
1645 struct drm_device *ddev = dev_get_drvdata(dev);
1646 struct amdgpu_device *adev = drm_to_adev(ddev);
1648 if (amdgpu_in_reset(adev))
1650 if (adev->in_suspend && !adev->in_runpm)
1653 if (adev->unique_id)
1654 return sysfs_emit(buf, "%016llx\n", adev->unique_id);
1660 * DOC: thermal_throttling_logging
1662 * Thermal throttling pulls down the clock frequency and thus the performance.
1663 * It's an useful mechanism to protect the chip from overheating. Since it
1664 * impacts performance, the user controls whether it is enabled and if so,
1665 * the log frequency.
1667 * Reading back the file shows you the status(enabled or disabled) and
1668 * the interval(in seconds) between each thermal logging.
1670 * Writing an integer to the file, sets a new logging interval, in seconds.
1671 * The value should be between 1 and 3600. If the value is less than 1,
1672 * thermal logging is disabled. Values greater than 3600 are ignored.
1674 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1675 struct device_attribute *attr,
1678 struct drm_device *ddev = dev_get_drvdata(dev);
1679 struct amdgpu_device *adev = drm_to_adev(ddev);
1681 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n",
1682 adev_to_drm(adev)->unique,
1683 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1684 adev->throttling_logging_rs.interval / HZ + 1);
1687 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1688 struct device_attribute *attr,
1692 struct drm_device *ddev = dev_get_drvdata(dev);
1693 struct amdgpu_device *adev = drm_to_adev(ddev);
1694 long throttling_logging_interval;
1695 unsigned long flags;
1698 ret = kstrtol(buf, 0, &throttling_logging_interval);
1702 if (throttling_logging_interval > 3600)
1705 if (throttling_logging_interval > 0) {
1706 raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1708 * Reset the ratelimit timer internals.
1709 * This can effectively restart the timer.
1711 adev->throttling_logging_rs.interval =
1712 (throttling_logging_interval - 1) * HZ;
1713 adev->throttling_logging_rs.begin = 0;
1714 adev->throttling_logging_rs.printed = 0;
1715 adev->throttling_logging_rs.missed = 0;
1716 raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1718 atomic_set(&adev->throttling_logging_enabled, 1);
1720 atomic_set(&adev->throttling_logging_enabled, 0);
1727 * DOC: apu_thermal_cap
1729 * The amdgpu driver provides a sysfs API for retrieving/updating thermal
1730 * limit temperature in millidegrees Celsius
1732 * Reading back the file shows you core limit value
1734 * Writing an integer to the file, sets a new thermal limit. The value
1735 * should be between 0 and 100. If the value is less than 0 or greater
1736 * than 100, then the write request will be ignored.
1738 static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev,
1739 struct device_attribute *attr,
1744 struct drm_device *ddev = dev_get_drvdata(dev);
1745 struct amdgpu_device *adev = drm_to_adev(ddev);
1747 ret = pm_runtime_get_sync(ddev->dev);
1749 pm_runtime_put_autosuspend(ddev->dev);
1753 ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit);
1755 size = sysfs_emit(buf, "%u\n", limit);
1757 size = sysfs_emit(buf, "failed to get thermal limit\n");
1759 pm_runtime_mark_last_busy(ddev->dev);
1760 pm_runtime_put_autosuspend(ddev->dev);
1765 static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev,
1766 struct device_attribute *attr,
1772 struct drm_device *ddev = dev_get_drvdata(dev);
1773 struct amdgpu_device *adev = drm_to_adev(ddev);
1775 ret = kstrtou32(buf, 10, &value);
1780 dev_err(dev, "Invalid argument !\n");
1784 ret = pm_runtime_get_sync(ddev->dev);
1786 pm_runtime_put_autosuspend(ddev->dev);
1790 ret = amdgpu_dpm_set_apu_thermal_limit(adev, value);
1792 dev_err(dev, "failed to update thermal limit\n");
1796 pm_runtime_mark_last_busy(ddev->dev);
1797 pm_runtime_put_autosuspend(ddev->dev);
1802 static int amdgpu_pm_metrics_attr_update(struct amdgpu_device *adev,
1803 struct amdgpu_device_attr *attr,
1805 enum amdgpu_device_attr_states *states)
1807 if (amdgpu_dpm_get_pm_metrics(adev, NULL, 0) == -EOPNOTSUPP)
1808 *states = ATTR_STATE_UNSUPPORTED;
1813 static ssize_t amdgpu_get_pm_metrics(struct device *dev,
1814 struct device_attribute *attr, char *buf)
1816 struct drm_device *ddev = dev_get_drvdata(dev);
1817 struct amdgpu_device *adev = drm_to_adev(ddev);
1821 if (amdgpu_in_reset(adev))
1823 if (adev->in_suspend && !adev->in_runpm)
1826 ret = pm_runtime_get_sync(ddev->dev);
1828 pm_runtime_put_autosuspend(ddev->dev);
1832 size = amdgpu_dpm_get_pm_metrics(adev, buf, PAGE_SIZE);
1834 pm_runtime_mark_last_busy(ddev->dev);
1835 pm_runtime_put_autosuspend(ddev->dev);
1843 * The amdgpu driver provides a sysfs API for retrieving current gpu
1844 * metrics data. The file gpu_metrics is used for this. Reading the
1845 * file will dump all the current gpu metrics data.
1847 * These data include temperature, frequency, engines utilization,
1848 * power consume, throttler status, fan speed and cpu core statistics(
1849 * available for APU only). That's it will give a snapshot of all sensors
1852 static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1853 struct device_attribute *attr,
1856 struct drm_device *ddev = dev_get_drvdata(dev);
1857 struct amdgpu_device *adev = drm_to_adev(ddev);
1862 if (amdgpu_in_reset(adev))
1864 if (adev->in_suspend && !adev->in_runpm)
1867 ret = pm_runtime_get_sync(ddev->dev);
1869 pm_runtime_put_autosuspend(ddev->dev);
1873 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1877 if (size >= PAGE_SIZE)
1878 size = PAGE_SIZE - 1;
1880 memcpy(buf, gpu_metrics, size);
1883 pm_runtime_mark_last_busy(ddev->dev);
1884 pm_runtime_put_autosuspend(ddev->dev);
1889 static int amdgpu_show_powershift_percent(struct device *dev,
1890 char *buf, enum amd_pp_sensors sensor)
1892 struct drm_device *ddev = dev_get_drvdata(dev);
1893 struct amdgpu_device *adev = drm_to_adev(ddev);
1897 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power);
1898 if (r == -EOPNOTSUPP) {
1899 /* sensor not available on dGPU, try to read from APU */
1901 mutex_lock(&mgpu_info.mutex);
1902 for (i = 0; i < mgpu_info.num_gpu; i++) {
1903 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) {
1904 adev = mgpu_info.gpu_ins[i].adev;
1908 mutex_unlock(&mgpu_info.mutex);
1910 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power);
1916 return sysfs_emit(buf, "%u%%\n", ss_power);
1920 * DOC: smartshift_apu_power
1922 * The amdgpu driver provides a sysfs API for reporting APU power
1923 * shift in percentage if platform supports smartshift. Value 0 means that
1924 * there is no powershift and values between [1-100] means that the power
1925 * is shifted to APU, the percentage of boost is with respect to APU power
1926 * limit on the platform.
1929 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr,
1932 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_APU_SHARE);
1936 * DOC: smartshift_dgpu_power
1938 * The amdgpu driver provides a sysfs API for reporting dGPU power
1939 * shift in percentage if platform supports smartshift. Value 0 means that
1940 * there is no powershift and values between [1-100] means that the power is
1941 * shifted to dGPU, the percentage of boost is with respect to dGPU power
1942 * limit on the platform.
1945 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr,
1948 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_DGPU_SHARE);
1952 * DOC: smartshift_bias
1954 * The amdgpu driver provides a sysfs API for reporting the
1955 * smartshift(SS2.0) bias level. The value ranges from -100 to 100
1956 * and the default is 0. -100 sets maximum preference to APU
1957 * and 100 sets max perference to dGPU.
1960 static ssize_t amdgpu_get_smartshift_bias(struct device *dev,
1961 struct device_attribute *attr,
1966 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias);
1971 static ssize_t amdgpu_set_smartshift_bias(struct device *dev,
1972 struct device_attribute *attr,
1973 const char *buf, size_t count)
1975 struct drm_device *ddev = dev_get_drvdata(dev);
1976 struct amdgpu_device *adev = drm_to_adev(ddev);
1980 if (amdgpu_in_reset(adev))
1982 if (adev->in_suspend && !adev->in_runpm)
1985 r = pm_runtime_get_sync(ddev->dev);
1987 pm_runtime_put_autosuspend(ddev->dev);
1991 r = kstrtoint(buf, 10, &bias);
1995 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS)
1996 bias = AMDGPU_SMARTSHIFT_MAX_BIAS;
1997 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS)
1998 bias = AMDGPU_SMARTSHIFT_MIN_BIAS;
2000 amdgpu_smartshift_bias = bias;
2003 /* TODO: update bias level with SMU message */
2006 pm_runtime_mark_last_busy(ddev->dev);
2007 pm_runtime_put_autosuspend(ddev->dev);
2011 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2012 uint32_t mask, enum amdgpu_device_attr_states *states)
2014 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
2015 *states = ATTR_STATE_UNSUPPORTED;
2020 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2021 uint32_t mask, enum amdgpu_device_attr_states *states)
2025 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
2026 *states = ATTR_STATE_UNSUPPORTED;
2027 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
2029 *states = ATTR_STATE_UNSUPPORTED;
2030 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
2032 *states = ATTR_STATE_UNSUPPORTED;
2037 /* Following items will be read out to indicate current plpd policy:
2043 static ssize_t amdgpu_get_xgmi_plpd_policy(struct device *dev,
2044 struct device_attribute *attr,
2047 struct drm_device *ddev = dev_get_drvdata(dev);
2048 struct amdgpu_device *adev = drm_to_adev(ddev);
2049 char *mode_desc = "none";
2052 if (amdgpu_in_reset(adev))
2054 if (adev->in_suspend && !adev->in_runpm)
2057 mode = amdgpu_dpm_get_xgmi_plpd_mode(adev, &mode_desc);
2059 return sysfs_emit(buf, "%d: %s\n", mode, mode_desc);
2062 /* Following argument value is expected from user to change plpd policy
2063 * - arg 0: disallow plpd
2064 * - arg 1: default policy
2065 * - arg 2: optimized policy
2067 static ssize_t amdgpu_set_xgmi_plpd_policy(struct device *dev,
2068 struct device_attribute *attr,
2069 const char *buf, size_t count)
2071 struct drm_device *ddev = dev_get_drvdata(dev);
2072 struct amdgpu_device *adev = drm_to_adev(ddev);
2075 if (amdgpu_in_reset(adev))
2077 if (adev->in_suspend && !adev->in_runpm)
2080 ret = kstrtos32(buf, 0, &mode);
2084 ret = pm_runtime_get_sync(ddev->dev);
2086 pm_runtime_put_autosuspend(ddev->dev);
2090 ret = amdgpu_dpm_set_xgmi_plpd_mode(adev, mode);
2092 pm_runtime_mark_last_busy(ddev->dev);
2093 pm_runtime_put_autosuspend(ddev->dev);
2101 static struct amdgpu_device_attr amdgpu_device_attrs[] = {
2102 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2103 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2104 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2105 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2106 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2107 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2108 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2109 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2110 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2111 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2112 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2113 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2114 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2115 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2116 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2117 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2118 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC),
2119 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC),
2120 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2121 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC),
2122 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2123 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2124 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC),
2125 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2126 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2127 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2128 AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2129 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2130 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC,
2131 .attr_update = ss_power_attr_update),
2132 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC,
2133 .attr_update = ss_power_attr_update),
2134 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC,
2135 .attr_update = ss_bias_attr_update),
2136 AMDGPU_DEVICE_ATTR_RW(xgmi_plpd_policy, ATTR_FLAG_BASIC),
2137 AMDGPU_DEVICE_ATTR_RO(pm_metrics, ATTR_FLAG_BASIC,
2138 .attr_update = amdgpu_pm_metrics_attr_update),
2141 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2142 uint32_t mask, enum amdgpu_device_attr_states *states)
2144 struct device_attribute *dev_attr = &attr->dev_attr;
2145 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0);
2146 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2147 const char *attr_name = dev_attr->attr.name;
2149 if (!(attr->flags & mask)) {
2150 *states = ATTR_STATE_UNSUPPORTED;
2154 #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name))
2156 if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
2157 if (gc_ver < IP_VERSION(9, 0, 0))
2158 *states = ATTR_STATE_UNSUPPORTED;
2159 } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
2160 if (gc_ver < IP_VERSION(9, 0, 0) ||
2161 !amdgpu_device_has_display_hardware(adev))
2162 *states = ATTR_STATE_UNSUPPORTED;
2163 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
2164 if (mp1_ver < IP_VERSION(10, 0, 0))
2165 *states = ATTR_STATE_UNSUPPORTED;
2166 } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) {
2167 *states = ATTR_STATE_UNSUPPORTED;
2168 if (amdgpu_dpm_is_overdrive_supported(adev))
2169 *states = ATTR_STATE_SUPPORTED;
2170 } else if (DEVICE_ATTR_IS(mem_busy_percent)) {
2171 if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1))
2172 *states = ATTR_STATE_UNSUPPORTED;
2173 } else if (DEVICE_ATTR_IS(pcie_bw)) {
2174 /* PCIe Perf counters won't work on APU nodes */
2175 if (adev->flags & AMD_IS_APU)
2176 *states = ATTR_STATE_UNSUPPORTED;
2177 } else if (DEVICE_ATTR_IS(unique_id)) {
2179 case IP_VERSION(9, 0, 1):
2180 case IP_VERSION(9, 4, 0):
2181 case IP_VERSION(9, 4, 1):
2182 case IP_VERSION(9, 4, 2):
2183 case IP_VERSION(9, 4, 3):
2184 case IP_VERSION(10, 3, 0):
2185 case IP_VERSION(11, 0, 0):
2186 case IP_VERSION(11, 0, 1):
2187 case IP_VERSION(11, 0, 2):
2188 case IP_VERSION(11, 0, 3):
2189 *states = ATTR_STATE_SUPPORTED;
2192 *states = ATTR_STATE_UNSUPPORTED;
2194 } else if (DEVICE_ATTR_IS(pp_features)) {
2195 if ((adev->flags & AMD_IS_APU &&
2196 gc_ver != IP_VERSION(9, 4, 3)) ||
2197 gc_ver < IP_VERSION(9, 0, 0))
2198 *states = ATTR_STATE_UNSUPPORTED;
2199 } else if (DEVICE_ATTR_IS(gpu_metrics)) {
2200 if (gc_ver < IP_VERSION(9, 1, 0))
2201 *states = ATTR_STATE_UNSUPPORTED;
2202 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) {
2203 if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2204 gc_ver == IP_VERSION(10, 3, 0) ||
2205 gc_ver == IP_VERSION(10, 1, 2) ||
2206 gc_ver == IP_VERSION(11, 0, 0) ||
2207 gc_ver == IP_VERSION(11, 0, 2) ||
2208 gc_ver == IP_VERSION(11, 0, 3) ||
2209 gc_ver == IP_VERSION(9, 4, 3)))
2210 *states = ATTR_STATE_UNSUPPORTED;
2211 } else if (DEVICE_ATTR_IS(pp_dpm_vclk1)) {
2212 if (!((gc_ver == IP_VERSION(10, 3, 1) ||
2213 gc_ver == IP_VERSION(10, 3, 0) ||
2214 gc_ver == IP_VERSION(11, 0, 2) ||
2215 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2))
2216 *states = ATTR_STATE_UNSUPPORTED;
2217 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) {
2218 if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2219 gc_ver == IP_VERSION(10, 3, 0) ||
2220 gc_ver == IP_VERSION(10, 1, 2) ||
2221 gc_ver == IP_VERSION(11, 0, 0) ||
2222 gc_ver == IP_VERSION(11, 0, 2) ||
2223 gc_ver == IP_VERSION(11, 0, 3) ||
2224 gc_ver == IP_VERSION(9, 4, 3)))
2225 *states = ATTR_STATE_UNSUPPORTED;
2226 } else if (DEVICE_ATTR_IS(pp_dpm_dclk1)) {
2227 if (!((gc_ver == IP_VERSION(10, 3, 1) ||
2228 gc_ver == IP_VERSION(10, 3, 0) ||
2229 gc_ver == IP_VERSION(11, 0, 2) ||
2230 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2))
2231 *states = ATTR_STATE_UNSUPPORTED;
2232 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) {
2233 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP)
2234 *states = ATTR_STATE_UNSUPPORTED;
2235 else if ((gc_ver == IP_VERSION(10, 3, 0) ||
2236 gc_ver == IP_VERSION(11, 0, 3)) && amdgpu_sriov_vf(adev))
2237 *states = ATTR_STATE_UNSUPPORTED;
2238 } else if (DEVICE_ATTR_IS(xgmi_plpd_policy)) {
2239 if (amdgpu_dpm_get_xgmi_plpd_mode(adev, NULL) == XGMI_PLPD_NONE)
2240 *states = ATTR_STATE_UNSUPPORTED;
2241 } else if (DEVICE_ATTR_IS(pp_mclk_od)) {
2242 if (amdgpu_dpm_get_mclk_od(adev) == -EOPNOTSUPP)
2243 *states = ATTR_STATE_UNSUPPORTED;
2244 } else if (DEVICE_ATTR_IS(pp_sclk_od)) {
2245 if (amdgpu_dpm_get_sclk_od(adev) == -EOPNOTSUPP)
2246 *states = ATTR_STATE_UNSUPPORTED;
2247 } else if (DEVICE_ATTR_IS(apu_thermal_cap)) {
2250 if (amdgpu_dpm_get_apu_thermal_limit(adev, &limit) ==
2252 *states = ATTR_STATE_UNSUPPORTED;
2253 } else if (DEVICE_ATTR_IS(pp_dpm_pcie)) {
2254 if (gc_ver == IP_VERSION(9, 4, 2) ||
2255 gc_ver == IP_VERSION(9, 4, 3))
2256 *states = ATTR_STATE_UNSUPPORTED;
2260 case IP_VERSION(9, 4, 1):
2261 case IP_VERSION(9, 4, 2):
2262 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */
2263 if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
2264 DEVICE_ATTR_IS(pp_dpm_socclk) ||
2265 DEVICE_ATTR_IS(pp_dpm_fclk)) {
2266 dev_attr->attr.mode &= ~S_IWUGO;
2267 dev_attr->store = NULL;
2270 case IP_VERSION(10, 3, 0):
2271 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) &&
2272 amdgpu_sriov_vf(adev)) {
2273 dev_attr->attr.mode &= ~0222;
2274 dev_attr->store = NULL;
2281 if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
2282 /* SMU MP1 does not support dcefclk level setting */
2283 if (gc_ver >= IP_VERSION(10, 0, 0)) {
2284 dev_attr->attr.mode &= ~S_IWUGO;
2285 dev_attr->store = NULL;
2289 /* setting should not be allowed from VF if not in one VF mode */
2290 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) {
2291 dev_attr->attr.mode &= ~S_IWUGO;
2292 dev_attr->store = NULL;
2295 #undef DEVICE_ATTR_IS
2301 static int amdgpu_device_attr_create(struct amdgpu_device *adev,
2302 struct amdgpu_device_attr *attr,
2303 uint32_t mask, struct list_head *attr_list)
2306 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
2307 struct amdgpu_device_attr_entry *attr_entry;
2308 struct device_attribute *dev_attr;
2311 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2312 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
2317 dev_attr = &attr->dev_attr;
2318 name = dev_attr->attr.name;
2320 attr_update = attr->attr_update ? attr->attr_update : default_attr_update;
2322 ret = attr_update(adev, attr, mask, &attr_states);
2324 dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
2329 if (attr_states == ATTR_STATE_UNSUPPORTED)
2332 ret = device_create_file(adev->dev, dev_attr);
2334 dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
2338 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
2342 attr_entry->attr = attr;
2343 INIT_LIST_HEAD(&attr_entry->entry);
2345 list_add_tail(&attr_entry->entry, attr_list);
2350 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
2352 struct device_attribute *dev_attr = &attr->dev_attr;
2354 device_remove_file(adev->dev, dev_attr);
2357 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2358 struct list_head *attr_list);
2360 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
2361 struct amdgpu_device_attr *attrs,
2364 struct list_head *attr_list)
2369 for (i = 0; i < counts; i++) {
2370 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
2378 amdgpu_device_attr_remove_groups(adev, attr_list);
2383 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2384 struct list_head *attr_list)
2386 struct amdgpu_device_attr_entry *entry, *entry_tmp;
2388 if (list_empty(attr_list))
2391 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
2392 amdgpu_device_attr_remove(adev, entry->attr);
2393 list_del(&entry->entry);
2398 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
2399 struct device_attribute *attr,
2402 struct amdgpu_device *adev = dev_get_drvdata(dev);
2403 int channel = to_sensor_dev_attr(attr)->index;
2406 if (channel >= PP_TEMP_MAX)
2410 case PP_TEMP_JUNCTION:
2411 /* get current junction temperature */
2412 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
2416 /* get current edge temperature */
2417 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
2421 /* get current memory temperature */
2422 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2433 return sysfs_emit(buf, "%d\n", temp);
2436 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2437 struct device_attribute *attr,
2440 struct amdgpu_device *adev = dev_get_drvdata(dev);
2441 int hyst = to_sensor_dev_attr(attr)->index;
2445 temp = adev->pm.dpm.thermal.min_temp;
2447 temp = adev->pm.dpm.thermal.max_temp;
2449 return sysfs_emit(buf, "%d\n", temp);
2452 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2453 struct device_attribute *attr,
2456 struct amdgpu_device *adev = dev_get_drvdata(dev);
2457 int hyst = to_sensor_dev_attr(attr)->index;
2461 temp = adev->pm.dpm.thermal.min_hotspot_temp;
2463 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2465 return sysfs_emit(buf, "%d\n", temp);
2468 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2469 struct device_attribute *attr,
2472 struct amdgpu_device *adev = dev_get_drvdata(dev);
2473 int hyst = to_sensor_dev_attr(attr)->index;
2477 temp = adev->pm.dpm.thermal.min_mem_temp;
2479 temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2481 return sysfs_emit(buf, "%d\n", temp);
2484 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2485 struct device_attribute *attr,
2488 int channel = to_sensor_dev_attr(attr)->index;
2490 if (channel >= PP_TEMP_MAX)
2493 return sysfs_emit(buf, "%s\n", temp_label[channel].label);
2496 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2497 struct device_attribute *attr,
2500 struct amdgpu_device *adev = dev_get_drvdata(dev);
2501 int channel = to_sensor_dev_attr(attr)->index;
2504 if (channel >= PP_TEMP_MAX)
2508 case PP_TEMP_JUNCTION:
2509 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2512 temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2515 temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2519 return sysfs_emit(buf, "%d\n", temp);
2522 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2523 struct device_attribute *attr,
2526 struct amdgpu_device *adev = dev_get_drvdata(dev);
2530 if (amdgpu_in_reset(adev))
2532 if (adev->in_suspend && !adev->in_runpm)
2535 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2537 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2541 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2543 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2544 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2549 return sysfs_emit(buf, "%u\n", pwm_mode);
2552 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2553 struct device_attribute *attr,
2557 struct amdgpu_device *adev = dev_get_drvdata(dev);
2561 if (amdgpu_in_reset(adev))
2563 if (adev->in_suspend && !adev->in_runpm)
2566 err = kstrtoint(buf, 10, &value);
2570 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2572 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2576 ret = amdgpu_dpm_set_fan_control_mode(adev, value);
2578 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2579 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2587 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2588 struct device_attribute *attr,
2591 return sysfs_emit(buf, "%i\n", 0);
2594 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2595 struct device_attribute *attr,
2598 return sysfs_emit(buf, "%i\n", 255);
2601 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2602 struct device_attribute *attr,
2603 const char *buf, size_t count)
2605 struct amdgpu_device *adev = dev_get_drvdata(dev);
2610 if (amdgpu_in_reset(adev))
2612 if (adev->in_suspend && !adev->in_runpm)
2615 err = kstrtou32(buf, 10, &value);
2619 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2621 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2625 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2629 if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2630 pr_info("manual fan speed control should be enabled first\n");
2635 err = amdgpu_dpm_set_fan_speed_pwm(adev, value);
2638 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2639 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2647 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2648 struct device_attribute *attr,
2651 struct amdgpu_device *adev = dev_get_drvdata(dev);
2655 if (amdgpu_in_reset(adev))
2657 if (adev->in_suspend && !adev->in_runpm)
2660 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2662 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2666 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed);
2668 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2669 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2674 return sysfs_emit(buf, "%i\n", speed);
2677 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2678 struct device_attribute *attr,
2681 struct amdgpu_device *adev = dev_get_drvdata(dev);
2685 if (amdgpu_in_reset(adev))
2687 if (adev->in_suspend && !adev->in_runpm)
2690 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2692 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2696 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2698 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2699 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2704 return sysfs_emit(buf, "%i\n", speed);
2707 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2708 struct device_attribute *attr,
2711 struct amdgpu_device *adev = dev_get_drvdata(dev);
2715 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2721 return sysfs_emit(buf, "%d\n", min_rpm);
2724 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2725 struct device_attribute *attr,
2728 struct amdgpu_device *adev = dev_get_drvdata(dev);
2732 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2738 return sysfs_emit(buf, "%d\n", max_rpm);
2741 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2742 struct device_attribute *attr,
2745 struct amdgpu_device *adev = dev_get_drvdata(dev);
2749 if (amdgpu_in_reset(adev))
2751 if (adev->in_suspend && !adev->in_runpm)
2754 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2756 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2760 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
2762 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2763 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2768 return sysfs_emit(buf, "%i\n", rpm);
2771 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
2772 struct device_attribute *attr,
2773 const char *buf, size_t count)
2775 struct amdgpu_device *adev = dev_get_drvdata(dev);
2780 if (amdgpu_in_reset(adev))
2782 if (adev->in_suspend && !adev->in_runpm)
2785 err = kstrtou32(buf, 10, &value);
2789 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2791 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2795 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2799 if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2804 err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
2807 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2808 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2816 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
2817 struct device_attribute *attr,
2820 struct amdgpu_device *adev = dev_get_drvdata(dev);
2824 if (amdgpu_in_reset(adev))
2826 if (adev->in_suspend && !adev->in_runpm)
2829 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2831 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2835 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2837 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2838 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2843 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
2846 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
2847 struct device_attribute *attr,
2851 struct amdgpu_device *adev = dev_get_drvdata(dev);
2856 if (amdgpu_in_reset(adev))
2858 if (adev->in_suspend && !adev->in_runpm)
2861 err = kstrtoint(buf, 10, &value);
2866 pwm_mode = AMD_FAN_CTRL_AUTO;
2867 else if (value == 1)
2868 pwm_mode = AMD_FAN_CTRL_MANUAL;
2872 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2874 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2878 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2880 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2881 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2889 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
2890 struct device_attribute *attr,
2893 struct amdgpu_device *adev = dev_get_drvdata(dev);
2897 /* get the voltage */
2898 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDGFX,
2903 return sysfs_emit(buf, "%d\n", vddgfx);
2906 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
2907 struct device_attribute *attr,
2910 return sysfs_emit(buf, "vddgfx\n");
2913 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
2914 struct device_attribute *attr,
2917 struct amdgpu_device *adev = dev_get_drvdata(dev);
2921 /* only APUs have vddnb */
2922 if (!(adev->flags & AMD_IS_APU))
2925 /* get the voltage */
2926 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDNB,
2931 return sysfs_emit(buf, "%d\n", vddnb);
2934 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
2935 struct device_attribute *attr,
2938 return sysfs_emit(buf, "vddnb\n");
2941 static int amdgpu_hwmon_get_power(struct device *dev,
2942 enum amd_pp_sensors sensor)
2944 struct amdgpu_device *adev = dev_get_drvdata(dev);
2949 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&query);
2953 /* convert to microwatts */
2954 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
2959 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
2960 struct device_attribute *attr,
2965 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_AVG_POWER);
2969 return sysfs_emit(buf, "%zd\n", val);
2972 static ssize_t amdgpu_hwmon_show_power_input(struct device *dev,
2973 struct device_attribute *attr,
2978 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER);
2982 return sysfs_emit(buf, "%zd\n", val);
2985 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev,
2986 struct device_attribute *attr,
2988 enum pp_power_limit_level pp_limit_level)
2990 struct amdgpu_device *adev = dev_get_drvdata(dev);
2991 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index;
2996 if (amdgpu_in_reset(adev))
2998 if (adev->in_suspend && !adev->in_runpm)
3001 r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3003 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3007 r = amdgpu_dpm_get_power_limit(adev, &limit,
3008 pp_limit_level, power_type);
3011 size = sysfs_emit(buf, "%u\n", limit * 1000000);
3013 size = sysfs_emit(buf, "\n");
3015 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3016 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3021 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
3022 struct device_attribute *attr,
3025 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MIN);
3028 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
3029 struct device_attribute *attr,
3032 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX);
3036 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
3037 struct device_attribute *attr,
3040 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT);
3044 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev,
3045 struct device_attribute *attr,
3048 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT);
3052 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev,
3053 struct device_attribute *attr,
3056 struct amdgpu_device *adev = dev_get_drvdata(dev);
3057 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
3059 if (gc_ver == IP_VERSION(10, 3, 1))
3060 return sysfs_emit(buf, "%s\n",
3061 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ?
3062 "fastPPT" : "slowPPT");
3064 return sysfs_emit(buf, "PPT\n");
3067 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
3068 struct device_attribute *attr,
3072 struct amdgpu_device *adev = dev_get_drvdata(dev);
3073 int limit_type = to_sensor_dev_attr(attr)->index;
3077 if (amdgpu_in_reset(adev))
3079 if (adev->in_suspend && !adev->in_runpm)
3082 if (amdgpu_sriov_vf(adev))
3085 err = kstrtou32(buf, 10, &value);
3089 value = value / 1000000; /* convert to Watt */
3090 value |= limit_type << 24;
3092 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3094 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3098 err = amdgpu_dpm_set_power_limit(adev, value);
3100 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3101 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3109 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
3110 struct device_attribute *attr,
3113 struct amdgpu_device *adev = dev_get_drvdata(dev);
3118 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
3123 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000);
3126 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
3127 struct device_attribute *attr,
3130 return sysfs_emit(buf, "sclk\n");
3133 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
3134 struct device_attribute *attr,
3137 struct amdgpu_device *adev = dev_get_drvdata(dev);
3142 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
3147 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000);
3150 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
3151 struct device_attribute *attr,
3154 return sysfs_emit(buf, "mclk\n");
3160 * The amdgpu driver exposes the following sensor interfaces:
3162 * - GPU temperature (via the on-die sensor)
3166 * - Northbridge voltage (APUs only)
3172 * - GPU gfx/compute engine clock
3174 * - GPU memory clock (dGPU only)
3176 * hwmon interfaces for GPU temperature:
3178 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
3179 * - temp2_input and temp3_input are supported on SOC15 dGPUs only
3181 * - temp[1-3]_label: temperature channel label
3182 * - temp2_label and temp3_label are supported on SOC15 dGPUs only
3184 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
3185 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
3187 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
3188 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
3190 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
3191 * - these are supported on SOC15 dGPUs only
3193 * hwmon interfaces for GPU voltage:
3195 * - in0_input: the voltage on the GPU in millivolts
3197 * - in1_input: the voltage on the Northbridge in millivolts
3199 * hwmon interfaces for GPU power:
3201 * - power1_average: average power used by the SoC in microWatts. On APUs this includes the CPU.
3203 * - power1_input: instantaneous power used by the SoC in microWatts. On APUs this includes the CPU.
3205 * - power1_cap_min: minimum cap supported in microWatts
3207 * - power1_cap_max: maximum cap supported in microWatts
3209 * - power1_cap: selected power cap in microWatts
3211 * hwmon interfaces for GPU fan:
3213 * - pwm1: pulse width modulation fan level (0-255)
3215 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
3217 * - pwm1_min: pulse width modulation fan control minimum level (0)
3219 * - pwm1_max: pulse width modulation fan control maximum level (255)
3221 * - fan1_min: a minimum value Unit: revolution/min (RPM)
3223 * - fan1_max: a maximum value Unit: revolution/max (RPM)
3225 * - fan1_input: fan speed in RPM
3227 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
3229 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
3231 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time.
3232 * That will get the former one overridden.
3234 * hwmon interfaces for GPU clocks:
3236 * - freq1_input: the gfx/compute clock in hertz
3238 * - freq2_input: the memory clock in hertz
3240 * You can use hwmon tools like sensors to view this information on your system.
3244 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
3245 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
3246 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
3247 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
3248 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
3249 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
3250 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
3251 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
3252 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
3253 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
3254 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
3255 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
3256 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
3257 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
3258 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
3259 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
3260 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
3261 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
3262 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
3263 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
3264 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
3265 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
3266 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
3267 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
3268 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
3269 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
3270 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
3271 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
3272 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
3273 static SENSOR_DEVICE_ATTR(power1_input, S_IRUGO, amdgpu_hwmon_show_power_input, NULL, 0);
3274 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
3275 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
3276 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
3277 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0);
3278 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0);
3279 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1);
3280 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1);
3281 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1);
3282 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1);
3283 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1);
3284 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1);
3285 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
3286 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
3287 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
3288 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
3290 static struct attribute *hwmon_attributes[] = {
3291 &sensor_dev_attr_temp1_input.dev_attr.attr,
3292 &sensor_dev_attr_temp1_crit.dev_attr.attr,
3293 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
3294 &sensor_dev_attr_temp2_input.dev_attr.attr,
3295 &sensor_dev_attr_temp2_crit.dev_attr.attr,
3296 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
3297 &sensor_dev_attr_temp3_input.dev_attr.attr,
3298 &sensor_dev_attr_temp3_crit.dev_attr.attr,
3299 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
3300 &sensor_dev_attr_temp1_emergency.dev_attr.attr,
3301 &sensor_dev_attr_temp2_emergency.dev_attr.attr,
3302 &sensor_dev_attr_temp3_emergency.dev_attr.attr,
3303 &sensor_dev_attr_temp1_label.dev_attr.attr,
3304 &sensor_dev_attr_temp2_label.dev_attr.attr,
3305 &sensor_dev_attr_temp3_label.dev_attr.attr,
3306 &sensor_dev_attr_pwm1.dev_attr.attr,
3307 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
3308 &sensor_dev_attr_pwm1_min.dev_attr.attr,
3309 &sensor_dev_attr_pwm1_max.dev_attr.attr,
3310 &sensor_dev_attr_fan1_input.dev_attr.attr,
3311 &sensor_dev_attr_fan1_min.dev_attr.attr,
3312 &sensor_dev_attr_fan1_max.dev_attr.attr,
3313 &sensor_dev_attr_fan1_target.dev_attr.attr,
3314 &sensor_dev_attr_fan1_enable.dev_attr.attr,
3315 &sensor_dev_attr_in0_input.dev_attr.attr,
3316 &sensor_dev_attr_in0_label.dev_attr.attr,
3317 &sensor_dev_attr_in1_input.dev_attr.attr,
3318 &sensor_dev_attr_in1_label.dev_attr.attr,
3319 &sensor_dev_attr_power1_average.dev_attr.attr,
3320 &sensor_dev_attr_power1_input.dev_attr.attr,
3321 &sensor_dev_attr_power1_cap_max.dev_attr.attr,
3322 &sensor_dev_attr_power1_cap_min.dev_attr.attr,
3323 &sensor_dev_attr_power1_cap.dev_attr.attr,
3324 &sensor_dev_attr_power1_cap_default.dev_attr.attr,
3325 &sensor_dev_attr_power1_label.dev_attr.attr,
3326 &sensor_dev_attr_power2_average.dev_attr.attr,
3327 &sensor_dev_attr_power2_cap_max.dev_attr.attr,
3328 &sensor_dev_attr_power2_cap_min.dev_attr.attr,
3329 &sensor_dev_attr_power2_cap.dev_attr.attr,
3330 &sensor_dev_attr_power2_cap_default.dev_attr.attr,
3331 &sensor_dev_attr_power2_label.dev_attr.attr,
3332 &sensor_dev_attr_freq1_input.dev_attr.attr,
3333 &sensor_dev_attr_freq1_label.dev_attr.attr,
3334 &sensor_dev_attr_freq2_input.dev_attr.attr,
3335 &sensor_dev_attr_freq2_label.dev_attr.attr,
3339 static umode_t hwmon_attributes_visible(struct kobject *kobj,
3340 struct attribute *attr, int index)
3342 struct device *dev = kobj_to_dev(kobj);
3343 struct amdgpu_device *adev = dev_get_drvdata(dev);
3344 umode_t effective_mode = attr->mode;
3345 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
3348 /* under pp one vf mode manage of hwmon attributes is not supported */
3349 if (amdgpu_sriov_is_pp_one_vf(adev))
3350 effective_mode &= ~S_IWUSR;
3352 /* Skip fan attributes if fan is not present */
3353 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3354 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3355 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3356 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3357 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3358 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3359 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3360 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3361 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3364 /* Skip fan attributes on APU */
3365 if ((adev->flags & AMD_IS_APU) &&
3366 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3367 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3368 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3369 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3370 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3371 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3372 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3373 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3374 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3377 /* Skip crit temp on APU */
3378 if ((((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ)) ||
3379 (gc_ver == IP_VERSION(9, 4, 3))) &&
3380 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3381 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3384 /* Skip limit attributes if DPM is not enabled */
3385 if (!adev->pm.dpm_enabled &&
3386 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3387 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3388 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3389 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3390 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3391 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3392 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3393 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3394 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3395 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3396 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3399 /* mask fan attributes if we have no bindings for this asic to expose */
3400 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3401 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3402 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) &&
3403 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3404 effective_mode &= ~S_IRUGO;
3406 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3407 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3408 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) &&
3409 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3410 effective_mode &= ~S_IWUSR;
3412 /* not implemented yet for APUs other than GC 10.3.1 (vangogh) and 9.4.3 */
3413 if (((adev->family == AMDGPU_FAMILY_SI) ||
3414 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)) &&
3415 (gc_ver != IP_VERSION(9, 4, 3)))) &&
3416 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3417 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr ||
3418 attr == &sensor_dev_attr_power1_cap.dev_attr.attr ||
3419 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr))
3422 /* not implemented yet for APUs having < GC 9.3.0 (Renoir) */
3423 if (((adev->family == AMDGPU_FAMILY_SI) ||
3424 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) &&
3425 (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3428 /* not all products support both average and instantaneous */
3429 if (attr == &sensor_dev_attr_power1_average.dev_attr.attr &&
3430 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&tmp) == -EOPNOTSUPP)
3432 if (attr == &sensor_dev_attr_power1_input.dev_attr.attr &&
3433 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&tmp) == -EOPNOTSUPP)
3436 /* hide max/min values if we can't both query and manage the fan */
3437 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3438 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3439 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3440 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) &&
3441 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3442 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3445 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3446 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) &&
3447 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3448 attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3451 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */
3452 adev->family == AMDGPU_FAMILY_KV || /* not implemented yet */
3453 (gc_ver == IP_VERSION(9, 4, 3))) &&
3454 (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3455 attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3458 /* only APUs other than gc 9,4,3 have vddnb */
3459 if ((!(adev->flags & AMD_IS_APU) || (gc_ver == IP_VERSION(9, 4, 3))) &&
3460 (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3461 attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3464 /* no mclk on APUs other than gc 9,4,3*/
3465 if (((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(9, 4, 3))) &&
3466 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3467 attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3470 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) &&
3471 (gc_ver != IP_VERSION(9, 4, 3)) &&
3472 (attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3473 attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
3474 attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3475 attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
3476 attr == &sensor_dev_attr_temp3_label.dev_attr.attr ||
3477 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr))
3480 /* hotspot temperature for gc 9,4,3*/
3481 if (gc_ver == IP_VERSION(9, 4, 3)) {
3482 if (attr == &sensor_dev_attr_temp1_input.dev_attr.attr ||
3483 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3484 attr == &sensor_dev_attr_temp1_label.dev_attr.attr)
3487 if (attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3488 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr)
3492 /* only SOC15 dGPUs support hotspot and mem temperatures */
3493 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) &&
3494 (attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3495 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3496 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3497 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3498 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr))
3501 /* only Vangogh has fast PPT limit and power labels */
3502 if (!(gc_ver == IP_VERSION(10, 3, 1)) &&
3503 (attr == &sensor_dev_attr_power2_average.dev_attr.attr ||
3504 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr ||
3505 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr ||
3506 attr == &sensor_dev_attr_power2_cap.dev_attr.attr ||
3507 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr ||
3508 attr == &sensor_dev_attr_power2_label.dev_attr.attr))
3511 return effective_mode;
3514 static const struct attribute_group hwmon_attrgroup = {
3515 .attrs = hwmon_attributes,
3516 .is_visible = hwmon_attributes_visible,
3519 static const struct attribute_group *hwmon_groups[] = {
3524 static int amdgpu_retrieve_od_settings(struct amdgpu_device *adev,
3525 enum pp_clock_type od_type,
3531 if (amdgpu_in_reset(adev))
3533 if (adev->in_suspend && !adev->in_runpm)
3536 ret = pm_runtime_get_sync(adev->dev);
3538 pm_runtime_put_autosuspend(adev->dev);
3542 size = amdgpu_dpm_print_clock_levels(adev, od_type, buf);
3544 size = sysfs_emit(buf, "\n");
3546 pm_runtime_mark_last_busy(adev->dev);
3547 pm_runtime_put_autosuspend(adev->dev);
3552 static int parse_input_od_command_lines(const char *buf,
3556 uint32_t *num_of_params)
3558 const char delimiter[3] = {' ', '\n', '\0'};
3559 uint32_t parameter_size = 0;
3560 char buf_cpy[128] = {0};
3561 char *tmp_str, *sub_str;
3564 if (count > sizeof(buf_cpy) - 1)
3567 memcpy(buf_cpy, buf, count);
3570 /* skip heading spaces */
3571 while (isspace(*tmp_str))
3576 *type = PP_OD_COMMIT_DPM_TABLE;
3579 params[parameter_size] = *type;
3581 *type = PP_OD_RESTORE_DEFAULT_TABLE;
3587 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
3588 if (strlen(sub_str) == 0)
3591 ret = kstrtol(sub_str, 0, ¶ms[parameter_size]);
3596 while (isspace(*tmp_str))
3600 *num_of_params = parameter_size;
3606 amdgpu_distribute_custom_od_settings(struct amdgpu_device *adev,
3607 enum PP_OD_DPM_TABLE_COMMAND cmd_type,
3611 uint32_t parameter_size = 0;
3615 if (amdgpu_in_reset(adev))
3617 if (adev->in_suspend && !adev->in_runpm)
3620 ret = parse_input_od_command_lines(in_buf,
3628 ret = pm_runtime_get_sync(adev->dev);
3632 ret = amdgpu_dpm_odn_edit_dpm_table(adev,
3639 if (cmd_type == PP_OD_COMMIT_DPM_TABLE) {
3640 ret = amdgpu_dpm_dispatch_task(adev,
3641 AMD_PP_TASK_READJUST_POWER_STATE,
3647 pm_runtime_mark_last_busy(adev->dev);
3648 pm_runtime_put_autosuspend(adev->dev);
3653 pm_runtime_mark_last_busy(adev->dev);
3655 pm_runtime_put_autosuspend(adev->dev);
3663 * The amdgpu driver provides a sysfs API for checking and adjusting the fan
3664 * control curve line.
3666 * Reading back the file shows you the current settings(temperature in Celsius
3667 * degree and fan speed in pwm) applied to every anchor point of the curve line
3668 * and their permitted ranges if changable.
3670 * Writing a desired string(with the format like "anchor_point_index temperature
3671 * fan_speed_in_pwm") to the file, change the settings for the specific anchor
3672 * point accordingly.
3674 * When you have finished the editing, write "c" (commit) to the file to commit
3677 * If you want to reset to the default value, write "r" (reset) to the file to
3680 * There are two fan control modes supported: auto and manual. With auto mode,
3681 * PMFW handles the fan speed control(how fan speed reacts to ASIC temperature).
3682 * While with manual mode, users can set their own fan curve line as what
3683 * described here. Normally the ASIC is booted up with auto mode. Any
3684 * settings via this interface will switch the fan control to manual mode
3687 static ssize_t fan_curve_show(struct kobject *kobj,
3688 struct kobj_attribute *attr,
3691 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3692 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3694 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_CURVE, buf);
3697 static ssize_t fan_curve_store(struct kobject *kobj,
3698 struct kobj_attribute *attr,
3702 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3703 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3705 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3706 PP_OD_EDIT_FAN_CURVE,
3711 static umode_t fan_curve_visible(struct amdgpu_device *adev)
3713 umode_t umode = 0000;
3715 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_RETRIEVE)
3716 umode |= S_IRUSR | S_IRGRP | S_IROTH;
3718 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_SET)
3725 * DOC: acoustic_limit_rpm_threshold
3727 * The amdgpu driver provides a sysfs API for checking and adjusting the
3728 * acoustic limit in RPM for fan control.
3730 * Reading back the file shows you the current setting and the permitted
3731 * ranges if changable.
3733 * Writing an integer to the file, change the setting accordingly.
3735 * When you have finished the editing, write "c" (commit) to the file to commit
3738 * If you want to reset to the default value, write "r" (reset) to the file to
3741 * This setting works under auto fan control mode only. It adjusts the PMFW's
3742 * behavior about the maximum speed in RPM the fan can spin. Setting via this
3743 * interface will switch the fan control to auto mode implicitly.
3745 static ssize_t acoustic_limit_threshold_show(struct kobject *kobj,
3746 struct kobj_attribute *attr,
3749 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3750 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3752 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_LIMIT, buf);
3755 static ssize_t acoustic_limit_threshold_store(struct kobject *kobj,
3756 struct kobj_attribute *attr,
3760 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3761 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3763 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3764 PP_OD_EDIT_ACOUSTIC_LIMIT,
3769 static umode_t acoustic_limit_threshold_visible(struct amdgpu_device *adev)
3771 umode_t umode = 0000;
3773 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_RETRIEVE)
3774 umode |= S_IRUSR | S_IRGRP | S_IROTH;
3776 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_SET)
3783 * DOC: acoustic_target_rpm_threshold
3785 * The amdgpu driver provides a sysfs API for checking and adjusting the
3786 * acoustic target in RPM for fan control.
3788 * Reading back the file shows you the current setting and the permitted
3789 * ranges if changable.
3791 * Writing an integer to the file, change the setting accordingly.
3793 * When you have finished the editing, write "c" (commit) to the file to commit
3796 * If you want to reset to the default value, write "r" (reset) to the file to
3799 * This setting works under auto fan control mode only. It can co-exist with
3800 * other settings which can work also under auto mode. It adjusts the PMFW's
3801 * behavior about the maximum speed in RPM the fan can spin when ASIC
3802 * temperature is not greater than target temperature. Setting via this
3803 * interface will switch the fan control to auto mode implicitly.
3805 static ssize_t acoustic_target_threshold_show(struct kobject *kobj,
3806 struct kobj_attribute *attr,
3809 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3810 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3812 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_TARGET, buf);
3815 static ssize_t acoustic_target_threshold_store(struct kobject *kobj,
3816 struct kobj_attribute *attr,
3820 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3821 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3823 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3824 PP_OD_EDIT_ACOUSTIC_TARGET,
3829 static umode_t acoustic_target_threshold_visible(struct amdgpu_device *adev)
3831 umode_t umode = 0000;
3833 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_RETRIEVE)
3834 umode |= S_IRUSR | S_IRGRP | S_IROTH;
3836 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_SET)
3843 * DOC: fan_target_temperature
3845 * The amdgpu driver provides a sysfs API for checking and adjusting the
3846 * target tempeature in Celsius degree for fan control.
3848 * Reading back the file shows you the current setting and the permitted
3849 * ranges if changable.
3851 * Writing an integer to the file, change the setting accordingly.
3853 * When you have finished the editing, write "c" (commit) to the file to commit
3856 * If you want to reset to the default value, write "r" (reset) to the file to
3859 * This setting works under auto fan control mode only. It can co-exist with
3860 * other settings which can work also under auto mode. Paring with the
3861 * acoustic_target_rpm_threshold setting, they define the maximum speed in
3862 * RPM the fan can spin when ASIC temperature is not greater than target
3863 * temperature. Setting via this interface will switch the fan control to
3864 * auto mode implicitly.
3866 static ssize_t fan_target_temperature_show(struct kobject *kobj,
3867 struct kobj_attribute *attr,
3870 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3871 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3873 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_TARGET_TEMPERATURE, buf);
3876 static ssize_t fan_target_temperature_store(struct kobject *kobj,
3877 struct kobj_attribute *attr,
3881 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3882 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3884 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3885 PP_OD_EDIT_FAN_TARGET_TEMPERATURE,
3890 static umode_t fan_target_temperature_visible(struct amdgpu_device *adev)
3892 umode_t umode = 0000;
3894 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_RETRIEVE)
3895 umode |= S_IRUSR | S_IRGRP | S_IROTH;
3897 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_SET)
3904 * DOC: fan_minimum_pwm
3906 * The amdgpu driver provides a sysfs API for checking and adjusting the
3907 * minimum fan speed in PWM.
3909 * Reading back the file shows you the current setting and the permitted
3910 * ranges if changable.
3912 * Writing an integer to the file, change the setting accordingly.
3914 * When you have finished the editing, write "c" (commit) to the file to commit
3917 * If you want to reset to the default value, write "r" (reset) to the file to
3920 * This setting works under auto fan control mode only. It can co-exist with
3921 * other settings which can work also under auto mode. It adjusts the PMFW's
3922 * behavior about the minimum fan speed in PWM the fan should spin. Setting
3923 * via this interface will switch the fan control to auto mode implicitly.
3925 static ssize_t fan_minimum_pwm_show(struct kobject *kobj,
3926 struct kobj_attribute *attr,
3929 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3930 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3932 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_MINIMUM_PWM, buf);
3935 static ssize_t fan_minimum_pwm_store(struct kobject *kobj,
3936 struct kobj_attribute *attr,
3940 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3941 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3943 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3944 PP_OD_EDIT_FAN_MINIMUM_PWM,
3949 static umode_t fan_minimum_pwm_visible(struct amdgpu_device *adev)
3951 umode_t umode = 0000;
3953 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_RETRIEVE)
3954 umode |= S_IRUSR | S_IRGRP | S_IROTH;
3956 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_SET)
3962 static struct od_feature_set amdgpu_od_set = {
3968 .name = "fan_curve",
3970 .is_visible = fan_curve_visible,
3971 .show = fan_curve_show,
3972 .store = fan_curve_store,
3976 .name = "acoustic_limit_rpm_threshold",
3978 .is_visible = acoustic_limit_threshold_visible,
3979 .show = acoustic_limit_threshold_show,
3980 .store = acoustic_limit_threshold_store,
3984 .name = "acoustic_target_rpm_threshold",
3986 .is_visible = acoustic_target_threshold_visible,
3987 .show = acoustic_target_threshold_show,
3988 .store = acoustic_target_threshold_store,
3992 .name = "fan_target_temperature",
3994 .is_visible = fan_target_temperature_visible,
3995 .show = fan_target_temperature_show,
3996 .store = fan_target_temperature_store,
4000 .name = "fan_minimum_pwm",
4002 .is_visible = fan_minimum_pwm_visible,
4003 .show = fan_minimum_pwm_show,
4004 .store = fan_minimum_pwm_store,
4012 static void od_kobj_release(struct kobject *kobj)
4014 struct od_kobj *od_kobj = container_of(kobj, struct od_kobj, kobj);
4019 static const struct kobj_type od_ktype = {
4020 .release = od_kobj_release,
4021 .sysfs_ops = &kobj_sysfs_ops,
4024 static void amdgpu_od_set_fini(struct amdgpu_device *adev)
4026 struct od_kobj *container, *container_next;
4027 struct od_attribute *attribute, *attribute_next;
4029 if (list_empty(&adev->pm.od_kobj_list))
4032 list_for_each_entry_safe(container, container_next,
4033 &adev->pm.od_kobj_list, entry) {
4034 list_del(&container->entry);
4036 list_for_each_entry_safe(attribute, attribute_next,
4037 &container->attribute, entry) {
4038 list_del(&attribute->entry);
4039 sysfs_remove_file(&container->kobj,
4040 &attribute->attribute.attr);
4044 kobject_put(&container->kobj);
4048 static bool amdgpu_is_od_feature_supported(struct amdgpu_device *adev,
4049 struct od_feature_ops *feature_ops)
4053 if (!feature_ops->is_visible)
4057 * If the feature has no user read and write mode set,
4058 * we can assume the feature is actually not supported.(?)
4059 * And the revelant sysfs interface should not be exposed.
4061 mode = feature_ops->is_visible(adev);
4062 if (mode & (S_IRUSR | S_IWUSR))
4068 static bool amdgpu_od_is_self_contained(struct amdgpu_device *adev,
4069 struct od_feature_container *container)
4074 * If there is no valid entry within the container, the container
4075 * is recognized as a self contained container. And the valid entry
4076 * here means it has a valid naming and it is visible/supported by
4079 for (i = 0; i < ARRAY_SIZE(container->sub_feature); i++) {
4080 if (container->sub_feature[i].name &&
4081 amdgpu_is_od_feature_supported(adev,
4082 &container->sub_feature[i].ops))
4089 static int amdgpu_od_set_init(struct amdgpu_device *adev)
4091 struct od_kobj *top_set, *sub_set;
4092 struct od_attribute *attribute;
4093 struct od_feature_container *container;
4094 struct od_feature_item *feature;
4098 /* Setup the top `gpu_od` directory which holds all other OD interfaces */
4099 top_set = kzalloc(sizeof(*top_set), GFP_KERNEL);
4102 list_add(&top_set->entry, &adev->pm.od_kobj_list);
4104 ret = kobject_init_and_add(&top_set->kobj,
4111 INIT_LIST_HEAD(&top_set->attribute);
4112 top_set->priv = adev;
4114 for (i = 0; i < ARRAY_SIZE(amdgpu_od_set.containers); i++) {
4115 container = &amdgpu_od_set.containers[i];
4117 if (!container->name)
4121 * If there is valid entries within the container, the container
4122 * will be presented as a sub directory and all its holding entries
4123 * will be presented as plain files under it.
4124 * While if there is no valid entry within the container, the container
4125 * itself will be presented as a plain file under top `gpu_od` directory.
4127 if (amdgpu_od_is_self_contained(adev, container)) {
4128 if (!amdgpu_is_od_feature_supported(adev,
4133 * The container is presented as a plain file under top `gpu_od`
4136 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL);
4141 list_add(&attribute->entry, &top_set->attribute);
4143 attribute->attribute.attr.mode =
4144 container->ops.is_visible(adev);
4145 attribute->attribute.attr.name = container->name;
4146 attribute->attribute.show =
4147 container->ops.show;
4148 attribute->attribute.store =
4149 container->ops.store;
4150 ret = sysfs_create_file(&top_set->kobj,
4151 &attribute->attribute.attr);
4155 /* The container is presented as a sub directory. */
4156 sub_set = kzalloc(sizeof(*sub_set), GFP_KERNEL);
4161 list_add(&sub_set->entry, &adev->pm.od_kobj_list);
4163 ret = kobject_init_and_add(&sub_set->kobj,
4170 INIT_LIST_HEAD(&sub_set->attribute);
4171 sub_set->priv = adev;
4173 for (j = 0; j < ARRAY_SIZE(container->sub_feature); j++) {
4174 feature = &container->sub_feature[j];
4178 if (!amdgpu_is_od_feature_supported(adev,
4183 * With the container presented as a sub directory, the entry within
4184 * it is presented as a plain file under the sub directory.
4186 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL);
4191 list_add(&attribute->entry, &sub_set->attribute);
4193 attribute->attribute.attr.mode =
4194 feature->ops.is_visible(adev);
4195 attribute->attribute.attr.name = feature->name;
4196 attribute->attribute.show =
4198 attribute->attribute.store =
4200 ret = sysfs_create_file(&sub_set->kobj,
4201 &attribute->attribute.attr);
4211 amdgpu_od_set_fini(adev);
4216 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
4218 enum amdgpu_sriov_vf_mode mode;
4222 if (adev->pm.sysfs_initialized)
4225 INIT_LIST_HEAD(&adev->pm.pm_attr_list);
4227 if (adev->pm.dpm_enabled == 0)
4230 mode = amdgpu_virt_get_sriov_vf_mode(adev);
4232 /* under multi-vf mode, the hwmon attributes are all not supported */
4233 if (mode != SRIOV_VF_MODE_MULTI_VF) {
4234 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
4237 if (IS_ERR(adev->pm.int_hwmon_dev)) {
4238 ret = PTR_ERR(adev->pm.int_hwmon_dev);
4239 dev_err(adev->dev, "Unable to register hwmon device: %d\n", ret);
4245 case SRIOV_VF_MODE_ONE_VF:
4246 mask = ATTR_FLAG_ONEVF;
4248 case SRIOV_VF_MODE_MULTI_VF:
4251 case SRIOV_VF_MODE_BARE_METAL:
4253 mask = ATTR_FLAG_MASK_ALL;
4257 ret = amdgpu_device_attr_create_groups(adev,
4258 amdgpu_device_attrs,
4259 ARRAY_SIZE(amdgpu_device_attrs),
4261 &adev->pm.pm_attr_list);
4265 if (amdgpu_dpm_is_overdrive_supported(adev)) {
4266 ret = amdgpu_od_set_init(adev);
4271 adev->pm.sysfs_initialized = true;
4276 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
4278 if (adev->pm.int_hwmon_dev)
4279 hwmon_device_unregister(adev->pm.int_hwmon_dev);
4284 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
4286 amdgpu_od_set_fini(adev);
4288 if (adev->pm.int_hwmon_dev)
4289 hwmon_device_unregister(adev->pm.int_hwmon_dev);
4291 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
4297 #if defined(CONFIG_DEBUG_FS)
4299 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m,
4300 struct amdgpu_device *adev)
4305 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev);
4307 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) {
4308 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t),
4311 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK,
4312 (void *)p_val, &size)) {
4313 for (i = 0; i < num_cpu_cores; i++)
4314 seq_printf(m, "\t%u MHz (CPU%d)\n",
4322 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
4324 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0);
4325 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
4327 uint64_t value64 = 0;
4332 size = sizeof(value);
4333 seq_printf(m, "GFX Clocks and Power:\n");
4335 amdgpu_debugfs_prints_cpu_info(m, adev);
4337 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
4338 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
4339 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
4340 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
4341 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
4342 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
4343 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
4344 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
4345 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
4346 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
4347 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
4348 seq_printf(m, "\t%u mV (VDDNB)\n", value);
4349 size = sizeof(uint32_t);
4350 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&query, &size))
4351 seq_printf(m, "\t%u.%02u W (average GPU)\n", query >> 8, query & 0xff);
4352 size = sizeof(uint32_t);
4353 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&query, &size))
4354 seq_printf(m, "\t%u.%02u W (current GPU)\n", query >> 8, query & 0xff);
4355 size = sizeof(value);
4356 seq_printf(m, "\n");
4359 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
4360 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
4363 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
4364 seq_printf(m, "GPU Load: %u %%\n", value);
4366 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
4367 seq_printf(m, "MEM Load: %u %%\n", value);
4369 seq_printf(m, "\n");
4371 /* SMC feature mask */
4372 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
4373 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
4375 /* ASICs greater than CHIP_VEGA20 supports these sensors */
4376 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) {
4378 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
4380 seq_printf(m, "VCN: Disabled\n");
4382 seq_printf(m, "VCN: Enabled\n");
4383 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
4384 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
4385 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
4386 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
4389 seq_printf(m, "\n");
4392 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
4394 seq_printf(m, "UVD: Disabled\n");
4396 seq_printf(m, "UVD: Enabled\n");
4397 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
4398 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
4399 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
4400 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
4403 seq_printf(m, "\n");
4406 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
4408 seq_printf(m, "VCE: Disabled\n");
4410 seq_printf(m, "VCE: Enabled\n");
4411 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
4412 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
4420 static const struct cg_flag_name clocks[] = {
4421 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"},
4422 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
4423 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
4424 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
4425 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
4426 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
4427 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
4428 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
4429 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
4430 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
4431 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
4432 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
4433 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
4434 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
4435 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
4436 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
4437 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
4438 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
4439 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
4440 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
4441 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
4442 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
4443 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
4444 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
4445 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
4446 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"},
4447 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"},
4448 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"},
4449 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"},
4450 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"},
4451 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"},
4452 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"},
4453 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
4454 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
4458 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags)
4462 for (i = 0; clocks[i].flag; i++)
4463 seq_printf(m, "\t%s: %s\n", clocks[i].name,
4464 (flags & clocks[i].flag) ? "On" : "Off");
4467 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused)
4469 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
4470 struct drm_device *dev = adev_to_drm(adev);
4474 if (amdgpu_in_reset(adev))
4476 if (adev->in_suspend && !adev->in_runpm)
4479 r = pm_runtime_get_sync(dev->dev);
4481 pm_runtime_put_autosuspend(dev->dev);
4485 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) {
4486 r = amdgpu_debugfs_pm_info_pp(m, adev);
4491 amdgpu_device_ip_get_clockgating_state(adev, &flags);
4493 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags);
4494 amdgpu_parse_cg_state(m, flags);
4495 seq_printf(m, "\n");
4498 pm_runtime_mark_last_busy(dev->dev);
4499 pm_runtime_put_autosuspend(dev->dev);
4504 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info);
4507 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW
4509 * Reads debug memory region allocated to PMFW
4511 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf,
4512 size_t size, loff_t *pos)
4514 struct amdgpu_device *adev = file_inode(f)->i_private;
4515 size_t smu_prv_buf_size;
4519 if (amdgpu_in_reset(adev))
4521 if (adev->in_suspend && !adev->in_runpm)
4524 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size);
4528 if (!smu_prv_buf || !smu_prv_buf_size)
4531 return simple_read_from_buffer(buf, size, pos, smu_prv_buf,
4535 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = {
4536 .owner = THIS_MODULE,
4537 .open = simple_open,
4538 .read = amdgpu_pm_prv_buffer_read,
4539 .llseek = default_llseek,
4544 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
4546 #if defined(CONFIG_DEBUG_FS)
4547 struct drm_minor *minor = adev_to_drm(adev)->primary;
4548 struct dentry *root = minor->debugfs_root;
4550 if (!adev->pm.dpm_enabled)
4553 debugfs_create_file("amdgpu_pm_info", 0444, root, adev,
4554 &amdgpu_debugfs_pm_info_fops);
4556 if (adev->pm.smu_prv_buffer_size > 0)
4557 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root,
4559 &amdgpu_debugfs_pm_prv_buffer_fops,
4560 adev->pm.smu_prv_buffer_size);
4562 amdgpu_dpm_stb_debug_fs_init(adev);