2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/ktime.h>
29 #include <linux/pagemap.h>
31 #include <drm/amdgpu_drm.h>
34 void amdgpu_gem_object_free(struct drm_gem_object *gobj)
36 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
39 amdgpu_mn_unregister(robj);
40 amdgpu_bo_unref(&robj);
44 int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
45 int alignment, u32 initial_domain,
46 u64 flags, enum ttm_bo_type type,
47 struct reservation_object *resv,
48 struct drm_gem_object **obj)
54 /* At least align on page size */
55 if (alignment < PAGE_SIZE) {
56 alignment = PAGE_SIZE;
59 r = amdgpu_bo_create(adev, size, alignment, initial_domain,
60 flags, type, resv, &bo);
62 DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
63 size, initial_domain, alignment, r);
71 void amdgpu_gem_force_release(struct amdgpu_device *adev)
73 struct drm_device *ddev = adev->ddev;
74 struct drm_file *file;
76 mutex_lock(&ddev->filelist_mutex);
78 list_for_each_entry(file, &ddev->filelist, lhead) {
79 struct drm_gem_object *gobj;
82 WARN_ONCE(1, "Still active user space clients!\n");
83 spin_lock(&file->table_lock);
84 idr_for_each_entry(&file->object_idr, gobj, handle) {
85 WARN_ONCE(1, "And also active allocations!\n");
86 drm_gem_object_put_unlocked(gobj);
88 idr_destroy(&file->object_idr);
89 spin_unlock(&file->table_lock);
92 mutex_unlock(&ddev->filelist_mutex);
96 * Call from drm_gem_handle_create which appear in both new and open ioctl
99 int amdgpu_gem_object_open(struct drm_gem_object *obj,
100 struct drm_file *file_priv)
102 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
103 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
104 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
105 struct amdgpu_vm *vm = &fpriv->vm;
106 struct amdgpu_bo_va *bo_va;
107 struct mm_struct *mm;
110 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
111 if (mm && mm != current->mm)
114 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
115 abo->tbo.resv != vm->root.base.bo->tbo.resv)
118 r = amdgpu_bo_reserve(abo, false);
122 bo_va = amdgpu_vm_bo_find(vm, abo);
124 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
128 amdgpu_bo_unreserve(abo);
132 void amdgpu_gem_object_close(struct drm_gem_object *obj,
133 struct drm_file *file_priv)
135 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
136 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
137 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
138 struct amdgpu_vm *vm = &fpriv->vm;
140 struct amdgpu_bo_list_entry vm_pd;
141 struct list_head list, duplicates;
142 struct ttm_validate_buffer tv;
143 struct ww_acquire_ctx ticket;
144 struct amdgpu_bo_va *bo_va;
147 INIT_LIST_HEAD(&list);
148 INIT_LIST_HEAD(&duplicates);
152 list_add(&tv.head, &list);
154 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
156 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
158 dev_err(adev->dev, "leaking bo va because "
159 "we fail to reserve bo (%d)\n", r);
162 bo_va = amdgpu_vm_bo_find(vm, bo);
163 if (bo_va && --bo_va->ref_count == 0) {
164 amdgpu_vm_bo_rmv(adev, bo_va);
166 if (amdgpu_vm_ready(vm)) {
167 struct dma_fence *fence = NULL;
169 r = amdgpu_vm_clear_freed(adev, vm, &fence);
171 dev_err(adev->dev, "failed to clear page "
172 "tables on GEM object close (%d)\n", r);
176 amdgpu_bo_fence(bo, fence, true);
177 dma_fence_put(fence);
181 ttm_eu_backoff_reservation(&ticket, &list);
187 int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
188 struct drm_file *filp)
190 struct amdgpu_device *adev = dev->dev_private;
191 struct amdgpu_fpriv *fpriv = filp->driver_priv;
192 struct amdgpu_vm *vm = &fpriv->vm;
193 union drm_amdgpu_gem_create *args = data;
194 uint64_t flags = args->in.domain_flags;
195 uint64_t size = args->in.bo_size;
196 struct reservation_object *resv = NULL;
197 struct drm_gem_object *gobj;
201 /* reject invalid gem flags */
202 if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
203 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
204 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
205 AMDGPU_GEM_CREATE_VRAM_CLEARED |
206 AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
207 AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
211 /* reject invalid gem domains */
212 if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
213 AMDGPU_GEM_DOMAIN_GTT |
214 AMDGPU_GEM_DOMAIN_VRAM |
215 AMDGPU_GEM_DOMAIN_GDS |
216 AMDGPU_GEM_DOMAIN_GWS |
217 AMDGPU_GEM_DOMAIN_OA))
220 /* create a gem object to contain this object in */
221 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
222 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
223 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
224 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
225 size = size << AMDGPU_GDS_SHIFT;
226 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
227 size = size << AMDGPU_GWS_SHIFT;
228 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
229 size = size << AMDGPU_OA_SHIFT;
233 size = roundup(size, PAGE_SIZE);
235 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
236 r = amdgpu_bo_reserve(vm->root.base.bo, false);
240 resv = vm->root.base.bo->tbo.resv;
243 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
244 (u32)(0xffffffff & args->in.domains),
245 flags, false, resv, &gobj);
246 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
248 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
250 abo->parent = amdgpu_bo_ref(vm->root.base.bo);
252 amdgpu_bo_unreserve(vm->root.base.bo);
257 r = drm_gem_handle_create(filp, gobj, &handle);
258 /* drop reference from allocate - handle holds it now */
259 drm_gem_object_put_unlocked(gobj);
263 memset(args, 0, sizeof(*args));
264 args->out.handle = handle;
268 int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
269 struct drm_file *filp)
271 struct ttm_operation_ctx ctx = { true, false };
272 struct amdgpu_device *adev = dev->dev_private;
273 struct drm_amdgpu_gem_userptr *args = data;
274 struct drm_gem_object *gobj;
275 struct amdgpu_bo *bo;
279 if (offset_in_page(args->addr | args->size))
282 /* reject unknown flag values */
283 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
284 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
285 AMDGPU_GEM_USERPTR_REGISTER))
288 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
289 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
291 /* if we want to write to it we must install a MMU notifier */
295 /* create a gem object to contain this object in */
296 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
301 bo = gem_to_amdgpu_bo(gobj);
302 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
303 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
304 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
308 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
309 r = amdgpu_mn_register(bo, args->addr);
314 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
315 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
320 r = amdgpu_bo_reserve(bo, true);
324 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
325 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
326 amdgpu_bo_unreserve(bo);
331 r = drm_gem_handle_create(filp, gobj, &handle);
332 /* drop reference from allocate - handle holds it now */
333 drm_gem_object_put_unlocked(gobj);
337 args->handle = handle;
341 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
344 drm_gem_object_put_unlocked(gobj);
349 int amdgpu_mode_dumb_mmap(struct drm_file *filp,
350 struct drm_device *dev,
351 uint32_t handle, uint64_t *offset_p)
353 struct drm_gem_object *gobj;
354 struct amdgpu_bo *robj;
356 gobj = drm_gem_object_lookup(filp, handle);
360 robj = gem_to_amdgpu_bo(gobj);
361 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
362 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
363 drm_gem_object_put_unlocked(gobj);
366 *offset_p = amdgpu_bo_mmap_offset(robj);
367 drm_gem_object_put_unlocked(gobj);
371 int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
372 struct drm_file *filp)
374 union drm_amdgpu_gem_mmap *args = data;
375 uint32_t handle = args->in.handle;
376 memset(args, 0, sizeof(*args));
377 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
381 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
383 * @timeout_ns: timeout in ns
385 * Calculate the timeout in jiffies from an absolute timeout in ns.
387 unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
389 unsigned long timeout_jiffies;
392 /* clamp timeout if it's to large */
393 if (((int64_t)timeout_ns) < 0)
394 return MAX_SCHEDULE_TIMEOUT;
396 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
397 if (ktime_to_ns(timeout) < 0)
400 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
401 /* clamp timeout to avoid unsigned-> signed overflow */
402 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
403 return MAX_SCHEDULE_TIMEOUT - 1;
405 return timeout_jiffies;
408 int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
409 struct drm_file *filp)
411 union drm_amdgpu_gem_wait_idle *args = data;
412 struct drm_gem_object *gobj;
413 struct amdgpu_bo *robj;
414 uint32_t handle = args->in.handle;
415 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
419 gobj = drm_gem_object_lookup(filp, handle);
423 robj = gem_to_amdgpu_bo(gobj);
424 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
427 /* ret == 0 means not signaled,
428 * ret > 0 means signaled
429 * ret < 0 means interrupted before timeout
432 memset(args, 0, sizeof(*args));
433 args->out.status = (ret == 0);
437 drm_gem_object_put_unlocked(gobj);
441 int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
442 struct drm_file *filp)
444 struct drm_amdgpu_gem_metadata *args = data;
445 struct drm_gem_object *gobj;
446 struct amdgpu_bo *robj;
449 DRM_DEBUG("%d \n", args->handle);
450 gobj = drm_gem_object_lookup(filp, args->handle);
453 robj = gem_to_amdgpu_bo(gobj);
455 r = amdgpu_bo_reserve(robj, false);
456 if (unlikely(r != 0))
459 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
460 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
461 r = amdgpu_bo_get_metadata(robj, args->data.data,
462 sizeof(args->data.data),
463 &args->data.data_size_bytes,
465 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
466 if (args->data.data_size_bytes > sizeof(args->data.data)) {
470 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
472 r = amdgpu_bo_set_metadata(robj, args->data.data,
473 args->data.data_size_bytes,
478 amdgpu_bo_unreserve(robj);
480 drm_gem_object_put_unlocked(gobj);
485 * amdgpu_gem_va_update_vm -update the bo_va in its VM
487 * @adev: amdgpu_device pointer
489 * @bo_va: bo_va to update
490 * @list: validation list
491 * @operation: map, unmap or clear
493 * Update the bo_va directly after setting its address. Errors are not
494 * vital here, so they are not reported back to userspace.
496 static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
497 struct amdgpu_vm *vm,
498 struct amdgpu_bo_va *bo_va,
499 struct list_head *list,
504 if (!amdgpu_vm_ready(vm))
507 r = amdgpu_vm_clear_freed(adev, vm, NULL);
511 if (operation == AMDGPU_VA_OP_MAP ||
512 operation == AMDGPU_VA_OP_REPLACE) {
513 r = amdgpu_vm_bo_update(adev, bo_va, false);
518 r = amdgpu_vm_update_directories(adev, vm);
521 if (r && r != -ERESTARTSYS)
522 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
525 int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
526 struct drm_file *filp)
528 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
529 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
530 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
531 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
534 struct drm_amdgpu_gem_va *args = data;
535 struct drm_gem_object *gobj;
536 struct amdgpu_device *adev = dev->dev_private;
537 struct amdgpu_fpriv *fpriv = filp->driver_priv;
538 struct amdgpu_bo *abo;
539 struct amdgpu_bo_va *bo_va;
540 struct amdgpu_bo_list_entry vm_pd;
541 struct ttm_validate_buffer tv;
542 struct ww_acquire_ctx ticket;
543 struct list_head list, duplicates;
547 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
548 dev_dbg(&dev->pdev->dev,
549 "va_address 0x%LX is in reserved area 0x%LX\n",
550 args->va_address, AMDGPU_VA_RESERVED_SIZE);
554 if (args->va_address >= AMDGPU_VA_HOLE_START &&
555 args->va_address < AMDGPU_VA_HOLE_END) {
556 dev_dbg(&dev->pdev->dev,
557 "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
558 args->va_address, AMDGPU_VA_HOLE_START,
563 args->va_address &= AMDGPU_VA_HOLE_MASK;
565 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
566 dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
571 switch (args->operation) {
572 case AMDGPU_VA_OP_MAP:
573 case AMDGPU_VA_OP_UNMAP:
574 case AMDGPU_VA_OP_CLEAR:
575 case AMDGPU_VA_OP_REPLACE:
578 dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
583 INIT_LIST_HEAD(&list);
584 INIT_LIST_HEAD(&duplicates);
585 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
586 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
587 gobj = drm_gem_object_lookup(filp, args->handle);
590 abo = gem_to_amdgpu_bo(gobj);
593 list_add(&tv.head, &list);
599 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
601 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
606 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
611 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
612 bo_va = fpriv->prt_va;
617 switch (args->operation) {
618 case AMDGPU_VA_OP_MAP:
619 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
624 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
625 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
626 args->offset_in_bo, args->map_size,
629 case AMDGPU_VA_OP_UNMAP:
630 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
633 case AMDGPU_VA_OP_CLEAR:
634 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
638 case AMDGPU_VA_OP_REPLACE:
639 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
644 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
645 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
646 args->offset_in_bo, args->map_size,
652 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
653 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
657 ttm_eu_backoff_reservation(&ticket, &list);
660 drm_gem_object_put_unlocked(gobj);
664 int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
665 struct drm_file *filp)
667 struct amdgpu_device *adev = dev->dev_private;
668 struct drm_amdgpu_gem_op *args = data;
669 struct drm_gem_object *gobj;
670 struct amdgpu_bo *robj;
673 gobj = drm_gem_object_lookup(filp, args->handle);
677 robj = gem_to_amdgpu_bo(gobj);
679 r = amdgpu_bo_reserve(robj, false);
684 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
685 struct drm_amdgpu_gem_create_in info;
686 void __user *out = u64_to_user_ptr(args->value);
688 info.bo_size = robj->gem_base.size;
689 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
690 info.domains = robj->preferred_domains;
691 info.domain_flags = robj->flags;
692 amdgpu_bo_unreserve(robj);
693 if (copy_to_user(out, &info, sizeof(info)))
697 case AMDGPU_GEM_OP_SET_PLACEMENT:
698 if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
700 amdgpu_bo_unreserve(robj);
703 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
705 amdgpu_bo_unreserve(robj);
708 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
709 AMDGPU_GEM_DOMAIN_GTT |
710 AMDGPU_GEM_DOMAIN_CPU);
711 robj->allowed_domains = robj->preferred_domains;
712 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
713 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
715 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
716 amdgpu_vm_bo_invalidate(adev, robj, true);
718 amdgpu_bo_unreserve(robj);
721 amdgpu_bo_unreserve(robj);
726 drm_gem_object_put_unlocked(gobj);
730 int amdgpu_mode_dumb_create(struct drm_file *file_priv,
731 struct drm_device *dev,
732 struct drm_mode_create_dumb *args)
734 struct amdgpu_device *adev = dev->dev_private;
735 struct drm_gem_object *gobj;
739 args->pitch = amdgpu_align_pitch(adev, args->width,
740 DIV_ROUND_UP(args->bpp, 8), 0);
741 args->size = (u64)args->pitch * args->height;
742 args->size = ALIGN(args->size, PAGE_SIZE);
744 r = amdgpu_gem_object_create(adev, args->size, 0,
745 AMDGPU_GEM_DOMAIN_VRAM,
746 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
751 r = drm_gem_handle_create(file_priv, gobj, &handle);
752 /* drop reference from allocate - handle holds it now */
753 drm_gem_object_put_unlocked(gobj);
757 args->handle = handle;
761 #if defined(CONFIG_DEBUG_FS)
762 static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
764 struct drm_gem_object *gobj = ptr;
765 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
766 struct seq_file *m = data;
769 const char *placement;
773 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
775 case AMDGPU_GEM_DOMAIN_VRAM:
778 case AMDGPU_GEM_DOMAIN_GTT:
781 case AMDGPU_GEM_DOMAIN_CPU:
786 seq_printf(m, "\t0x%08x: %12ld byte %s",
787 id, amdgpu_bo_size(bo), placement);
789 offset = READ_ONCE(bo->tbo.mem.start);
790 if (offset != AMDGPU_BO_INVALID_OFFSET)
791 seq_printf(m, " @ 0x%010Lx", offset);
793 pin_count = READ_ONCE(bo->pin_count);
795 seq_printf(m, " pin count %d", pin_count);
801 static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
803 struct drm_info_node *node = (struct drm_info_node *)m->private;
804 struct drm_device *dev = node->minor->dev;
805 struct drm_file *file;
808 r = mutex_lock_interruptible(&dev->filelist_mutex);
812 list_for_each_entry(file, &dev->filelist, lhead) {
813 struct task_struct *task;
816 * Although we have a valid reference on file->pid, that does
817 * not guarantee that the task_struct who called get_pid() is
818 * still alive (e.g. get_pid(current) => fork() => exit()).
819 * Therefore, we need to protect this ->comm access using RCU.
822 task = pid_task(file->pid, PIDTYPE_PID);
823 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
824 task ? task->comm : "<unknown>");
827 spin_lock(&file->table_lock);
828 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
829 spin_unlock(&file->table_lock);
832 mutex_unlock(&dev->filelist_mutex);
836 static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
837 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
841 int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
843 #if defined(CONFIG_DEBUG_FS)
844 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);