2 * Copyright 2008 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
27 #include <linux/pagemap.h>
29 #include <drm/amdgpu_drm.h>
31 #include "amdgpu_trace.h"
33 int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
65 case AMDGPU_HW_IP_DMA:
66 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
69 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
77 case AMDGPU_HW_IP_VCE:
79 *out_ring = &adev->vce.ring[ring];
81 DRM_ERROR("only two VCE rings are supported\n");
89 static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
90 struct drm_amdgpu_cs_chunk_fence *data,
93 struct drm_gem_object *gobj;
96 gobj = drm_gem_object_lookup(p->filp, data->handle);
100 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
101 p->uf_entry.priority = 0;
102 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
103 p->uf_entry.tv.shared = true;
104 p->uf_entry.user_pages = NULL;
106 size = amdgpu_bo_size(p->uf_entry.robj);
107 if (size != PAGE_SIZE || (data->offset + 8) > size)
110 *offset = data->offset;
112 drm_gem_object_unreference_unlocked(gobj);
114 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
115 amdgpu_bo_unref(&p->uf_entry.robj);
122 int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
124 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
125 struct amdgpu_vm *vm = &fpriv->vm;
126 union drm_amdgpu_cs *cs = data;
127 uint64_t *chunk_array_user;
128 uint64_t *chunk_array;
129 unsigned size, num_ibs = 0;
130 uint32_t uf_offset = 0;
134 if (cs->in.num_chunks == 0)
137 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
141 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
148 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
149 if (copy_from_user(chunk_array, chunk_array_user,
150 sizeof(uint64_t)*cs->in.num_chunks)) {
155 p->nchunks = cs->in.num_chunks;
156 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
163 for (i = 0; i < p->nchunks; i++) {
164 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
165 struct drm_amdgpu_cs_chunk user_chunk;
166 uint32_t __user *cdata;
168 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
169 if (copy_from_user(&user_chunk, chunk_ptr,
170 sizeof(struct drm_amdgpu_cs_chunk))) {
173 goto free_partial_kdata;
175 p->chunks[i].chunk_id = user_chunk.chunk_id;
176 p->chunks[i].length_dw = user_chunk.length_dw;
178 size = p->chunks[i].length_dw;
179 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
181 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
182 if (p->chunks[i].kdata == NULL) {
185 goto free_partial_kdata;
187 size *= sizeof(uint32_t);
188 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
190 goto free_partial_kdata;
193 switch (p->chunks[i].chunk_id) {
194 case AMDGPU_CHUNK_ID_IB:
198 case AMDGPU_CHUNK_ID_FENCE:
199 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
200 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
202 goto free_partial_kdata;
205 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
208 goto free_partial_kdata;
212 case AMDGPU_CHUNK_ID_DEPENDENCIES:
217 goto free_partial_kdata;
221 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
225 if (p->uf_entry.robj)
226 p->job->uf_addr = uf_offset;
234 drm_free_large(p->chunks[i].kdata);
237 amdgpu_ctx_put(p->ctx);
244 /* Convert microseconds to bytes. */
245 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
247 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
250 /* Since accum_us is incremented by a million per second, just
251 * multiply it by the number of MB/s to get the number of bytes.
253 return us << adev->mm_stats.log2_max_MBps;
256 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
258 if (!adev->mm_stats.log2_max_MBps)
261 return bytes >> adev->mm_stats.log2_max_MBps;
264 /* Returns how many bytes TTM can move right now. If no bytes can be moved,
265 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
266 * which means it can go over the threshold once. If that happens, the driver
267 * will be in debt and no other buffer migrations can be done until that debt
270 * This approach allows moving a buffer of any size (it's important to allow
273 * The currency is simply time in microseconds and it increases as the clock
274 * ticks. The accumulated microseconds (us) are converted to bytes and
277 static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
279 s64 time_us, increment_us;
281 u64 free_vram, total_vram, used_vram;
283 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
286 * It means that in order to get full max MBps, at least 5 IBs per
287 * second must be submitted and not more than 200ms apart from each
290 const s64 us_upper_bound = 200000;
292 if (!adev->mm_stats.log2_max_MBps)
295 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
296 used_vram = atomic64_read(&adev->vram_usage);
297 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
299 spin_lock(&adev->mm_stats.lock);
301 /* Increase the amount of accumulated us. */
302 time_us = ktime_to_us(ktime_get());
303 increment_us = time_us - adev->mm_stats.last_update_us;
304 adev->mm_stats.last_update_us = time_us;
305 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
308 /* This prevents the short period of low performance when the VRAM
309 * usage is low and the driver is in debt or doesn't have enough
310 * accumulated us to fill VRAM quickly.
312 * The situation can occur in these cases:
313 * - a lot of VRAM is freed by userspace
314 * - the presence of a big buffer causes a lot of evictions
315 * (solution: split buffers into smaller ones)
317 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
318 * accum_us to a positive number.
320 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
323 /* Be more aggresive on dGPUs. Try to fill a portion of free
326 if (!(adev->flags & AMD_IS_APU))
327 min_us = bytes_to_us(adev, free_vram / 4);
329 min_us = 0; /* Reset accum_us on APUs. */
331 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
334 /* This returns 0 if the driver is in debt to disallow (optional)
337 max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
339 spin_unlock(&adev->mm_stats.lock);
343 /* Report how many bytes have really been moved for the last command
344 * submission. This can result in a debt that can stop buffer migrations
347 static void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev,
350 spin_lock(&adev->mm_stats.lock);
351 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
352 spin_unlock(&adev->mm_stats.lock);
355 static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
356 struct amdgpu_bo *bo)
358 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
359 u64 initial_bytes_moved;
366 /* Don't move this buffer if we have depleted our allowance
367 * to move it. Don't move anything if the threshold is zero.
369 if (p->bytes_moved < p->bytes_moved_threshold)
370 domain = bo->prefered_domains;
372 domain = bo->allowed_domains;
375 amdgpu_ttm_placement_from_domain(bo, domain);
376 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
377 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
378 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
381 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
382 domain = bo->allowed_domains;
389 /* Last resort, try to evict something from the current working set */
390 static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
391 struct amdgpu_bo *validated)
393 uint32_t domain = validated->allowed_domains;
399 for (;&p->evictable->tv.head != &p->validated;
400 p->evictable = list_prev_entry(p->evictable, tv.head)) {
402 struct amdgpu_bo_list_entry *candidate = p->evictable;
403 struct amdgpu_bo *bo = candidate->robj;
404 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
405 u64 initial_bytes_moved;
408 /* If we reached our current BO we can forget it */
409 if (candidate->robj == validated)
412 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
414 /* Check if this BO is in one of the domains we need space for */
415 if (!(other & domain))
418 /* Check if we can move this BO somewhere else */
419 other = bo->allowed_domains & ~domain;
423 /* Good we can try to move this BO somewhere else */
424 amdgpu_ttm_placement_from_domain(bo, other);
425 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
426 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
427 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
433 p->evictable = list_prev_entry(p->evictable, tv.head);
434 list_move(&candidate->tv.head, &p->validated);
442 static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
444 struct amdgpu_cs_parser *p = param;
448 r = amdgpu_cs_bo_validate(p, bo);
449 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
454 r = amdgpu_cs_bo_validate(p, bo);
459 static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
460 struct list_head *validated)
462 struct amdgpu_bo_list_entry *lobj;
465 list_for_each_entry(lobj, validated, tv.head) {
466 struct amdgpu_bo *bo = lobj->robj;
467 bool binding_userptr = false;
468 struct mm_struct *usermm;
470 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
471 if (usermm && usermm != current->mm)
474 /* Check if we have user pages and nobody bound the BO already */
475 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
476 size_t size = sizeof(struct page *);
478 size *= bo->tbo.ttm->num_pages;
479 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
480 binding_userptr = true;
483 if (p->evictable == lobj)
486 r = amdgpu_cs_validate(p, bo);
490 if (binding_userptr) {
491 drm_free_large(lobj->user_pages);
492 lobj->user_pages = NULL;
498 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
499 union drm_amdgpu_cs *cs)
501 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
502 struct amdgpu_bo_list_entry *e;
503 struct list_head duplicates;
504 bool need_mmap_lock = false;
505 unsigned i, tries = 10;
508 INIT_LIST_HEAD(&p->validated);
510 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
512 need_mmap_lock = p->bo_list->first_userptr !=
513 p->bo_list->num_entries;
514 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
517 INIT_LIST_HEAD(&duplicates);
518 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
520 if (p->uf_entry.robj)
521 list_add(&p->uf_entry.tv.head, &p->validated);
524 down_read(¤t->mm->mmap_sem);
527 struct list_head need_pages;
530 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
532 if (unlikely(r != 0)) {
533 if (r != -ERESTARTSYS)
534 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
535 goto error_free_pages;
538 /* Without a BO list we don't have userptr BOs */
542 INIT_LIST_HEAD(&need_pages);
543 for (i = p->bo_list->first_userptr;
544 i < p->bo_list->num_entries; ++i) {
546 e = &p->bo_list->array[i];
548 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
549 &e->user_invalidated) && e->user_pages) {
551 /* We acquired a page array, but somebody
552 * invalidated it. Free it an try again
554 release_pages(e->user_pages,
555 e->robj->tbo.ttm->num_pages,
557 drm_free_large(e->user_pages);
558 e->user_pages = NULL;
561 if (e->robj->tbo.ttm->state != tt_bound &&
563 list_del(&e->tv.head);
564 list_add(&e->tv.head, &need_pages);
566 amdgpu_bo_unreserve(e->robj);
570 if (list_empty(&need_pages))
573 /* Unreserve everything again. */
574 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
576 /* We tried too many times, just abort */
579 DRM_ERROR("deadlock in %s\n", __func__);
580 goto error_free_pages;
583 /* Fill the page arrays for all useptrs. */
584 list_for_each_entry(e, &need_pages, tv.head) {
585 struct ttm_tt *ttm = e->robj->tbo.ttm;
587 e->user_pages = drm_calloc_large(ttm->num_pages,
588 sizeof(struct page*));
589 if (!e->user_pages) {
591 DRM_ERROR("calloc failure in %s\n", __func__);
592 goto error_free_pages;
595 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
597 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
598 drm_free_large(e->user_pages);
599 e->user_pages = NULL;
600 goto error_free_pages;
605 list_splice(&need_pages, &p->validated);
608 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
610 p->evictable = list_last_entry(&p->validated,
611 struct amdgpu_bo_list_entry,
614 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
615 amdgpu_cs_validate, p);
617 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
621 r = amdgpu_cs_list_validate(p, &duplicates);
623 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
627 r = amdgpu_cs_list_validate(p, &p->validated);
629 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
633 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved);
635 fpriv->vm.last_eviction_counter =
636 atomic64_read(&p->adev->num_evictions);
639 struct amdgpu_bo *gds = p->bo_list->gds_obj;
640 struct amdgpu_bo *gws = p->bo_list->gws_obj;
641 struct amdgpu_bo *oa = p->bo_list->oa_obj;
642 struct amdgpu_vm *vm = &fpriv->vm;
645 for (i = 0; i < p->bo_list->num_entries; i++) {
646 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
648 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
652 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
653 p->job->gds_size = amdgpu_bo_size(gds);
656 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
657 p->job->gws_size = amdgpu_bo_size(gws);
660 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
661 p->job->oa_size = amdgpu_bo_size(oa);
665 if (!r && p->uf_entry.robj) {
666 struct amdgpu_bo *uf = p->uf_entry.robj;
668 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
669 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
674 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
675 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
681 up_read(¤t->mm->mmap_sem);
684 for (i = p->bo_list->first_userptr;
685 i < p->bo_list->num_entries; ++i) {
686 e = &p->bo_list->array[i];
691 release_pages(e->user_pages,
692 e->robj->tbo.ttm->num_pages,
694 drm_free_large(e->user_pages);
701 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
703 struct amdgpu_bo_list_entry *e;
706 list_for_each_entry(e, &p->validated, tv.head) {
707 struct reservation_object *resv = e->robj->tbo.resv;
708 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
717 * cs_parser_fini() - clean parser states
718 * @parser: parser structure holding parsing context.
719 * @error: error number
721 * If error is set than unvalidate buffer, otherwise just free memory
722 * used by parsing context.
724 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
726 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
730 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
732 ttm_eu_fence_buffer_objects(&parser->ticket,
735 } else if (backoff) {
736 ttm_eu_backoff_reservation(&parser->ticket,
739 dma_fence_put(parser->fence);
742 amdgpu_ctx_put(parser->ctx);
744 amdgpu_bo_list_put(parser->bo_list);
746 for (i = 0; i < parser->nchunks; i++)
747 drm_free_large(parser->chunks[i].kdata);
748 kfree(parser->chunks);
750 amdgpu_job_free(parser->job);
751 amdgpu_bo_unref(&parser->uf_entry.robj);
754 static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
755 struct amdgpu_vm *vm)
757 struct amdgpu_device *adev = p->adev;
758 struct amdgpu_bo_va *bo_va;
759 struct amdgpu_bo *bo;
762 r = amdgpu_vm_update_page_directory(adev, vm);
766 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
770 r = amdgpu_vm_clear_freed(adev, vm);
775 for (i = 0; i < p->bo_list->num_entries; i++) {
778 /* ignore duplicates */
779 bo = p->bo_list->array[i].robj;
783 bo_va = p->bo_list->array[i].bo_va;
787 r = amdgpu_vm_bo_update(adev, bo_va, false);
791 f = bo_va->last_pt_update;
792 r = amdgpu_sync_fence(adev, &p->job->sync, f);
799 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
801 if (amdgpu_vm_debug && p->bo_list) {
802 /* Invalidate all BOs to test for userspace bugs */
803 for (i = 0; i < p->bo_list->num_entries; i++) {
804 /* ignore duplicates */
805 bo = p->bo_list->array[i].robj;
809 amdgpu_vm_bo_invalidate(adev, bo);
816 static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
817 struct amdgpu_cs_parser *p)
819 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
820 struct amdgpu_vm *vm = &fpriv->vm;
821 struct amdgpu_ring *ring = p->job->ring;
824 /* Only for UVD/VCE VM emulation */
825 if (ring->funcs->parse_cs) {
826 for (i = 0; i < p->job->num_ibs; i++) {
827 r = amdgpu_ring_parse_cs(ring, p, i);
834 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
836 r = amdgpu_bo_vm_update_pte(p, vm);
841 return amdgpu_cs_sync_rings(p);
844 static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
847 r = amdgpu_gpu_reset(adev);
854 static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
855 struct amdgpu_cs_parser *parser)
857 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
858 struct amdgpu_vm *vm = &fpriv->vm;
862 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
863 struct amdgpu_cs_chunk *chunk;
864 struct amdgpu_ib *ib;
865 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
866 struct amdgpu_ring *ring;
868 chunk = &parser->chunks[i];
869 ib = &parser->job->ibs[j];
870 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
872 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
875 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
876 chunk_ib->ip_instance, chunk_ib->ring,
881 if (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
882 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
883 if (!parser->ctx->preamble_presented) {
884 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
885 parser->ctx->preamble_presented = true;
889 if (parser->job->ring && parser->job->ring != ring)
892 parser->job->ring = ring;
894 if (ring->funcs->parse_cs) {
895 struct amdgpu_bo_va_mapping *m;
896 struct amdgpu_bo *aobj = NULL;
900 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
903 DRM_ERROR("IB va_start is invalid\n");
907 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
908 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
909 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
913 /* the IB should be reserved at this point */
914 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
919 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
920 kptr += chunk_ib->va_start - offset;
922 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
924 DRM_ERROR("Failed to get ib !\n");
928 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
929 amdgpu_bo_kunmap(aobj);
931 r = amdgpu_ib_get(adev, vm, 0, ib);
933 DRM_ERROR("Failed to get ib !\n");
939 ib->gpu_addr = chunk_ib->va_start;
940 ib->length_dw = chunk_ib->ib_bytes / 4;
941 ib->flags = chunk_ib->flags;
945 /* UVD & VCE fw doesn't support user fences */
946 if (parser->job->uf_addr && (
947 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
948 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
954 static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
955 struct amdgpu_cs_parser *p)
957 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
960 for (i = 0; i < p->nchunks; ++i) {
961 struct drm_amdgpu_cs_chunk_dep *deps;
962 struct amdgpu_cs_chunk *chunk;
965 chunk = &p->chunks[i];
967 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
970 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
971 num_deps = chunk->length_dw * 4 /
972 sizeof(struct drm_amdgpu_cs_chunk_dep);
974 for (j = 0; j < num_deps; ++j) {
975 struct amdgpu_ring *ring;
976 struct amdgpu_ctx *ctx;
977 struct dma_fence *fence;
979 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
981 deps[j].ring, &ring);
985 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
989 fence = amdgpu_ctx_get_fence(ctx, ring,
997 r = amdgpu_sync_fence(adev, &p->job->sync,
999 dma_fence_put(fence);
1000 amdgpu_ctx_put(ctx);
1010 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1011 union drm_amdgpu_cs *cs)
1013 struct amdgpu_ring *ring = p->job->ring;
1014 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
1015 struct amdgpu_job *job;
1021 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
1023 amdgpu_job_free(job);
1027 job->owner = p->filp;
1028 job->fence_ctx = entity->fence_context;
1029 p->fence = dma_fence_get(&job->base.s_fence->finished);
1030 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
1031 job->uf_sequence = cs->out.handle;
1032 amdgpu_job_free_resources(job);
1034 trace_amdgpu_cs_ioctl(job);
1035 amd_sched_entity_push_job(&job->base);
1040 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1042 struct amdgpu_device *adev = dev->dev_private;
1043 union drm_amdgpu_cs *cs = data;
1044 struct amdgpu_cs_parser parser = {};
1045 bool reserved_buffers = false;
1048 if (!adev->accel_working)
1054 r = amdgpu_cs_parser_init(&parser, data);
1056 DRM_ERROR("Failed to initialize parser !\n");
1057 amdgpu_cs_parser_fini(&parser, r, false);
1058 r = amdgpu_cs_handle_lockup(adev, r);
1061 r = amdgpu_cs_parser_bos(&parser, data);
1063 DRM_ERROR("Not enough memory for command submission!\n");
1064 else if (r && r != -ERESTARTSYS)
1065 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1067 reserved_buffers = true;
1068 r = amdgpu_cs_ib_fill(adev, &parser);
1072 r = amdgpu_cs_dependencies(adev, &parser);
1074 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1080 for (i = 0; i < parser.job->num_ibs; i++)
1081 trace_amdgpu_cs(&parser, i);
1083 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
1087 r = amdgpu_cs_submit(&parser, cs);
1090 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
1091 r = amdgpu_cs_handle_lockup(adev, r);
1096 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1099 * @data: data from userspace
1100 * @filp: file private
1102 * Wait for the command submission identified by handle to finish.
1104 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *filp)
1107 union drm_amdgpu_wait_cs *wait = data;
1108 struct amdgpu_device *adev = dev->dev_private;
1109 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1110 struct amdgpu_ring *ring = NULL;
1111 struct amdgpu_ctx *ctx;
1112 struct dma_fence *fence;
1115 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
1116 wait->in.ring, &ring);
1120 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1124 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1128 r = dma_fence_wait_timeout(fence, true, timeout);
1129 dma_fence_put(fence);
1133 amdgpu_ctx_put(ctx);
1137 memset(wait, 0, sizeof(*wait));
1138 wait->out.status = (r == 0);
1144 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1146 * @adev: amdgpu device
1147 * @filp: file private
1148 * @user: drm_amdgpu_fence copied from user space
1150 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1151 struct drm_file *filp,
1152 struct drm_amdgpu_fence *user)
1154 struct amdgpu_ring *ring;
1155 struct amdgpu_ctx *ctx;
1156 struct dma_fence *fence;
1159 r = amdgpu_cs_get_ring(adev, user->ip_type, user->ip_instance,
1164 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1166 return ERR_PTR(-EINVAL);
1168 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1169 amdgpu_ctx_put(ctx);
1175 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1177 * @adev: amdgpu device
1178 * @filp: file private
1179 * @wait: wait parameters
1180 * @fences: array of drm_amdgpu_fence
1182 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1183 struct drm_file *filp,
1184 union drm_amdgpu_wait_fences *wait,
1185 struct drm_amdgpu_fence *fences)
1187 uint32_t fence_count = wait->in.fence_count;
1191 for (i = 0; i < fence_count; i++) {
1192 struct dma_fence *fence;
1193 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1195 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1197 return PTR_ERR(fence);
1201 r = dma_fence_wait_timeout(fence, true, timeout);
1209 memset(wait, 0, sizeof(*wait));
1210 wait->out.status = (r > 0);
1216 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1218 * @adev: amdgpu device
1219 * @filp: file private
1220 * @wait: wait parameters
1221 * @fences: array of drm_amdgpu_fence
1223 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1224 struct drm_file *filp,
1225 union drm_amdgpu_wait_fences *wait,
1226 struct drm_amdgpu_fence *fences)
1228 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1229 uint32_t fence_count = wait->in.fence_count;
1230 uint32_t first = ~0;
1231 struct dma_fence **array;
1235 /* Prepare the fence array */
1236 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1241 for (i = 0; i < fence_count; i++) {
1242 struct dma_fence *fence;
1244 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1245 if (IS_ERR(fence)) {
1247 goto err_free_fence_array;
1250 } else { /* NULL, the fence has been already signaled */
1256 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1259 goto err_free_fence_array;
1262 memset(wait, 0, sizeof(*wait));
1263 wait->out.status = (r > 0);
1264 wait->out.first_signaled = first;
1265 /* set return value 0 to indicate success */
1268 err_free_fence_array:
1269 for (i = 0; i < fence_count; i++)
1270 dma_fence_put(array[i]);
1277 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1280 * @data: data from userspace
1281 * @filp: file private
1283 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1284 struct drm_file *filp)
1286 struct amdgpu_device *adev = dev->dev_private;
1287 union drm_amdgpu_wait_fences *wait = data;
1288 uint32_t fence_count = wait->in.fence_count;
1289 struct drm_amdgpu_fence *fences_user;
1290 struct drm_amdgpu_fence *fences;
1293 /* Get the fences from userspace */
1294 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1299 fences_user = (void __user *)(unsigned long)(wait->in.fences);
1300 if (copy_from_user(fences, fences_user,
1301 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1303 goto err_free_fences;
1306 if (wait->in.wait_all)
1307 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1309 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1318 * amdgpu_cs_find_bo_va - find bo_va for VM address
1320 * @parser: command submission parser context
1322 * @bo: resulting BO of the mapping found
1324 * Search the buffer objects in the command submission context for a certain
1325 * virtual memory address. Returns allocation structure when found, NULL
1328 struct amdgpu_bo_va_mapping *
1329 amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1330 uint64_t addr, struct amdgpu_bo **bo)
1332 struct amdgpu_bo_va_mapping *mapping;
1335 if (!parser->bo_list)
1338 addr /= AMDGPU_GPU_PAGE_SIZE;
1340 for (i = 0; i < parser->bo_list->num_entries; i++) {
1341 struct amdgpu_bo_list_entry *lobj;
1343 lobj = &parser->bo_list->array[i];
1347 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
1348 if (mapping->it.start > addr ||
1349 addr > mapping->it.last)
1352 *bo = lobj->bo_va->bo;
1356 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
1357 if (mapping->it.start > addr ||
1358 addr > mapping->it.last)
1361 *bo = lobj->bo_va->bo;
1370 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1372 * @parser: command submission parser context
1374 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1376 int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1381 if (!parser->bo_list)
1384 for (i = 0; i < parser->bo_list->num_entries; i++) {
1385 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1387 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1391 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1394 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1395 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1396 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);