2 * Copyright 2015 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
26 #include "amdgpu_trace.h"
29 const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
35 static void si_dma_set_ring_funcs(struct amdgpu_device *adev);
36 static void si_dma_set_buffer_funcs(struct amdgpu_device *adev);
37 static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev);
38 static void si_dma_set_irq_funcs(struct amdgpu_device *adev);
40 static uint32_t si_dma_ring_get_rptr(struct amdgpu_ring *ring)
42 return ring->adev->wb.wb[ring->rptr_offs>>2];
45 static uint32_t si_dma_ring_get_wptr(struct amdgpu_ring *ring)
47 struct amdgpu_device *adev = ring->adev;
48 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
50 return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
53 static void si_dma_ring_set_wptr(struct amdgpu_ring *ring)
55 struct amdgpu_device *adev = ring->adev;
56 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
58 WREG32(DMA_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
61 static void si_dma_ring_emit_ib(struct amdgpu_ring *ring,
63 unsigned vm_id, bool ctx_switch)
65 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
66 * Pad as necessary with NOPs.
68 while ((ring->wptr & 7) != 5)
69 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
70 amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vm_id, 0));
71 amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
72 amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
76 static void si_dma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
78 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
79 amdgpu_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL));
80 amdgpu_ring_write(ring, 1);
83 static void si_dma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
85 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
86 amdgpu_ring_write(ring, (0xf << 16) | (HDP_DEBUG0));
87 amdgpu_ring_write(ring, 1);
91 * si_dma_ring_emit_fence - emit a fence on the DMA ring
93 * @ring: amdgpu ring pointer
94 * @fence: amdgpu fence object
96 * Add a DMA fence packet to the ring to write
97 * the fence seq number and DMA trap packet to generate
98 * an interrupt if needed (VI).
100 static void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
104 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
105 /* write the fence */
106 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
107 amdgpu_ring_write(ring, addr & 0xfffffffc);
108 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
109 amdgpu_ring_write(ring, seq);
110 /* optionally write high bits as well */
113 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
114 amdgpu_ring_write(ring, addr & 0xfffffffc);
115 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
116 amdgpu_ring_write(ring, upper_32_bits(seq));
118 /* generate an interrupt */
119 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0));
122 static void si_dma_stop(struct amdgpu_device *adev)
124 struct amdgpu_ring *ring;
128 for (i = 0; i < adev->sdma.num_instances; i++) {
129 ring = &adev->sdma.instance[i].ring;
131 rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]);
132 rb_cntl &= ~DMA_RB_ENABLE;
133 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
135 if (adev->mman.buffer_funcs_ring == ring)
136 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
141 static int si_dma_start(struct amdgpu_device *adev)
143 struct amdgpu_ring *ring;
144 u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz;
148 for (i = 0; i < adev->sdma.num_instances; i++) {
149 ring = &adev->sdma.instance[i].ring;
151 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
152 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
154 /* Set ring buffer size in dwords */
155 rb_bufsz = order_base_2(ring->ring_size / 4);
156 rb_cntl = rb_bufsz << 1;
158 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
160 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
162 /* Initialize the ring buffer's read and write pointers */
163 WREG32(DMA_RB_RPTR + sdma_offsets[i], 0);
164 WREG32(DMA_RB_WPTR + sdma_offsets[i], 0);
166 rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
168 WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr));
169 WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF);
171 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
173 WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
176 ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
178 ib_cntl |= DMA_IB_SWAP_ENABLE;
180 WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl);
182 dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]);
183 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
184 WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl);
187 WREG32(DMA_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
188 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE);
192 r = amdgpu_ring_test_ring(ring);
198 if (adev->mman.buffer_funcs_ring == ring)
199 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
206 * si_dma_ring_test_ring - simple async dma engine test
208 * @ring: amdgpu_ring structure holding ring information
210 * Test the DMA engine by writing using it to write an
211 * value to memory. (VI).
212 * Returns 0 for success, error for failure.
214 static int si_dma_ring_test_ring(struct amdgpu_ring *ring)
216 struct amdgpu_device *adev = ring->adev;
223 r = amdgpu_wb_get(adev, &index);
225 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
229 gpu_addr = adev->wb.gpu_addr + (index * 4);
231 adev->wb.wb[index] = cpu_to_le32(tmp);
233 r = amdgpu_ring_alloc(ring, 4);
235 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
236 amdgpu_wb_free(adev, index);
240 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1));
241 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
242 amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
243 amdgpu_ring_write(ring, 0xDEADBEEF);
244 amdgpu_ring_commit(ring);
246 for (i = 0; i < adev->usec_timeout; i++) {
247 tmp = le32_to_cpu(adev->wb.wb[index]);
248 if (tmp == 0xDEADBEEF)
253 if (i < adev->usec_timeout) {
254 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
256 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
260 amdgpu_wb_free(adev, index);
266 * si_dma_ring_test_ib - test an IB on the DMA engine
268 * @ring: amdgpu_ring structure holding ring information
270 * Test a simple IB in the DMA ring (VI).
271 * Returns 0 on success, error on failure.
273 static int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
275 struct amdgpu_device *adev = ring->adev;
277 struct dma_fence *f = NULL;
283 r = amdgpu_wb_get(adev, &index);
285 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
289 gpu_addr = adev->wb.gpu_addr + (index * 4);
291 adev->wb.wb[index] = cpu_to_le32(tmp);
292 memset(&ib, 0, sizeof(ib));
293 r = amdgpu_ib_get(adev, NULL, 256, &ib);
295 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
299 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1);
300 ib.ptr[1] = lower_32_bits(gpu_addr);
301 ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
302 ib.ptr[3] = 0xDEADBEEF;
304 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
308 r = dma_fence_wait_timeout(f, false, timeout);
310 DRM_ERROR("amdgpu: IB test timed out\n");
314 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
317 tmp = le32_to_cpu(adev->wb.wb[index]);
318 if (tmp == 0xDEADBEEF) {
319 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
322 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
327 amdgpu_ib_free(adev, &ib, NULL);
330 amdgpu_wb_free(adev, index);
335 * cik_dma_vm_copy_pte - update PTEs by copying them from the GART
337 * @ib: indirect buffer to fill with commands
338 * @pe: addr of the page entry
339 * @src: src addr to copy from
340 * @count: number of page entries to update
342 * Update PTEs by copying them from the GART using DMA (SI).
344 static void si_dma_vm_copy_pte(struct amdgpu_ib *ib,
345 uint64_t pe, uint64_t src,
348 unsigned bytes = count * 8;
350 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
352 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
353 ib->ptr[ib->length_dw++] = lower_32_bits(src);
354 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
355 ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff;
359 * si_dma_vm_write_pte - update PTEs by writing them manually
361 * @ib: indirect buffer to fill with commands
362 * @pe: addr of the page entry
363 * @value: dst addr to write into pe
364 * @count: number of page entries to update
365 * @incr: increase next addr by incr bytes
367 * Update PTEs by writing them manually using DMA (SI).
369 static void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
370 uint64_t value, unsigned count,
373 unsigned ndw = count * 2;
375 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
376 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
377 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
378 for (; ndw > 0; ndw -= 2) {
379 ib->ptr[ib->length_dw++] = lower_32_bits(value);
380 ib->ptr[ib->length_dw++] = upper_32_bits(value);
386 * si_dma_vm_set_pte_pde - update the page tables using sDMA
388 * @ib: indirect buffer to fill with commands
389 * @pe: addr of the page entry
390 * @addr: dst addr to write into pe
391 * @count: number of page entries to update
392 * @incr: increase next addr by incr bytes
393 * @flags: access flags
395 * Update the page tables using sDMA (CIK).
397 static void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib,
399 uint64_t addr, unsigned count,
400 uint32_t incr, uint32_t flags)
410 if (flags & AMDGPU_PTE_VALID)
415 /* for physically contiguous pages (vram) */
416 ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
417 ib->ptr[ib->length_dw++] = pe; /* dst addr */
418 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
419 ib->ptr[ib->length_dw++] = flags; /* mask */
420 ib->ptr[ib->length_dw++] = 0;
421 ib->ptr[ib->length_dw++] = value; /* value */
422 ib->ptr[ib->length_dw++] = upper_32_bits(value);
423 ib->ptr[ib->length_dw++] = incr; /* increment size */
424 ib->ptr[ib->length_dw++] = 0;
426 addr += (ndw / 2) * incr;
432 * si_dma_pad_ib - pad the IB to the required number of dw
434 * @ib: indirect buffer to fill with padding
437 static void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
439 while (ib->length_dw & 0x7)
440 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
444 * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
446 * @ring: amdgpu_ring pointer
448 * Make sure all previous operations are completed (CIK).
450 static void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
452 uint32_t seq = ring->fence_drv.sync_seq;
453 uint64_t addr = ring->fence_drv.gpu_addr;
456 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) |
457 (1 << 27)); /* Poll memory */
458 amdgpu_ring_write(ring, lower_32_bits(addr));
459 amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */
460 amdgpu_ring_write(ring, 0xffffffff); /* mask */
461 amdgpu_ring_write(ring, seq); /* value */
462 amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */
466 * si_dma_ring_emit_vm_flush - cik vm flush using sDMA
468 * @ring: amdgpu_ring pointer
469 * @vm: amdgpu_vm pointer
471 * Update the page table base and flush the VM TLB
474 static void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring,
475 unsigned vm_id, uint64_t pd_addr)
477 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
479 amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
481 amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
482 amdgpu_ring_write(ring, pd_addr >> 12);
484 /* bits 0-7 are the VM contexts0-7 */
485 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
486 amdgpu_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST));
487 amdgpu_ring_write(ring, 1 << vm_id);
489 /* wait for invalidate to complete */
490 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0));
491 amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
492 amdgpu_ring_write(ring, 0xff << 16); /* retry */
493 amdgpu_ring_write(ring, 1 << vm_id); /* mask */
494 amdgpu_ring_write(ring, 0); /* value */
495 amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */
498 static int si_dma_early_init(void *handle)
500 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
502 adev->sdma.num_instances = 2;
504 si_dma_set_ring_funcs(adev);
505 si_dma_set_buffer_funcs(adev);
506 si_dma_set_vm_pte_funcs(adev);
507 si_dma_set_irq_funcs(adev);
512 static int si_dma_sw_init(void *handle)
514 struct amdgpu_ring *ring;
516 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
518 /* DMA0 trap event */
519 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
523 /* DMA1 trap event */
524 r = amdgpu_irq_add_id(adev, 244, &adev->sdma.trap_irq_1);
528 for (i = 0; i < adev->sdma.num_instances; i++) {
529 ring = &adev->sdma.instance[i].ring;
530 ring->ring_obj = NULL;
531 ring->use_doorbell = false;
532 sprintf(ring->name, "sdma%d", i);
533 r = amdgpu_ring_init(adev, ring, 1024,
534 &adev->sdma.trap_irq,
536 AMDGPU_SDMA_IRQ_TRAP0 :
537 AMDGPU_SDMA_IRQ_TRAP1);
545 static int si_dma_sw_fini(void *handle)
547 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
550 for (i = 0; i < adev->sdma.num_instances; i++)
551 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
556 static int si_dma_hw_init(void *handle)
558 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
560 return si_dma_start(adev);
563 static int si_dma_hw_fini(void *handle)
565 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
572 static int si_dma_suspend(void *handle)
574 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
576 return si_dma_hw_fini(adev);
579 static int si_dma_resume(void *handle)
581 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
583 return si_dma_hw_init(adev);
586 static bool si_dma_is_idle(void *handle)
588 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
589 u32 tmp = RREG32(SRBM_STATUS2);
591 if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK))
597 static int si_dma_wait_for_idle(void *handle)
600 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
602 for (i = 0; i < adev->usec_timeout; i++) {
603 if (si_dma_is_idle(handle))
610 static int si_dma_soft_reset(void *handle)
612 DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n");
616 static int si_dma_set_trap_irq_state(struct amdgpu_device *adev,
617 struct amdgpu_irq_src *src,
619 enum amdgpu_interrupt_state state)
624 case AMDGPU_SDMA_IRQ_TRAP0:
626 case AMDGPU_IRQ_STATE_DISABLE:
627 sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
628 sdma_cntl &= ~TRAP_ENABLE;
629 WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
631 case AMDGPU_IRQ_STATE_ENABLE:
632 sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
633 sdma_cntl |= TRAP_ENABLE;
634 WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
640 case AMDGPU_SDMA_IRQ_TRAP1:
642 case AMDGPU_IRQ_STATE_DISABLE:
643 sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
644 sdma_cntl &= ~TRAP_ENABLE;
645 WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
647 case AMDGPU_IRQ_STATE_ENABLE:
648 sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
649 sdma_cntl |= TRAP_ENABLE;
650 WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
662 static int si_dma_process_trap_irq(struct amdgpu_device *adev,
663 struct amdgpu_irq_src *source,
664 struct amdgpu_iv_entry *entry)
666 amdgpu_fence_process(&adev->sdma.instance[0].ring);
671 static int si_dma_process_trap_irq_1(struct amdgpu_device *adev,
672 struct amdgpu_irq_src *source,
673 struct amdgpu_iv_entry *entry)
675 amdgpu_fence_process(&adev->sdma.instance[1].ring);
680 static int si_dma_process_illegal_inst_irq(struct amdgpu_device *adev,
681 struct amdgpu_irq_src *source,
682 struct amdgpu_iv_entry *entry)
684 DRM_ERROR("Illegal instruction in SDMA command stream\n");
685 schedule_work(&adev->reset_work);
689 static int si_dma_set_clockgating_state(void *handle,
690 enum amd_clockgating_state state)
692 u32 orig, data, offset;
695 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
697 enable = (state == AMD_CG_STATE_GATE) ? true : false;
699 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
700 for (i = 0; i < adev->sdma.num_instances; i++) {
702 offset = DMA0_REGISTER_OFFSET;
704 offset = DMA1_REGISTER_OFFSET;
705 orig = data = RREG32(DMA_POWER_CNTL + offset);
706 data &= ~MEM_POWER_OVERRIDE;
708 WREG32(DMA_POWER_CNTL + offset, data);
709 WREG32(DMA_CLK_CTRL + offset, 0x00000100);
712 for (i = 0; i < adev->sdma.num_instances; i++) {
714 offset = DMA0_REGISTER_OFFSET;
716 offset = DMA1_REGISTER_OFFSET;
717 orig = data = RREG32(DMA_POWER_CNTL + offset);
718 data |= MEM_POWER_OVERRIDE;
720 WREG32(DMA_POWER_CNTL + offset, data);
722 orig = data = RREG32(DMA_CLK_CTRL + offset);
725 WREG32(DMA_CLK_CTRL + offset, data);
732 static int si_dma_set_powergating_state(void *handle,
733 enum amd_powergating_state state)
737 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
739 WREG32(DMA_PGFSM_WRITE, 0x00002000);
740 WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
742 for (tmp = 0; tmp < 5; tmp++)
743 WREG32(DMA_PGFSM_WRITE, 0);
748 static const struct amd_ip_funcs si_dma_ip_funcs = {
750 .early_init = si_dma_early_init,
752 .sw_init = si_dma_sw_init,
753 .sw_fini = si_dma_sw_fini,
754 .hw_init = si_dma_hw_init,
755 .hw_fini = si_dma_hw_fini,
756 .suspend = si_dma_suspend,
757 .resume = si_dma_resume,
758 .is_idle = si_dma_is_idle,
759 .wait_for_idle = si_dma_wait_for_idle,
760 .soft_reset = si_dma_soft_reset,
761 .set_clockgating_state = si_dma_set_clockgating_state,
762 .set_powergating_state = si_dma_set_powergating_state,
765 static const struct amdgpu_ring_funcs si_dma_ring_funcs = {
766 .type = AMDGPU_RING_TYPE_SDMA,
768 .nop = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0),
769 .get_rptr = si_dma_ring_get_rptr,
770 .get_wptr = si_dma_ring_get_wptr,
771 .set_wptr = si_dma_ring_set_wptr,
773 3 + /* si_dma_ring_emit_hdp_flush */
774 3 + /* si_dma_ring_emit_hdp_invalidate */
775 6 + /* si_dma_ring_emit_pipeline_sync */
776 12 + /* si_dma_ring_emit_vm_flush */
777 9 + 9 + 9, /* si_dma_ring_emit_fence x3 for user fence, vm fence */
778 .emit_ib_size = 7 + 3, /* si_dma_ring_emit_ib */
779 .emit_ib = si_dma_ring_emit_ib,
780 .emit_fence = si_dma_ring_emit_fence,
781 .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync,
782 .emit_vm_flush = si_dma_ring_emit_vm_flush,
783 .emit_hdp_flush = si_dma_ring_emit_hdp_flush,
784 .emit_hdp_invalidate = si_dma_ring_emit_hdp_invalidate,
785 .test_ring = si_dma_ring_test_ring,
786 .test_ib = si_dma_ring_test_ib,
787 .insert_nop = amdgpu_ring_insert_nop,
788 .pad_ib = si_dma_ring_pad_ib,
791 static void si_dma_set_ring_funcs(struct amdgpu_device *adev)
795 for (i = 0; i < adev->sdma.num_instances; i++)
796 adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs;
799 static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = {
800 .set = si_dma_set_trap_irq_state,
801 .process = si_dma_process_trap_irq,
804 static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs_1 = {
805 .set = si_dma_set_trap_irq_state,
806 .process = si_dma_process_trap_irq_1,
809 static const struct amdgpu_irq_src_funcs si_dma_illegal_inst_irq_funcs = {
810 .process = si_dma_process_illegal_inst_irq,
813 static void si_dma_set_irq_funcs(struct amdgpu_device *adev)
815 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
816 adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs;
817 adev->sdma.trap_irq_1.funcs = &si_dma_trap_irq_funcs_1;
818 adev->sdma.illegal_inst_irq.funcs = &si_dma_illegal_inst_irq_funcs;
822 * si_dma_emit_copy_buffer - copy buffer using the sDMA engine
824 * @ring: amdgpu_ring structure holding ring information
825 * @src_offset: src GPU address
826 * @dst_offset: dst GPU address
827 * @byte_count: number of bytes to xfer
829 * Copy GPU buffers using the DMA engine (VI).
830 * Used by the amdgpu ttm implementation to move pages if
831 * registered as the asic copy callback.
833 static void si_dma_emit_copy_buffer(struct amdgpu_ib *ib,
838 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
839 1, 0, 0, byte_count);
840 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
841 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
842 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff;
843 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff;
847 * si_dma_emit_fill_buffer - fill buffer using the sDMA engine
849 * @ring: amdgpu_ring structure holding ring information
850 * @src_data: value to write to buffer
851 * @dst_offset: dst GPU address
852 * @byte_count: number of bytes to xfer
854 * Fill GPU buffers using the DMA engine (VI).
856 static void si_dma_emit_fill_buffer(struct amdgpu_ib *ib,
861 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL,
862 0, 0, 0, byte_count / 4);
863 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
864 ib->ptr[ib->length_dw++] = src_data;
865 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16;
869 static const struct amdgpu_buffer_funcs si_dma_buffer_funcs = {
870 .copy_max_bytes = 0xffff8,
872 .emit_copy_buffer = si_dma_emit_copy_buffer,
874 .fill_max_bytes = 0xffff8,
876 .emit_fill_buffer = si_dma_emit_fill_buffer,
879 static void si_dma_set_buffer_funcs(struct amdgpu_device *adev)
881 if (adev->mman.buffer_funcs == NULL) {
882 adev->mman.buffer_funcs = &si_dma_buffer_funcs;
883 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
887 static const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = {
888 .copy_pte = si_dma_vm_copy_pte,
889 .write_pte = si_dma_vm_write_pte,
890 .set_pte_pde = si_dma_vm_set_pte_pde,
893 static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev)
897 if (adev->vm_manager.vm_pte_funcs == NULL) {
898 adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs;
899 for (i = 0; i < adev->sdma.num_instances; i++)
900 adev->vm_manager.vm_pte_rings[i] =
901 &adev->sdma.instance[i].ring;
903 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
907 const struct amdgpu_ip_block_version si_dma_ip_block =
909 .type = AMD_IP_BLOCK_TYPE_SDMA,
913 .funcs = &si_dma_ip_funcs,