2 * Copyright 2011 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
31 #include <linux/firmware.h>
32 #include <linux/module.h>
37 #include "amdgpu_pm.h"
38 #include "amdgpu_uvd.h"
40 #include "uvd/uvd_4_2_d.h"
42 /* 1 second timeout */
43 #define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
45 /* Firmware versions for VI */
46 #define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
47 #define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
48 #define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
49 #define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
51 /* Polaris10/11 firmware version */
52 #define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
55 #ifdef CONFIG_DRM_AMDGPU_CIK
56 #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
57 #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
58 #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
59 #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
60 #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
62 #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
63 #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
64 #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
65 #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
66 #define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
67 #define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
70 * amdgpu_uvd_cs_ctx - Command submission parser context
72 * Used for emulating virtual memory support on UVD 4.2.
74 struct amdgpu_uvd_cs_ctx {
75 struct amdgpu_cs_parser *parser;
77 unsigned data0, data1;
81 /* does the IB has a msg command */
84 /* minimum buffer sizes */
88 #ifdef CONFIG_DRM_AMDGPU_CIK
89 MODULE_FIRMWARE(FIRMWARE_BONAIRE);
90 MODULE_FIRMWARE(FIRMWARE_KABINI);
91 MODULE_FIRMWARE(FIRMWARE_KAVERI);
92 MODULE_FIRMWARE(FIRMWARE_HAWAII);
93 MODULE_FIRMWARE(FIRMWARE_MULLINS);
95 MODULE_FIRMWARE(FIRMWARE_TONGA);
96 MODULE_FIRMWARE(FIRMWARE_CARRIZO);
97 MODULE_FIRMWARE(FIRMWARE_FIJI);
98 MODULE_FIRMWARE(FIRMWARE_STONEY);
99 MODULE_FIRMWARE(FIRMWARE_POLARIS10);
100 MODULE_FIRMWARE(FIRMWARE_POLARIS11);
102 static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
104 int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
106 struct amdgpu_ring *ring;
107 struct amd_sched_rq *rq;
108 unsigned long bo_size;
110 const struct common_firmware_header *hdr;
111 unsigned version_major, version_minor, family_id;
114 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
116 switch (adev->asic_type) {
117 #ifdef CONFIG_DRM_AMDGPU_CIK
119 fw_name = FIRMWARE_BONAIRE;
122 fw_name = FIRMWARE_KABINI;
125 fw_name = FIRMWARE_KAVERI;
128 fw_name = FIRMWARE_HAWAII;
131 fw_name = FIRMWARE_MULLINS;
135 fw_name = FIRMWARE_TONGA;
138 fw_name = FIRMWARE_FIJI;
141 fw_name = FIRMWARE_CARRIZO;
144 fw_name = FIRMWARE_STONEY;
147 fw_name = FIRMWARE_POLARIS10;
150 fw_name = FIRMWARE_POLARIS11;
156 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
158 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
163 r = amdgpu_ucode_validate(adev->uvd.fw);
165 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
167 release_firmware(adev->uvd.fw);
172 /* Set the default UVD handles that the firmware can handle */
173 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
175 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
176 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
177 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
178 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
179 DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
180 version_major, version_minor, family_id);
183 * Limit the number of UVD handles depending on microcode major
184 * and minor versions. The firmware version which has 40 UVD
185 * instances support is 1.80. So all subsequent versions should
186 * also have the same support.
188 if ((version_major > 0x01) ||
189 ((version_major == 0x01) && (version_minor >= 0x50)))
190 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
192 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
195 if ((adev->asic_type == CHIP_POLARIS10 ||
196 adev->asic_type == CHIP_POLARIS11) &&
197 (adev->uvd.fw_version < FW_1_66_16))
198 DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
199 version_major, version_minor);
201 bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
202 + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
203 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
204 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
205 AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.vcpu_bo,
206 &adev->uvd.gpu_addr, &adev->uvd.cpu_addr);
208 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
212 ring = &adev->uvd.ring;
213 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
214 r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
215 rq, amdgpu_sched_jobs);
217 DRM_ERROR("Failed setting up UVD run queue.\n");
221 for (i = 0; i < adev->uvd.max_handles; ++i) {
222 atomic_set(&adev->uvd.handles[i], 0);
223 adev->uvd.filp[i] = NULL;
226 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
227 if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
228 adev->uvd.address_64_bit = true;
230 switch (adev->asic_type) {
232 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
235 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
238 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
241 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
244 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
250 int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
252 kfree(adev->uvd.saved_bo);
254 amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
256 amdgpu_bo_free_kernel(&adev->uvd.vcpu_bo,
258 (void **)&adev->uvd.cpu_addr);
260 amdgpu_ring_fini(&adev->uvd.ring);
262 release_firmware(adev->uvd.fw);
267 int amdgpu_uvd_suspend(struct amdgpu_device *adev)
273 if (adev->uvd.vcpu_bo == NULL)
276 for (i = 0; i < adev->uvd.max_handles; ++i)
277 if (atomic_read(&adev->uvd.handles[i]))
280 if (i == AMDGPU_MAX_UVD_HANDLES)
283 cancel_delayed_work_sync(&adev->uvd.idle_work);
285 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
286 ptr = adev->uvd.cpu_addr;
288 adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
289 if (!adev->uvd.saved_bo)
292 memcpy_fromio(adev->uvd.saved_bo, ptr, size);
297 int amdgpu_uvd_resume(struct amdgpu_device *adev)
302 if (adev->uvd.vcpu_bo == NULL)
305 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
306 ptr = adev->uvd.cpu_addr;
308 if (adev->uvd.saved_bo != NULL) {
309 memcpy_toio(ptr, adev->uvd.saved_bo, size);
310 kfree(adev->uvd.saved_bo);
311 adev->uvd.saved_bo = NULL;
313 const struct common_firmware_header *hdr;
316 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
317 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
318 memcpy_toio(adev->uvd.cpu_addr, adev->uvd.fw->data + offset,
319 le32_to_cpu(hdr->ucode_size_bytes));
320 size -= le32_to_cpu(hdr->ucode_size_bytes);
321 ptr += le32_to_cpu(hdr->ucode_size_bytes);
322 memset_io(ptr, 0, size);
328 void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
330 struct amdgpu_ring *ring = &adev->uvd.ring;
333 for (i = 0; i < adev->uvd.max_handles; ++i) {
334 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
335 if (handle != 0 && adev->uvd.filp[i] == filp) {
336 struct dma_fence *fence;
338 r = amdgpu_uvd_get_destroy_msg(ring, handle,
341 DRM_ERROR("Error destroying UVD (%d)!\n", r);
345 dma_fence_wait(fence, false);
346 dma_fence_put(fence);
348 adev->uvd.filp[i] = NULL;
349 atomic_set(&adev->uvd.handles[i], 0);
354 static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
357 for (i = 0; i < abo->placement.num_placement; ++i) {
358 abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
359 abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
363 static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
368 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
369 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
370 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
376 * amdgpu_uvd_cs_pass1 - first parsing round
378 * @ctx: UVD parser context
380 * Make sure UVD message and feedback buffers are in VRAM and
381 * nobody is violating an 256MB boundary.
383 static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
385 struct amdgpu_bo_va_mapping *mapping;
386 struct amdgpu_bo *bo;
388 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
391 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
392 if (mapping == NULL) {
393 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
397 if (!ctx->parser->adev->uvd.address_64_bit) {
398 /* check if it's a message or feedback command */
399 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
400 if (cmd == 0x0 || cmd == 0x3) {
401 /* yes, force it into VRAM */
402 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
403 amdgpu_ttm_placement_from_domain(bo, domain);
405 amdgpu_uvd_force_into_uvd_segment(bo);
407 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
414 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
416 * @msg: pointer to message structure
417 * @buf_sizes: returned buffer sizes
419 * Peek into the decode message and calculate the necessary buffer sizes.
421 static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
422 unsigned buf_sizes[])
424 unsigned stream_type = msg[4];
425 unsigned width = msg[6];
426 unsigned height = msg[7];
427 unsigned dpb_size = msg[9];
428 unsigned pitch = msg[28];
429 unsigned level = msg[57];
431 unsigned width_in_mb = width / 16;
432 unsigned height_in_mb = ALIGN(height / 16, 2);
433 unsigned fs_in_mb = width_in_mb * height_in_mb;
435 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
436 unsigned min_ctx_size = ~0;
438 image_size = width * height;
439 image_size += image_size / 2;
440 image_size = ALIGN(image_size, 1024);
442 switch (stream_type) {
446 num_dpb_buffer = 8100 / fs_in_mb;
449 num_dpb_buffer = 18000 / fs_in_mb;
452 num_dpb_buffer = 20480 / fs_in_mb;
455 num_dpb_buffer = 32768 / fs_in_mb;
458 num_dpb_buffer = 34816 / fs_in_mb;
461 num_dpb_buffer = 110400 / fs_in_mb;
464 num_dpb_buffer = 184320 / fs_in_mb;
467 num_dpb_buffer = 184320 / fs_in_mb;
471 if (num_dpb_buffer > 17)
474 /* reference picture buffer */
475 min_dpb_size = image_size * num_dpb_buffer;
477 /* macroblock context buffer */
478 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
480 /* IT surface buffer */
481 min_dpb_size += width_in_mb * height_in_mb * 32;
486 /* reference picture buffer */
487 min_dpb_size = image_size * 3;
490 min_dpb_size += width_in_mb * height_in_mb * 128;
492 /* IT surface buffer */
493 min_dpb_size += width_in_mb * 64;
495 /* DB surface buffer */
496 min_dpb_size += width_in_mb * 128;
499 tmp = max(width_in_mb, height_in_mb);
500 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
505 /* reference picture buffer */
506 min_dpb_size = image_size * 3;
511 /* reference picture buffer */
512 min_dpb_size = image_size * 3;
515 min_dpb_size += width_in_mb * height_in_mb * 64;
517 /* IT surface buffer */
518 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
521 case 7: /* H264 Perf */
524 num_dpb_buffer = 8100 / fs_in_mb;
527 num_dpb_buffer = 18000 / fs_in_mb;
530 num_dpb_buffer = 20480 / fs_in_mb;
533 num_dpb_buffer = 32768 / fs_in_mb;
536 num_dpb_buffer = 34816 / fs_in_mb;
539 num_dpb_buffer = 110400 / fs_in_mb;
542 num_dpb_buffer = 184320 / fs_in_mb;
545 num_dpb_buffer = 184320 / fs_in_mb;
549 if (num_dpb_buffer > 17)
552 /* reference picture buffer */
553 min_dpb_size = image_size * num_dpb_buffer;
555 if (!adev->uvd.use_ctx_buf){
556 /* macroblock context buffer */
558 width_in_mb * height_in_mb * num_dpb_buffer * 192;
560 /* IT surface buffer */
561 min_dpb_size += width_in_mb * height_in_mb * 32;
563 /* macroblock context buffer */
565 width_in_mb * height_in_mb * num_dpb_buffer * 192;
570 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
571 image_size = ALIGN(image_size, 256);
573 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
574 min_dpb_size = image_size * num_dpb_buffer;
575 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
576 * 16 * num_dpb_buffer + 52 * 1024;
580 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
585 DRM_ERROR("Invalid UVD decoding target pitch!\n");
589 if (dpb_size < min_dpb_size) {
590 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
591 dpb_size, min_dpb_size);
595 buf_sizes[0x1] = dpb_size;
596 buf_sizes[0x2] = image_size;
597 buf_sizes[0x4] = min_ctx_size;
602 * amdgpu_uvd_cs_msg - handle UVD message
604 * @ctx: UVD parser context
605 * @bo: buffer object containing the message
606 * @offset: offset into the buffer object
608 * Peek into the UVD message and extract the session id.
609 * Make sure that we don't open up to many sessions.
611 static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
612 struct amdgpu_bo *bo, unsigned offset)
614 struct amdgpu_device *adev = ctx->parser->adev;
615 int32_t *msg, msg_type, handle;
621 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
625 r = amdgpu_bo_kmap(bo, &ptr);
627 DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
637 DRM_ERROR("Invalid UVD handle!\n");
643 /* it's a create msg, calc image size (width * height) */
644 amdgpu_bo_kunmap(bo);
646 /* try to alloc a new handle */
647 for (i = 0; i < adev->uvd.max_handles; ++i) {
648 if (atomic_read(&adev->uvd.handles[i]) == handle) {
649 DRM_ERROR("Handle 0x%x already in use!\n", handle);
653 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
654 adev->uvd.filp[i] = ctx->parser->filp;
659 DRM_ERROR("No more free UVD handles!\n");
663 /* it's a decode msg, calc buffer sizes */
664 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
665 amdgpu_bo_kunmap(bo);
669 /* validate the handle */
670 for (i = 0; i < adev->uvd.max_handles; ++i) {
671 if (atomic_read(&adev->uvd.handles[i]) == handle) {
672 if (adev->uvd.filp[i] != ctx->parser->filp) {
673 DRM_ERROR("UVD handle collision detected!\n");
680 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
684 /* it's a destroy msg, free the handle */
685 for (i = 0; i < adev->uvd.max_handles; ++i)
686 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
687 amdgpu_bo_kunmap(bo);
691 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
699 * amdgpu_uvd_cs_pass2 - second parsing round
701 * @ctx: UVD parser context
703 * Patch buffer addresses, make sure buffer sizes are correct.
705 static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
707 struct amdgpu_bo_va_mapping *mapping;
708 struct amdgpu_bo *bo;
711 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
714 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
715 if (mapping == NULL) {
716 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
720 start = amdgpu_bo_gpu_offset(bo);
722 end = (mapping->it.last + 1 - mapping->it.start);
723 end = end * AMDGPU_GPU_PAGE_SIZE + start;
725 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
728 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
729 lower_32_bits(start));
730 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
731 upper_32_bits(start));
733 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
735 if ((end - start) < ctx->buf_sizes[cmd]) {
736 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
737 (unsigned)(end - start),
738 ctx->buf_sizes[cmd]);
742 } else if (cmd == 0x206) {
743 if ((end - start) < ctx->buf_sizes[4]) {
744 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
745 (unsigned)(end - start),
749 } else if ((cmd != 0x100) && (cmd != 0x204)) {
750 DRM_ERROR("invalid UVD command %X!\n", cmd);
754 if (!ctx->parser->adev->uvd.address_64_bit) {
755 if ((start >> 28) != ((end - 1) >> 28)) {
756 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
761 if ((cmd == 0 || cmd == 0x3) &&
762 (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
763 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
770 ctx->has_msg_cmd = true;
771 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
774 } else if (!ctx->has_msg_cmd) {
775 DRM_ERROR("Message needed before other commands are send!\n");
783 * amdgpu_uvd_cs_reg - parse register writes
785 * @ctx: UVD parser context
786 * @cb: callback function
788 * Parse the register writes, call cb on each complete command.
790 static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
791 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
793 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
797 for (i = 0; i <= ctx->count; ++i) {
798 unsigned reg = ctx->reg + i;
800 if (ctx->idx >= ib->length_dw) {
801 DRM_ERROR("Register command after end of CS!\n");
806 case mmUVD_GPCOM_VCPU_DATA0:
807 ctx->data0 = ctx->idx;
809 case mmUVD_GPCOM_VCPU_DATA1:
810 ctx->data1 = ctx->idx;
812 case mmUVD_GPCOM_VCPU_CMD:
817 case mmUVD_ENGINE_CNTL:
821 DRM_ERROR("Invalid reg 0x%X!\n", reg);
830 * amdgpu_uvd_cs_packets - parse UVD packets
832 * @ctx: UVD parser context
833 * @cb: callback function
835 * Parse the command stream packets.
837 static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
838 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
840 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
843 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
844 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
845 unsigned type = CP_PACKET_GET_TYPE(cmd);
848 ctx->reg = CP_PACKET0_GET_REG(cmd);
849 ctx->count = CP_PACKET_GET_COUNT(cmd);
850 r = amdgpu_uvd_cs_reg(ctx, cb);
858 DRM_ERROR("Unknown packet type %d !\n", type);
866 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
868 * @parser: Command submission parser context
870 * Parse the command stream, patch in addresses as necessary.
872 int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
874 struct amdgpu_uvd_cs_ctx ctx = {};
875 unsigned buf_sizes[] = {
877 [0x00000001] = 0xFFFFFFFF,
878 [0x00000002] = 0xFFFFFFFF,
880 [0x00000004] = 0xFFFFFFFF,
882 struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
885 parser->job->vm = NULL;
886 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
888 if (ib->length_dw % 16) {
889 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
894 r = amdgpu_cs_sysvm_access_required(parser);
899 ctx.buf_sizes = buf_sizes;
902 /* first round only required on chips without UVD 64 bit address support */
903 if (!parser->adev->uvd.address_64_bit) {
904 /* first round, make sure the buffers are actually in the UVD segment */
905 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
910 /* second round, patch buffer addresses into the command stream */
911 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
915 if (!ctx.has_msg_cmd) {
916 DRM_ERROR("UVD-IBs need a msg command!\n");
923 static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
924 bool direct, struct dma_fence **fence)
926 struct ttm_validate_buffer tv;
927 struct ww_acquire_ctx ticket;
928 struct list_head head;
929 struct amdgpu_job *job;
930 struct amdgpu_ib *ib;
931 struct dma_fence *f = NULL;
932 struct amdgpu_device *adev = ring->adev;
936 memset(&tv, 0, sizeof(tv));
939 INIT_LIST_HEAD(&head);
940 list_add(&tv.head, &head);
942 r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
946 if (!ring->adev->uvd.address_64_bit) {
947 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
948 amdgpu_uvd_force_into_uvd_segment(bo);
951 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
955 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
960 addr = amdgpu_bo_gpu_offset(bo);
961 ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
963 ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
964 ib->ptr[3] = addr >> 32;
965 ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
967 for (i = 6; i < 16; i += 2) {
968 ib->ptr[i] = PACKET0(mmUVD_NO_OP, 0);
974 r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
975 job->fence = dma_fence_get(f);
979 amdgpu_job_free(job);
981 r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
982 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
987 ttm_eu_fence_buffer_objects(&ticket, &head, f);
990 *fence = dma_fence_get(f);
991 amdgpu_bo_unref(&bo);
997 amdgpu_job_free(job);
1000 ttm_eu_backoff_reservation(&ticket, &head);
1004 /* multiple fence commands without any stream commands in between can
1005 crash the vcpu so just try to emmit a dummy create/destroy msg to
1007 int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
1008 struct dma_fence **fence)
1010 struct amdgpu_device *adev = ring->adev;
1011 struct amdgpu_bo *bo;
1015 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
1016 AMDGPU_GEM_DOMAIN_VRAM,
1017 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1018 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
1023 r = amdgpu_bo_reserve(bo, false);
1025 amdgpu_bo_unref(&bo);
1029 r = amdgpu_bo_kmap(bo, (void **)&msg);
1031 amdgpu_bo_unreserve(bo);
1032 amdgpu_bo_unref(&bo);
1036 /* stitch together an UVD create msg */
1037 msg[0] = cpu_to_le32(0x00000de4);
1038 msg[1] = cpu_to_le32(0x00000000);
1039 msg[2] = cpu_to_le32(handle);
1040 msg[3] = cpu_to_le32(0x00000000);
1041 msg[4] = cpu_to_le32(0x00000000);
1042 msg[5] = cpu_to_le32(0x00000000);
1043 msg[6] = cpu_to_le32(0x00000000);
1044 msg[7] = cpu_to_le32(0x00000780);
1045 msg[8] = cpu_to_le32(0x00000440);
1046 msg[9] = cpu_to_le32(0x00000000);
1047 msg[10] = cpu_to_le32(0x01b37000);
1048 for (i = 11; i < 1024; ++i)
1049 msg[i] = cpu_to_le32(0x0);
1051 amdgpu_bo_kunmap(bo);
1052 amdgpu_bo_unreserve(bo);
1054 return amdgpu_uvd_send_msg(ring, bo, true, fence);
1057 int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
1058 bool direct, struct dma_fence **fence)
1060 struct amdgpu_device *adev = ring->adev;
1061 struct amdgpu_bo *bo;
1065 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
1066 AMDGPU_GEM_DOMAIN_VRAM,
1067 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1068 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
1073 r = amdgpu_bo_reserve(bo, false);
1075 amdgpu_bo_unref(&bo);
1079 r = amdgpu_bo_kmap(bo, (void **)&msg);
1081 amdgpu_bo_unreserve(bo);
1082 amdgpu_bo_unref(&bo);
1086 /* stitch together an UVD destroy msg */
1087 msg[0] = cpu_to_le32(0x00000de4);
1088 msg[1] = cpu_to_le32(0x00000002);
1089 msg[2] = cpu_to_le32(handle);
1090 msg[3] = cpu_to_le32(0x00000000);
1091 for (i = 4; i < 1024; ++i)
1092 msg[i] = cpu_to_le32(0x0);
1094 amdgpu_bo_kunmap(bo);
1095 amdgpu_bo_unreserve(bo);
1097 return amdgpu_uvd_send_msg(ring, bo, direct, fence);
1100 static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1102 struct amdgpu_device *adev =
1103 container_of(work, struct amdgpu_device, uvd.idle_work.work);
1104 unsigned fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
1107 if (adev->pm.dpm_enabled) {
1108 amdgpu_dpm_enable_uvd(adev, false);
1110 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1113 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1117 void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
1119 struct amdgpu_device *adev = ring->adev;
1120 bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
1123 if (adev->pm.dpm_enabled) {
1124 amdgpu_dpm_enable_uvd(adev, true);
1126 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
1131 void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1133 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1137 * amdgpu_uvd_ring_test_ib - test ib execution
1139 * @ring: amdgpu_ring pointer
1141 * Test if we can successfully execute an IB
1143 int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1145 struct dma_fence *fence;
1148 r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
1150 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
1154 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
1156 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
1160 r = dma_fence_wait_timeout(fence, false, timeout);
1162 DRM_ERROR("amdgpu: IB test timed out.\n");
1165 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
1167 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
1171 dma_fence_put(fence);