2 * drivers/mtd/nand/gpio.c
4 * Updated, and converted to generic GPIO based driver by Russell King.
7 * Based on 2.4 version by Mark Whittaker
9 * © 2004 Simtec Electronics
11 * Device driver for NAND flash that uses a memory mapped interface to
12 * read/write the NAND commands and data, and GPIO pins for control signals
13 * (the DT binding refers to this as "GPIO assisted NAND flash")
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
21 #include <linux/kernel.h>
22 #include <linux/err.h>
23 #include <linux/slab.h>
24 #include <linux/module.h>
25 #include <linux/platform_device.h>
26 #include <linux/gpio.h>
28 #include <linux/mtd/mtd.h>
29 #include <linux/mtd/nand.h>
30 #include <linux/mtd/partitions.h>
31 #include <linux/mtd/nand-gpio.h>
33 #include <linux/of_address.h>
34 #include <linux/of_gpio.h>
37 void __iomem *io_sync;
38 struct nand_chip nand_chip;
39 struct gpio_nand_platdata plat;
42 static inline struct gpiomtd *gpio_nand_getpriv(struct mtd_info *mtd)
44 return container_of(mtd_to_nand(mtd), struct gpiomtd, nand_chip);
51 * Make sure the GPIO state changes occur in-order with writes to NAND
53 * Needed on PXA due to bus-reordering within the SoC itself (see section on
54 * I/O ordering in PXA manual (section 2.3, p35)
56 static void gpio_nand_dosync(struct gpiomtd *gpiomtd)
60 if (gpiomtd->io_sync) {
62 * Linux memory barriers don't cater for what's required here.
63 * What's required is what's here - a read from a separate
64 * region with a dependency on that read.
66 tmp = readl(gpiomtd->io_sync);
67 asm volatile("mov %1, %0\n" : "=r" (tmp) : "r" (tmp));
71 static inline void gpio_nand_dosync(struct gpiomtd *gpiomtd) {}
74 static void gpio_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
76 struct gpiomtd *gpiomtd = gpio_nand_getpriv(mtd);
78 gpio_nand_dosync(gpiomtd);
80 if (ctrl & NAND_CTRL_CHANGE) {
81 gpio_set_value(gpiomtd->plat.gpio_nce, !(ctrl & NAND_NCE));
82 gpio_set_value(gpiomtd->plat.gpio_cle, !!(ctrl & NAND_CLE));
83 gpio_set_value(gpiomtd->plat.gpio_ale, !!(ctrl & NAND_ALE));
84 gpio_nand_dosync(gpiomtd);
86 if (cmd == NAND_CMD_NONE)
89 writeb(cmd, gpiomtd->nand_chip.IO_ADDR_W);
90 gpio_nand_dosync(gpiomtd);
93 static int gpio_nand_devready(struct mtd_info *mtd)
95 struct gpiomtd *gpiomtd = gpio_nand_getpriv(mtd);
97 return gpio_get_value(gpiomtd->plat.gpio_rdy);
101 static const struct of_device_id gpio_nand_id_table[] = {
102 { .compatible = "gpio-control-nand" },
105 MODULE_DEVICE_TABLE(of, gpio_nand_id_table);
107 static int gpio_nand_get_config_of(const struct device *dev,
108 struct gpio_nand_platdata *plat)
115 if (!of_property_read_u32(dev->of_node, "bank-width", &val)) {
117 plat->options |= NAND_BUSWIDTH_16;
118 } else if (val != 1) {
119 dev_err(dev, "invalid bank-width %u\n", val);
124 plat->gpio_rdy = of_get_gpio(dev->of_node, 0);
125 plat->gpio_nce = of_get_gpio(dev->of_node, 1);
126 plat->gpio_ale = of_get_gpio(dev->of_node, 2);
127 plat->gpio_cle = of_get_gpio(dev->of_node, 3);
128 plat->gpio_nwp = of_get_gpio(dev->of_node, 4);
130 if (!of_property_read_u32(dev->of_node, "chip-delay", &val))
131 plat->chip_delay = val;
136 static struct resource *gpio_nand_get_io_sync_of(struct platform_device *pdev)
141 if (of_property_read_u64(pdev->dev.of_node,
142 "gpio-control-nand,io-sync-reg", &addr))
145 r = devm_kzalloc(&pdev->dev, sizeof(*r), GFP_KERNEL);
150 r->end = r->start + 0x3;
151 r->flags = IORESOURCE_MEM;
155 #else /* CONFIG_OF */
156 static inline int gpio_nand_get_config_of(const struct device *dev,
157 struct gpio_nand_platdata *plat)
162 static inline struct resource *
163 gpio_nand_get_io_sync_of(struct platform_device *pdev)
167 #endif /* CONFIG_OF */
169 static inline int gpio_nand_get_config(const struct device *dev,
170 struct gpio_nand_platdata *plat)
172 int ret = gpio_nand_get_config_of(dev, plat);
177 if (dev_get_platdata(dev)) {
178 memcpy(plat, dev_get_platdata(dev), sizeof(*plat));
185 static inline struct resource *
186 gpio_nand_get_io_sync(struct platform_device *pdev)
188 struct resource *r = gpio_nand_get_io_sync_of(pdev);
193 return platform_get_resource(pdev, IORESOURCE_MEM, 1);
196 static int gpio_nand_remove(struct platform_device *pdev)
198 struct gpiomtd *gpiomtd = platform_get_drvdata(pdev);
200 nand_release(nand_to_mtd(&gpiomtd->nand_chip));
202 if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
203 gpio_set_value(gpiomtd->plat.gpio_nwp, 0);
204 gpio_set_value(gpiomtd->plat.gpio_nce, 1);
209 static int gpio_nand_probe(struct platform_device *pdev)
211 struct gpiomtd *gpiomtd;
212 struct nand_chip *chip;
213 struct mtd_info *mtd;
214 struct resource *res;
217 if (!pdev->dev.of_node && !dev_get_platdata(&pdev->dev))
220 gpiomtd = devm_kzalloc(&pdev->dev, sizeof(*gpiomtd), GFP_KERNEL);
224 chip = &gpiomtd->nand_chip;
226 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
227 chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
228 if (IS_ERR(chip->IO_ADDR_R))
229 return PTR_ERR(chip->IO_ADDR_R);
231 res = gpio_nand_get_io_sync(pdev);
233 gpiomtd->io_sync = devm_ioremap_resource(&pdev->dev, res);
234 if (IS_ERR(gpiomtd->io_sync))
235 return PTR_ERR(gpiomtd->io_sync);
238 ret = gpio_nand_get_config(&pdev->dev, &gpiomtd->plat);
242 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_nce, "NAND NCE");
245 gpio_direction_output(gpiomtd->plat.gpio_nce, 1);
247 if (gpio_is_valid(gpiomtd->plat.gpio_nwp)) {
248 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_nwp,
254 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_ale, "NAND ALE");
257 gpio_direction_output(gpiomtd->plat.gpio_ale, 0);
259 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_cle, "NAND CLE");
262 gpio_direction_output(gpiomtd->plat.gpio_cle, 0);
264 if (gpio_is_valid(gpiomtd->plat.gpio_rdy)) {
265 ret = devm_gpio_request(&pdev->dev, gpiomtd->plat.gpio_rdy,
269 gpio_direction_input(gpiomtd->plat.gpio_rdy);
270 chip->dev_ready = gpio_nand_devready;
273 nand_set_flash_node(chip, pdev->dev.of_node);
274 chip->IO_ADDR_W = chip->IO_ADDR_R;
275 chip->ecc.mode = NAND_ECC_SOFT;
276 chip->ecc.algo = NAND_ECC_HAMMING;
277 chip->options = gpiomtd->plat.options;
278 chip->chip_delay = gpiomtd->plat.chip_delay;
279 chip->cmd_ctrl = gpio_nand_cmd_ctrl;
281 mtd = nand_to_mtd(chip);
282 mtd->dev.parent = &pdev->dev;
284 platform_set_drvdata(pdev, gpiomtd);
286 if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
287 gpio_direction_output(gpiomtd->plat.gpio_nwp, 1);
289 if (nand_scan(mtd, 1)) {
294 if (gpiomtd->plat.adjust_parts)
295 gpiomtd->plat.adjust_parts(&gpiomtd->plat, mtd->size);
297 ret = mtd_device_register(mtd, gpiomtd->plat.parts,
298 gpiomtd->plat.num_parts);
303 if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
304 gpio_set_value(gpiomtd->plat.gpio_nwp, 0);
309 static struct platform_driver gpio_nand_driver = {
310 .probe = gpio_nand_probe,
311 .remove = gpio_nand_remove,
314 .of_match_table = of_match_ptr(gpio_nand_id_table),
318 module_platform_driver(gpio_nand_driver);
320 MODULE_LICENSE("GPL");
322 MODULE_DESCRIPTION("GPIO NAND Driver");