2 * Copyright (c) 2014 MediaTek Inc.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
15 #include <drm/drm_atomic_helper.h>
16 #include <drm/drm_crtc.h>
17 #include <drm/drm_crtc_helper.h>
18 #include <drm/drm_edid.h>
19 #include <linux/arm-smccc.h>
20 #include <linux/clk.h>
21 #include <linux/delay.h>
22 #include <linux/hdmi.h>
23 #include <linux/i2c.h>
25 #include <linux/kernel.h>
26 #include <linux/mfd/syscon.h>
27 #include <linux/of_platform.h>
29 #include <linux/of_gpio.h>
30 #include <linux/of_graph.h>
31 #include <linux/phy/phy.h>
32 #include <linux/platform_device.h>
33 #include <linux/regmap.h>
34 #include <sound/hdmi-codec.h>
37 #include "mtk_hdmi_regs.h"
41 enum mtk_hdmi_clk_id {
42 MTK_HDMI_CLK_HDMI_PIXEL,
43 MTK_HDMI_CLK_HDMI_PLL,
44 MTK_HDMI_CLK_AUD_BCLK,
45 MTK_HDMI_CLK_AUD_SPDIF,
49 enum hdmi_aud_input_type {
50 HDMI_AUD_INPUT_I2S = 0,
54 enum hdmi_aud_i2s_fmt {
55 HDMI_I2S_MODE_RJT_24BIT = 0,
56 HDMI_I2S_MODE_RJT_16BIT,
57 HDMI_I2S_MODE_LJT_24BIT,
58 HDMI_I2S_MODE_LJT_16BIT,
59 HDMI_I2S_MODE_I2S_24BIT,
60 HDMI_I2S_MODE_I2S_16BIT
73 enum hdmi_aud_channel_type {
74 HDMI_AUD_CHAN_TYPE_1_0 = 0,
75 HDMI_AUD_CHAN_TYPE_1_1,
76 HDMI_AUD_CHAN_TYPE_2_0,
77 HDMI_AUD_CHAN_TYPE_2_1,
78 HDMI_AUD_CHAN_TYPE_3_0,
79 HDMI_AUD_CHAN_TYPE_3_1,
80 HDMI_AUD_CHAN_TYPE_4_0,
81 HDMI_AUD_CHAN_TYPE_4_1,
82 HDMI_AUD_CHAN_TYPE_5_0,
83 HDMI_AUD_CHAN_TYPE_5_1,
84 HDMI_AUD_CHAN_TYPE_6_0,
85 HDMI_AUD_CHAN_TYPE_6_1,
86 HDMI_AUD_CHAN_TYPE_7_0,
87 HDMI_AUD_CHAN_TYPE_7_1,
88 HDMI_AUD_CHAN_TYPE_3_0_LRS,
89 HDMI_AUD_CHAN_TYPE_3_1_LRS,
90 HDMI_AUD_CHAN_TYPE_4_0_CLRS,
91 HDMI_AUD_CHAN_TYPE_4_1_CLRS,
92 HDMI_AUD_CHAN_TYPE_6_1_CS,
93 HDMI_AUD_CHAN_TYPE_6_1_CH,
94 HDMI_AUD_CHAN_TYPE_6_1_OH,
95 HDMI_AUD_CHAN_TYPE_6_1_CHR,
96 HDMI_AUD_CHAN_TYPE_7_1_LH_RH,
97 HDMI_AUD_CHAN_TYPE_7_1_LSR_RSR,
98 HDMI_AUD_CHAN_TYPE_7_1_LC_RC,
99 HDMI_AUD_CHAN_TYPE_7_1_LW_RW,
100 HDMI_AUD_CHAN_TYPE_7_1_LSD_RSD,
101 HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS,
102 HDMI_AUD_CHAN_TYPE_7_1_LHS_RHS,
103 HDMI_AUD_CHAN_TYPE_7_1_CS_CH,
104 HDMI_AUD_CHAN_TYPE_7_1_CS_OH,
105 HDMI_AUD_CHAN_TYPE_7_1_CS_CHR,
106 HDMI_AUD_CHAN_TYPE_7_1_CH_OH,
107 HDMI_AUD_CHAN_TYPE_7_1_CH_CHR,
108 HDMI_AUD_CHAN_TYPE_7_1_OH_CHR,
109 HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS_LSR_RSR,
110 HDMI_AUD_CHAN_TYPE_6_0_CS,
111 HDMI_AUD_CHAN_TYPE_6_0_CH,
112 HDMI_AUD_CHAN_TYPE_6_0_OH,
113 HDMI_AUD_CHAN_TYPE_6_0_CHR,
114 HDMI_AUD_CHAN_TYPE_7_0_LH_RH,
115 HDMI_AUD_CHAN_TYPE_7_0_LSR_RSR,
116 HDMI_AUD_CHAN_TYPE_7_0_LC_RC,
117 HDMI_AUD_CHAN_TYPE_7_0_LW_RW,
118 HDMI_AUD_CHAN_TYPE_7_0_LSD_RSD,
119 HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS,
120 HDMI_AUD_CHAN_TYPE_7_0_LHS_RHS,
121 HDMI_AUD_CHAN_TYPE_7_0_CS_CH,
122 HDMI_AUD_CHAN_TYPE_7_0_CS_OH,
123 HDMI_AUD_CHAN_TYPE_7_0_CS_CHR,
124 HDMI_AUD_CHAN_TYPE_7_0_CH_OH,
125 HDMI_AUD_CHAN_TYPE_7_0_CH_CHR,
126 HDMI_AUD_CHAN_TYPE_7_0_OH_CHR,
127 HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS_LSR_RSR,
128 HDMI_AUD_CHAN_TYPE_8_0_LH_RH_CS,
129 HDMI_AUD_CHAN_TYPE_UNKNOWN = 0xFF
132 enum hdmi_aud_channel_swap_type {
134 HDMI_AUD_SWAP_LFE_CC,
136 HDMI_AUD_SWAP_RLS_RRS,
137 HDMI_AUD_SWAP_LR_STATUS,
140 struct hdmi_audio_param {
141 enum hdmi_audio_coding_type aud_codec;
142 enum hdmi_audio_sample_size aud_sampe_size;
143 enum hdmi_aud_input_type aud_input_type;
144 enum hdmi_aud_i2s_fmt aud_i2s_fmt;
145 enum hdmi_aud_mclk aud_mclk;
146 enum hdmi_aud_channel_type aud_input_chan_type;
147 struct hdmi_codec_params codec_params;
151 struct drm_bridge bridge;
152 struct drm_connector conn;
155 struct device *cec_dev;
156 struct i2c_adapter *ddc_adpt;
157 struct clk *clk[MTK_HDMI_CLK_COUNT];
158 struct drm_display_mode mode;
166 struct regmap *sys_regmap;
167 unsigned int sys_offset;
169 enum hdmi_colorspace csp;
170 struct hdmi_audio_param aud_param;
176 static inline struct mtk_hdmi *hdmi_ctx_from_bridge(struct drm_bridge *b)
178 return container_of(b, struct mtk_hdmi, bridge);
181 static inline struct mtk_hdmi *hdmi_ctx_from_conn(struct drm_connector *c)
183 return container_of(c, struct mtk_hdmi, conn);
186 static u32 mtk_hdmi_read(struct mtk_hdmi *hdmi, u32 offset)
188 return readl(hdmi->regs + offset);
191 static void mtk_hdmi_write(struct mtk_hdmi *hdmi, u32 offset, u32 val)
193 writel(val, hdmi->regs + offset);
196 static void mtk_hdmi_clear_bits(struct mtk_hdmi *hdmi, u32 offset, u32 bits)
198 void __iomem *reg = hdmi->regs + offset;
206 static void mtk_hdmi_set_bits(struct mtk_hdmi *hdmi, u32 offset, u32 bits)
208 void __iomem *reg = hdmi->regs + offset;
216 static void mtk_hdmi_mask(struct mtk_hdmi *hdmi, u32 offset, u32 val, u32 mask)
218 void __iomem *reg = hdmi->regs + offset;
222 tmp = (tmp & ~mask) | (val & mask);
226 static void mtk_hdmi_hw_vid_black(struct mtk_hdmi *hdmi, bool black)
228 mtk_hdmi_mask(hdmi, VIDEO_CFG_4, black ? GEN_RGB : NORMAL_PATH,
232 static void mtk_hdmi_hw_make_reg_writable(struct mtk_hdmi *hdmi, bool enable)
234 struct arm_smccc_res res;
237 * MT8173 HDMI hardware has an output control bit to enable/disable HDMI
238 * output. This bit can only be controlled in ARM supervisor mode.
239 * The ARM trusted firmware provides an API for the HDMI driver to set
240 * this control bit to enable HDMI output in supervisor mode.
242 arm_smccc_smc(MTK_SIP_SET_AUTHORIZED_SECURE_REG, 0x14000904, 0x80000000,
243 0, 0, 0, 0, 0, &res);
245 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
246 HDMI_PCLK_FREE_RUN, enable ? HDMI_PCLK_FREE_RUN : 0);
247 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
248 HDMI_ON | ANLG_ON, enable ? (HDMI_ON | ANLG_ON) : 0);
251 static void mtk_hdmi_hw_1p4_version_enable(struct mtk_hdmi *hdmi, bool enable)
253 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
254 HDMI2P0_EN, enable ? 0 : HDMI2P0_EN);
257 static void mtk_hdmi_hw_aud_mute(struct mtk_hdmi *hdmi)
259 mtk_hdmi_set_bits(hdmi, GRL_AUDIO_CFG, AUDIO_ZERO);
262 static void mtk_hdmi_hw_aud_unmute(struct mtk_hdmi *hdmi)
264 mtk_hdmi_clear_bits(hdmi, GRL_AUDIO_CFG, AUDIO_ZERO);
267 static void mtk_hdmi_hw_reset(struct mtk_hdmi *hdmi)
269 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
271 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
273 mtk_hdmi_clear_bits(hdmi, GRL_CFG3, CFG3_CONTROL_PACKET_DELAY);
274 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG1C,
278 static void mtk_hdmi_hw_enable_notice(struct mtk_hdmi *hdmi, bool enable_notice)
280 mtk_hdmi_mask(hdmi, GRL_CFG2, enable_notice ? CFG2_NOTICE_EN : 0,
284 static void mtk_hdmi_hw_write_int_mask(struct mtk_hdmi *hdmi, u32 int_mask)
286 mtk_hdmi_write(hdmi, GRL_INT_MASK, int_mask);
289 static void mtk_hdmi_hw_enable_dvi_mode(struct mtk_hdmi *hdmi, bool enable)
291 mtk_hdmi_mask(hdmi, GRL_CFG1, enable ? CFG1_DVI : 0, CFG1_DVI);
294 static void mtk_hdmi_hw_send_info_frame(struct mtk_hdmi *hdmi, u8 *buffer,
297 u32 ctrl_reg = GRL_CTRL;
300 enum hdmi_infoframe_type frame_type;
304 int ctrl_frame_en = 0;
306 frame_type = *buffer;
317 "frame_type:0x%x,frame_ver:0x%x,frame_len:0x%x,checksum:0x%x\n",
318 frame_type, frame_ver, frame_len, checksum);
320 switch (frame_type) {
321 case HDMI_INFOFRAME_TYPE_AVI:
322 ctrl_frame_en = CTRL_AVI_EN;
325 case HDMI_INFOFRAME_TYPE_SPD:
326 ctrl_frame_en = CTRL_SPD_EN;
329 case HDMI_INFOFRAME_TYPE_AUDIO:
330 ctrl_frame_en = CTRL_AUDIO_EN;
333 case HDMI_INFOFRAME_TYPE_VENDOR:
334 ctrl_frame_en = VS_EN;
335 ctrl_reg = GRL_ACP_ISRC_CTRL;
338 mtk_hdmi_clear_bits(hdmi, ctrl_reg, ctrl_frame_en);
339 mtk_hdmi_write(hdmi, GRL_INFOFRM_TYPE, frame_type);
340 mtk_hdmi_write(hdmi, GRL_INFOFRM_VER, frame_ver);
341 mtk_hdmi_write(hdmi, GRL_INFOFRM_LNG, frame_len);
343 mtk_hdmi_write(hdmi, GRL_IFM_PORT, checksum);
344 for (i = 0; i < frame_len; i++)
345 mtk_hdmi_write(hdmi, GRL_IFM_PORT, frame_data[i]);
347 mtk_hdmi_set_bits(hdmi, ctrl_reg, ctrl_frame_en);
350 static void mtk_hdmi_hw_send_aud_packet(struct mtk_hdmi *hdmi, bool enable)
352 mtk_hdmi_mask(hdmi, GRL_SHIFT_R2, enable ? 0 : AUDIO_PACKET_OFF,
356 static void mtk_hdmi_hw_config_sys(struct mtk_hdmi *hdmi)
358 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
359 HDMI_OUT_FIFO_EN | MHL_MODE_ON, 0);
360 usleep_range(2000, 4000);
361 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
362 HDMI_OUT_FIFO_EN | MHL_MODE_ON, HDMI_OUT_FIFO_EN);
365 static void mtk_hdmi_hw_set_deep_color_mode(struct mtk_hdmi *hdmi)
367 regmap_update_bits(hdmi->sys_regmap, hdmi->sys_offset + HDMI_SYS_CFG20,
368 DEEP_COLOR_MODE_MASK | DEEP_COLOR_EN,
372 static void mtk_hdmi_hw_send_av_mute(struct mtk_hdmi *hdmi)
374 mtk_hdmi_clear_bits(hdmi, GRL_CFG4, CTRL_AVMUTE);
375 usleep_range(2000, 4000);
376 mtk_hdmi_set_bits(hdmi, GRL_CFG4, CTRL_AVMUTE);
379 static void mtk_hdmi_hw_send_av_unmute(struct mtk_hdmi *hdmi)
381 mtk_hdmi_mask(hdmi, GRL_CFG4, CFG4_AV_UNMUTE_EN,
382 CFG4_AV_UNMUTE_EN | CFG4_AV_UNMUTE_SET);
383 usleep_range(2000, 4000);
384 mtk_hdmi_mask(hdmi, GRL_CFG4, CFG4_AV_UNMUTE_SET,
385 CFG4_AV_UNMUTE_EN | CFG4_AV_UNMUTE_SET);
388 static void mtk_hdmi_hw_ncts_enable(struct mtk_hdmi *hdmi, bool on)
390 mtk_hdmi_mask(hdmi, GRL_CTS_CTRL, on ? 0 : CTS_CTRL_SOFT,
394 static void mtk_hdmi_hw_ncts_auto_write_enable(struct mtk_hdmi *hdmi,
397 mtk_hdmi_mask(hdmi, GRL_CTS_CTRL, enable ? NCTS_WRI_ANYTIME : 0,
401 static void mtk_hdmi_hw_msic_setting(struct mtk_hdmi *hdmi,
402 struct drm_display_mode *mode)
404 mtk_hdmi_clear_bits(hdmi, GRL_CFG4, CFG4_MHL_MODE);
406 if (mode->flags & DRM_MODE_FLAG_INTERLACE &&
407 mode->clock == 74250 &&
408 mode->vdisplay == 1080)
409 mtk_hdmi_clear_bits(hdmi, GRL_CFG2, CFG2_MHL_DE_SEL);
411 mtk_hdmi_set_bits(hdmi, GRL_CFG2, CFG2_MHL_DE_SEL);
414 static void mtk_hdmi_hw_aud_set_channel_swap(struct mtk_hdmi *hdmi,
415 enum hdmi_aud_channel_swap_type swap)
420 case HDMI_AUD_SWAP_LR:
423 case HDMI_AUD_SWAP_LFE_CC:
424 swap_bit = LFE_CC_SWAP;
426 case HDMI_AUD_SWAP_LSRS:
427 swap_bit = LSRS_SWAP;
429 case HDMI_AUD_SWAP_RLS_RRS:
430 swap_bit = RLS_RRS_SWAP;
432 case HDMI_AUD_SWAP_LR_STATUS:
433 swap_bit = LR_STATUS_SWAP;
436 swap_bit = LFE_CC_SWAP;
439 mtk_hdmi_mask(hdmi, GRL_CH_SWAP, swap_bit, 0xff);
442 static void mtk_hdmi_hw_aud_set_bit_num(struct mtk_hdmi *hdmi,
443 enum hdmi_audio_sample_size bit_num)
448 case HDMI_AUDIO_SAMPLE_SIZE_16:
451 case HDMI_AUDIO_SAMPLE_SIZE_20:
454 case HDMI_AUDIO_SAMPLE_SIZE_24:
455 case HDMI_AUDIO_SAMPLE_SIZE_STREAM:
460 mtk_hdmi_mask(hdmi, GRL_AOUT_CFG, val, AOUT_BNUM_SEL_MASK);
463 static void mtk_hdmi_hw_aud_set_i2s_fmt(struct mtk_hdmi *hdmi,
464 enum hdmi_aud_i2s_fmt i2s_fmt)
468 val = mtk_hdmi_read(hdmi, GRL_CFG0);
469 val &= ~(CFG0_W_LENGTH_MASK | CFG0_I2S_MODE_MASK);
472 case HDMI_I2S_MODE_RJT_24BIT:
473 val |= CFG0_I2S_MODE_RTJ | CFG0_W_LENGTH_24BIT;
475 case HDMI_I2S_MODE_RJT_16BIT:
476 val |= CFG0_I2S_MODE_RTJ | CFG0_W_LENGTH_16BIT;
478 case HDMI_I2S_MODE_LJT_24BIT:
480 val |= CFG0_I2S_MODE_LTJ | CFG0_W_LENGTH_24BIT;
482 case HDMI_I2S_MODE_LJT_16BIT:
483 val |= CFG0_I2S_MODE_LTJ | CFG0_W_LENGTH_16BIT;
485 case HDMI_I2S_MODE_I2S_24BIT:
486 val |= CFG0_I2S_MODE_I2S | CFG0_W_LENGTH_24BIT;
488 case HDMI_I2S_MODE_I2S_16BIT:
489 val |= CFG0_I2S_MODE_I2S | CFG0_W_LENGTH_16BIT;
492 mtk_hdmi_write(hdmi, GRL_CFG0, val);
495 static void mtk_hdmi_hw_audio_config(struct mtk_hdmi *hdmi, bool dst)
497 const u8 mask = HIGH_BIT_RATE | DST_NORMAL_DOUBLE | SACD_DST | DSD_SEL;
500 /* Disable high bitrate, set DST packet normal/double */
501 mtk_hdmi_clear_bits(hdmi, GRL_AOUT_CFG, HIGH_BIT_RATE_PACKET_ALIGN);
504 val = DST_NORMAL_DOUBLE | SACD_DST;
508 mtk_hdmi_mask(hdmi, GRL_AUDIO_CFG, val, mask);
511 static void mtk_hdmi_hw_aud_set_i2s_chan_num(struct mtk_hdmi *hdmi,
512 enum hdmi_aud_channel_type channel_type,
515 unsigned int ch_switch;
518 ch_switch = CH_SWITCH(7, 7) | CH_SWITCH(6, 6) |
519 CH_SWITCH(5, 5) | CH_SWITCH(4, 4) |
520 CH_SWITCH(3, 3) | CH_SWITCH(1, 2) |
521 CH_SWITCH(2, 1) | CH_SWITCH(0, 0);
523 if (channel_count == 2) {
524 i2s_uv = I2S_UV_CH_EN(0);
525 } else if (channel_count == 3 || channel_count == 4) {
526 if (channel_count == 4 &&
527 (channel_type == HDMI_AUD_CHAN_TYPE_3_0_LRS ||
528 channel_type == HDMI_AUD_CHAN_TYPE_4_0))
529 i2s_uv = I2S_UV_CH_EN(2) | I2S_UV_CH_EN(0);
531 i2s_uv = I2S_UV_CH_EN(3) | I2S_UV_CH_EN(2);
532 } else if (channel_count == 6 || channel_count == 5) {
533 if (channel_count == 6 &&
534 channel_type != HDMI_AUD_CHAN_TYPE_5_1 &&
535 channel_type != HDMI_AUD_CHAN_TYPE_4_1_CLRS) {
536 i2s_uv = I2S_UV_CH_EN(3) | I2S_UV_CH_EN(2) |
537 I2S_UV_CH_EN(1) | I2S_UV_CH_EN(0);
539 i2s_uv = I2S_UV_CH_EN(2) | I2S_UV_CH_EN(1) |
542 } else if (channel_count == 8 || channel_count == 7) {
543 i2s_uv = I2S_UV_CH_EN(3) | I2S_UV_CH_EN(2) |
544 I2S_UV_CH_EN(1) | I2S_UV_CH_EN(0);
546 i2s_uv = I2S_UV_CH_EN(0);
549 mtk_hdmi_write(hdmi, GRL_CH_SW0, ch_switch & 0xff);
550 mtk_hdmi_write(hdmi, GRL_CH_SW1, (ch_switch >> 8) & 0xff);
551 mtk_hdmi_write(hdmi, GRL_CH_SW2, (ch_switch >> 16) & 0xff);
552 mtk_hdmi_write(hdmi, GRL_I2S_UV, i2s_uv);
555 static void mtk_hdmi_hw_aud_set_input_type(struct mtk_hdmi *hdmi,
556 enum hdmi_aud_input_type input_type)
560 val = mtk_hdmi_read(hdmi, GRL_CFG1);
561 if (input_type == HDMI_AUD_INPUT_I2S &&
562 (val & CFG1_SPDIF) == CFG1_SPDIF) {
564 } else if (input_type == HDMI_AUD_INPUT_SPDIF &&
565 (val & CFG1_SPDIF) == 0) {
568 mtk_hdmi_write(hdmi, GRL_CFG1, val);
571 static void mtk_hdmi_hw_aud_set_channel_status(struct mtk_hdmi *hdmi,
576 for (i = 0; i < 5; i++) {
577 mtk_hdmi_write(hdmi, GRL_I2S_C_STA0 + i * 4, channel_status[i]);
578 mtk_hdmi_write(hdmi, GRL_L_STATUS_0 + i * 4, channel_status[i]);
579 mtk_hdmi_write(hdmi, GRL_R_STATUS_0 + i * 4, channel_status[i]);
581 for (; i < 24; i++) {
582 mtk_hdmi_write(hdmi, GRL_L_STATUS_0 + i * 4, 0);
583 mtk_hdmi_write(hdmi, GRL_R_STATUS_0 + i * 4, 0);
587 static void mtk_hdmi_hw_aud_src_reenable(struct mtk_hdmi *hdmi)
591 val = mtk_hdmi_read(hdmi, GRL_MIX_CTRL);
592 if (val & MIX_CTRL_SRC_EN) {
593 val &= ~MIX_CTRL_SRC_EN;
594 mtk_hdmi_write(hdmi, GRL_MIX_CTRL, val);
595 usleep_range(255, 512);
596 val |= MIX_CTRL_SRC_EN;
597 mtk_hdmi_write(hdmi, GRL_MIX_CTRL, val);
601 static void mtk_hdmi_hw_aud_src_disable(struct mtk_hdmi *hdmi)
605 val = mtk_hdmi_read(hdmi, GRL_MIX_CTRL);
606 val &= ~MIX_CTRL_SRC_EN;
607 mtk_hdmi_write(hdmi, GRL_MIX_CTRL, val);
608 mtk_hdmi_write(hdmi, GRL_SHIFT_L1, 0x00);
611 static void mtk_hdmi_hw_aud_set_mclk(struct mtk_hdmi *hdmi,
612 enum hdmi_aud_mclk mclk)
616 val = mtk_hdmi_read(hdmi, GRL_CFG5);
617 val &= CFG5_CD_RATIO_MASK;
620 case HDMI_AUD_MCLK_128FS:
623 case HDMI_AUD_MCLK_256FS:
626 case HDMI_AUD_MCLK_384FS:
629 case HDMI_AUD_MCLK_512FS:
632 case HDMI_AUD_MCLK_768FS:
639 mtk_hdmi_write(hdmi, GRL_CFG5, val);
647 /* Recommended N values from HDMI specification, tables 7-1 to 7-3 */
648 static const struct hdmi_acr_n hdmi_rec_n_table[] = {
649 /* Clock, N: 32kHz 44.1kHz 48kHz */
650 { 25175, { 4576, 7007, 6864 } },
651 { 74176, { 11648, 17836, 11648 } },
652 { 148352, { 11648, 8918, 5824 } },
653 { 296703, { 5824, 4459, 5824 } },
654 { 297000, { 3072, 4704, 5120 } },
655 { 0, { 4096, 6272, 6144 } }, /* all other TMDS clocks */
659 * hdmi_recommended_n() - Return N value recommended by HDMI specification
660 * @freq: audio sample rate in Hz
661 * @clock: rounded TMDS clock in kHz
663 static unsigned int hdmi_recommended_n(unsigned int freq, unsigned int clock)
665 const struct hdmi_acr_n *recommended;
668 for (i = 0; i < ARRAY_SIZE(hdmi_rec_n_table) - 1; i++) {
669 if (clock == hdmi_rec_n_table[i].clock)
672 recommended = hdmi_rec_n_table + i;
676 return recommended->n[0];
678 return recommended->n[1];
680 return recommended->n[2];
682 return recommended->n[1] * 2;
684 return recommended->n[2] * 2;
686 return recommended->n[1] * 4;
688 return recommended->n[2] * 4;
690 return (128 * freq) / 1000;
694 static unsigned int hdmi_mode_clock_to_hz(unsigned int clock)
698 return 25174825; /* 25.2/1.001 MHz */
700 return 74175824; /* 74.25/1.001 MHz */
702 return 148351648; /* 148.5/1.001 MHz */
704 return 296703297; /* 297/1.001 MHz */
710 static unsigned int hdmi_expected_cts(unsigned int audio_sample_rate,
711 unsigned int tmds_clock, unsigned int n)
713 return DIV_ROUND_CLOSEST_ULL((u64)hdmi_mode_clock_to_hz(tmds_clock) * n,
714 128 * audio_sample_rate);
717 static void do_hdmi_hw_aud_set_ncts(struct mtk_hdmi *hdmi, unsigned int n,
720 unsigned char val[NCTS_BYTES];
723 mtk_hdmi_write(hdmi, GRL_NCTS, 0);
724 mtk_hdmi_write(hdmi, GRL_NCTS, 0);
725 mtk_hdmi_write(hdmi, GRL_NCTS, 0);
726 memset(val, 0, sizeof(val));
728 val[0] = (cts >> 24) & 0xff;
729 val[1] = (cts >> 16) & 0xff;
730 val[2] = (cts >> 8) & 0xff;
733 val[4] = (n >> 16) & 0xff;
734 val[5] = (n >> 8) & 0xff;
737 for (i = 0; i < NCTS_BYTES; i++)
738 mtk_hdmi_write(hdmi, GRL_NCTS, val[i]);
741 static void mtk_hdmi_hw_aud_set_ncts(struct mtk_hdmi *hdmi,
742 unsigned int sample_rate,
747 n = hdmi_recommended_n(sample_rate, clock);
748 cts = hdmi_expected_cts(sample_rate, clock, n);
750 dev_dbg(hdmi->dev, "%s: sample_rate=%u, clock=%d, cts=%u, n=%u\n",
751 __func__, sample_rate, clock, n, cts);
753 mtk_hdmi_mask(hdmi, DUMMY_304, AUDIO_I2S_NCTS_SEL_64,
755 do_hdmi_hw_aud_set_ncts(hdmi, n, cts);
758 static u8 mtk_hdmi_aud_get_chnl_count(enum hdmi_aud_channel_type channel_type)
760 switch (channel_type) {
761 case HDMI_AUD_CHAN_TYPE_1_0:
762 case HDMI_AUD_CHAN_TYPE_1_1:
763 case HDMI_AUD_CHAN_TYPE_2_0:
765 case HDMI_AUD_CHAN_TYPE_2_1:
766 case HDMI_AUD_CHAN_TYPE_3_0:
768 case HDMI_AUD_CHAN_TYPE_3_1:
769 case HDMI_AUD_CHAN_TYPE_4_0:
770 case HDMI_AUD_CHAN_TYPE_3_0_LRS:
772 case HDMI_AUD_CHAN_TYPE_4_1:
773 case HDMI_AUD_CHAN_TYPE_5_0:
774 case HDMI_AUD_CHAN_TYPE_3_1_LRS:
775 case HDMI_AUD_CHAN_TYPE_4_0_CLRS:
777 case HDMI_AUD_CHAN_TYPE_5_1:
778 case HDMI_AUD_CHAN_TYPE_6_0:
779 case HDMI_AUD_CHAN_TYPE_4_1_CLRS:
780 case HDMI_AUD_CHAN_TYPE_6_0_CS:
781 case HDMI_AUD_CHAN_TYPE_6_0_CH:
782 case HDMI_AUD_CHAN_TYPE_6_0_OH:
783 case HDMI_AUD_CHAN_TYPE_6_0_CHR:
785 case HDMI_AUD_CHAN_TYPE_6_1:
786 case HDMI_AUD_CHAN_TYPE_6_1_CS:
787 case HDMI_AUD_CHAN_TYPE_6_1_CH:
788 case HDMI_AUD_CHAN_TYPE_6_1_OH:
789 case HDMI_AUD_CHAN_TYPE_6_1_CHR:
790 case HDMI_AUD_CHAN_TYPE_7_0:
791 case HDMI_AUD_CHAN_TYPE_7_0_LH_RH:
792 case HDMI_AUD_CHAN_TYPE_7_0_LSR_RSR:
793 case HDMI_AUD_CHAN_TYPE_7_0_LC_RC:
794 case HDMI_AUD_CHAN_TYPE_7_0_LW_RW:
795 case HDMI_AUD_CHAN_TYPE_7_0_LSD_RSD:
796 case HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS:
797 case HDMI_AUD_CHAN_TYPE_7_0_LHS_RHS:
798 case HDMI_AUD_CHAN_TYPE_7_0_CS_CH:
799 case HDMI_AUD_CHAN_TYPE_7_0_CS_OH:
800 case HDMI_AUD_CHAN_TYPE_7_0_CS_CHR:
801 case HDMI_AUD_CHAN_TYPE_7_0_CH_OH:
802 case HDMI_AUD_CHAN_TYPE_7_0_CH_CHR:
803 case HDMI_AUD_CHAN_TYPE_7_0_OH_CHR:
804 case HDMI_AUD_CHAN_TYPE_7_0_LSS_RSS_LSR_RSR:
805 case HDMI_AUD_CHAN_TYPE_8_0_LH_RH_CS:
807 case HDMI_AUD_CHAN_TYPE_7_1:
808 case HDMI_AUD_CHAN_TYPE_7_1_LH_RH:
809 case HDMI_AUD_CHAN_TYPE_7_1_LSR_RSR:
810 case HDMI_AUD_CHAN_TYPE_7_1_LC_RC:
811 case HDMI_AUD_CHAN_TYPE_7_1_LW_RW:
812 case HDMI_AUD_CHAN_TYPE_7_1_LSD_RSD:
813 case HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS:
814 case HDMI_AUD_CHAN_TYPE_7_1_LHS_RHS:
815 case HDMI_AUD_CHAN_TYPE_7_1_CS_CH:
816 case HDMI_AUD_CHAN_TYPE_7_1_CS_OH:
817 case HDMI_AUD_CHAN_TYPE_7_1_CS_CHR:
818 case HDMI_AUD_CHAN_TYPE_7_1_CH_OH:
819 case HDMI_AUD_CHAN_TYPE_7_1_CH_CHR:
820 case HDMI_AUD_CHAN_TYPE_7_1_OH_CHR:
821 case HDMI_AUD_CHAN_TYPE_7_1_LSS_RSS_LSR_RSR:
828 static int mtk_hdmi_video_change_vpll(struct mtk_hdmi *hdmi, u32 clock)
833 /* The DPI driver already should have set TVDPLL to the correct rate */
834 ret = clk_set_rate(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL], clock);
836 dev_err(hdmi->dev, "Failed to set PLL to %u Hz: %d\n", clock,
841 rate = clk_get_rate(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL]);
843 if (DIV_ROUND_CLOSEST(rate, 1000) != DIV_ROUND_CLOSEST(clock, 1000))
844 dev_warn(hdmi->dev, "Want PLL %u Hz, got %lu Hz\n", clock,
847 dev_dbg(hdmi->dev, "Want PLL %u Hz, got %lu Hz\n", clock, rate);
849 mtk_hdmi_hw_config_sys(hdmi);
850 mtk_hdmi_hw_set_deep_color_mode(hdmi);
854 static void mtk_hdmi_video_set_display_mode(struct mtk_hdmi *hdmi,
855 struct drm_display_mode *mode)
857 mtk_hdmi_hw_reset(hdmi);
858 mtk_hdmi_hw_enable_notice(hdmi, true);
859 mtk_hdmi_hw_write_int_mask(hdmi, 0xff);
860 mtk_hdmi_hw_enable_dvi_mode(hdmi, hdmi->dvi_mode);
861 mtk_hdmi_hw_ncts_auto_write_enable(hdmi, true);
863 mtk_hdmi_hw_msic_setting(hdmi, mode);
866 static int mtk_hdmi_aud_enable_packet(struct mtk_hdmi *hdmi, bool enable)
868 mtk_hdmi_hw_send_aud_packet(hdmi, enable);
872 static int mtk_hdmi_aud_on_off_hw_ncts(struct mtk_hdmi *hdmi, bool on)
874 mtk_hdmi_hw_ncts_enable(hdmi, on);
878 static int mtk_hdmi_aud_set_input(struct mtk_hdmi *hdmi)
880 enum hdmi_aud_channel_type chan_type;
884 mtk_hdmi_hw_aud_set_channel_swap(hdmi, HDMI_AUD_SWAP_LFE_CC);
885 mtk_hdmi_set_bits(hdmi, GRL_MIX_CTRL, MIX_CTRL_FLAT);
887 if (hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_SPDIF &&
888 hdmi->aud_param.aud_codec == HDMI_AUDIO_CODING_TYPE_DST) {
889 mtk_hdmi_hw_aud_set_bit_num(hdmi, HDMI_AUDIO_SAMPLE_SIZE_24);
890 } else if (hdmi->aud_param.aud_i2s_fmt == HDMI_I2S_MODE_LJT_24BIT) {
891 hdmi->aud_param.aud_i2s_fmt = HDMI_I2S_MODE_LJT_16BIT;
894 mtk_hdmi_hw_aud_set_i2s_fmt(hdmi, hdmi->aud_param.aud_i2s_fmt);
895 mtk_hdmi_hw_aud_set_bit_num(hdmi, HDMI_AUDIO_SAMPLE_SIZE_24);
897 dst = ((hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_SPDIF) &&
898 (hdmi->aud_param.aud_codec == HDMI_AUDIO_CODING_TYPE_DST));
899 mtk_hdmi_hw_audio_config(hdmi, dst);
901 if (hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_SPDIF)
902 chan_type = HDMI_AUD_CHAN_TYPE_2_0;
904 chan_type = hdmi->aud_param.aud_input_chan_type;
905 chan_count = mtk_hdmi_aud_get_chnl_count(chan_type);
906 mtk_hdmi_hw_aud_set_i2s_chan_num(hdmi, chan_type, chan_count);
907 mtk_hdmi_hw_aud_set_input_type(hdmi, hdmi->aud_param.aud_input_type);
912 static int mtk_hdmi_aud_set_src(struct mtk_hdmi *hdmi,
913 struct drm_display_mode *display_mode)
915 unsigned int sample_rate = hdmi->aud_param.codec_params.sample_rate;
917 mtk_hdmi_aud_on_off_hw_ncts(hdmi, false);
918 mtk_hdmi_hw_aud_src_disable(hdmi);
919 mtk_hdmi_clear_bits(hdmi, GRL_CFG2, CFG2_ACLK_INV);
921 if (hdmi->aud_param.aud_input_type == HDMI_AUD_INPUT_I2S) {
922 switch (sample_rate) {
932 mtk_hdmi_hw_aud_set_mclk(hdmi, hdmi->aud_param.aud_mclk);
934 switch (sample_rate) {
942 mtk_hdmi_hw_aud_set_mclk(hdmi, HDMI_AUD_MCLK_128FS);
945 mtk_hdmi_hw_aud_set_ncts(hdmi, sample_rate, display_mode->clock);
947 mtk_hdmi_hw_aud_src_reenable(hdmi);
951 static int mtk_hdmi_aud_output_config(struct mtk_hdmi *hdmi,
952 struct drm_display_mode *display_mode)
954 mtk_hdmi_hw_aud_mute(hdmi);
955 mtk_hdmi_aud_enable_packet(hdmi, false);
957 mtk_hdmi_aud_set_input(hdmi);
958 mtk_hdmi_aud_set_src(hdmi, display_mode);
959 mtk_hdmi_hw_aud_set_channel_status(hdmi,
960 hdmi->aud_param.codec_params.iec.status);
962 usleep_range(50, 100);
964 mtk_hdmi_aud_on_off_hw_ncts(hdmi, true);
965 mtk_hdmi_aud_enable_packet(hdmi, true);
966 mtk_hdmi_hw_aud_unmute(hdmi);
970 static int mtk_hdmi_setup_avi_infoframe(struct mtk_hdmi *hdmi,
971 struct drm_display_mode *mode)
973 struct hdmi_avi_infoframe frame;
977 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
980 "Failed to get AVI infoframe from mode: %zd\n", err);
984 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
986 dev_err(hdmi->dev, "Failed to pack AVI infoframe: %zd\n", err);
990 mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
994 static int mtk_hdmi_setup_spd_infoframe(struct mtk_hdmi *hdmi,
998 struct hdmi_spd_infoframe frame;
1002 err = hdmi_spd_infoframe_init(&frame, vendor, product);
1004 dev_err(hdmi->dev, "Failed to initialize SPD infoframe: %zd\n",
1009 err = hdmi_spd_infoframe_pack(&frame, buffer, sizeof(buffer));
1011 dev_err(hdmi->dev, "Failed to pack SDP infoframe: %zd\n", err);
1015 mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1019 static int mtk_hdmi_setup_audio_infoframe(struct mtk_hdmi *hdmi)
1021 struct hdmi_audio_infoframe frame;
1025 err = hdmi_audio_infoframe_init(&frame);
1027 dev_err(hdmi->dev, "Failed to setup audio infoframe: %zd\n",
1032 frame.coding_type = HDMI_AUDIO_CODING_TYPE_STREAM;
1033 frame.sample_frequency = HDMI_AUDIO_SAMPLE_FREQUENCY_STREAM;
1034 frame.sample_size = HDMI_AUDIO_SAMPLE_SIZE_STREAM;
1035 frame.channels = mtk_hdmi_aud_get_chnl_count(
1036 hdmi->aud_param.aud_input_chan_type);
1038 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
1040 dev_err(hdmi->dev, "Failed to pack audio infoframe: %zd\n",
1045 mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1049 static int mtk_hdmi_setup_vendor_specific_infoframe(struct mtk_hdmi *hdmi,
1050 struct drm_display_mode *mode)
1052 struct hdmi_vendor_infoframe frame;
1056 err = drm_hdmi_vendor_infoframe_from_display_mode(&frame, mode);
1059 "Failed to get vendor infoframe from mode: %zd\n", err);
1063 err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
1065 dev_err(hdmi->dev, "Failed to pack vendor infoframe: %zd\n",
1070 mtk_hdmi_hw_send_info_frame(hdmi, buffer, sizeof(buffer));
1074 static int mtk_hdmi_output_init(struct mtk_hdmi *hdmi)
1076 struct hdmi_audio_param *aud_param = &hdmi->aud_param;
1078 hdmi->csp = HDMI_COLORSPACE_RGB;
1079 aud_param->aud_codec = HDMI_AUDIO_CODING_TYPE_PCM;
1080 aud_param->aud_sampe_size = HDMI_AUDIO_SAMPLE_SIZE_16;
1081 aud_param->aud_input_type = HDMI_AUD_INPUT_I2S;
1082 aud_param->aud_i2s_fmt = HDMI_I2S_MODE_I2S_24BIT;
1083 aud_param->aud_mclk = HDMI_AUD_MCLK_128FS;
1084 aud_param->aud_input_chan_type = HDMI_AUD_CHAN_TYPE_2_0;
1089 static void mtk_hdmi_audio_enable(struct mtk_hdmi *hdmi)
1091 mtk_hdmi_aud_enable_packet(hdmi, true);
1092 hdmi->audio_enable = true;
1095 static void mtk_hdmi_audio_disable(struct mtk_hdmi *hdmi)
1097 mtk_hdmi_aud_enable_packet(hdmi, false);
1098 hdmi->audio_enable = false;
1101 static int mtk_hdmi_audio_set_param(struct mtk_hdmi *hdmi,
1102 struct hdmi_audio_param *param)
1104 if (!hdmi->audio_enable) {
1105 dev_err(hdmi->dev, "hdmi audio is in disable state!\n");
1108 dev_dbg(hdmi->dev, "codec:%d, input:%d, channel:%d, fs:%d\n",
1109 param->aud_codec, param->aud_input_type,
1110 param->aud_input_chan_type, param->codec_params.sample_rate);
1111 memcpy(&hdmi->aud_param, param, sizeof(*param));
1112 return mtk_hdmi_aud_output_config(hdmi, &hdmi->mode);
1115 static int mtk_hdmi_output_set_display_mode(struct mtk_hdmi *hdmi,
1116 struct drm_display_mode *mode)
1120 mtk_hdmi_hw_vid_black(hdmi, true);
1121 mtk_hdmi_hw_aud_mute(hdmi);
1122 mtk_hdmi_hw_send_av_mute(hdmi);
1123 phy_power_off(hdmi->phy);
1125 ret = mtk_hdmi_video_change_vpll(hdmi,
1126 mode->clock * 1000);
1128 dev_err(hdmi->dev, "Failed to set vpll: %d\n", ret);
1131 mtk_hdmi_video_set_display_mode(hdmi, mode);
1133 phy_power_on(hdmi->phy);
1134 mtk_hdmi_aud_output_config(hdmi, mode);
1136 mtk_hdmi_setup_audio_infoframe(hdmi);
1137 mtk_hdmi_setup_avi_infoframe(hdmi, mode);
1138 mtk_hdmi_setup_spd_infoframe(hdmi, "mediatek", "On-chip HDMI");
1139 if (mode->flags & DRM_MODE_FLAG_3D_MASK)
1140 mtk_hdmi_setup_vendor_specific_infoframe(hdmi, mode);
1142 mtk_hdmi_hw_vid_black(hdmi, false);
1143 mtk_hdmi_hw_aud_unmute(hdmi);
1144 mtk_hdmi_hw_send_av_unmute(hdmi);
1149 static const char * const mtk_hdmi_clk_names[MTK_HDMI_CLK_COUNT] = {
1150 [MTK_HDMI_CLK_HDMI_PIXEL] = "pixel",
1151 [MTK_HDMI_CLK_HDMI_PLL] = "pll",
1152 [MTK_HDMI_CLK_AUD_BCLK] = "bclk",
1153 [MTK_HDMI_CLK_AUD_SPDIF] = "spdif",
1156 static int mtk_hdmi_get_all_clk(struct mtk_hdmi *hdmi,
1157 struct device_node *np)
1161 for (i = 0; i < ARRAY_SIZE(mtk_hdmi_clk_names); i++) {
1162 hdmi->clk[i] = of_clk_get_by_name(np,
1163 mtk_hdmi_clk_names[i]);
1164 if (IS_ERR(hdmi->clk[i]))
1165 return PTR_ERR(hdmi->clk[i]);
1170 static int mtk_hdmi_clk_enable_audio(struct mtk_hdmi *hdmi)
1174 ret = clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_AUD_BCLK]);
1178 ret = clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_AUD_SPDIF]);
1184 clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_AUD_BCLK]);
1188 static void mtk_hdmi_clk_disable_audio(struct mtk_hdmi *hdmi)
1190 clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_AUD_BCLK]);
1191 clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_AUD_SPDIF]);
1194 static enum drm_connector_status hdmi_conn_detect(struct drm_connector *conn,
1197 struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1199 return mtk_cec_hpd_high(hdmi->cec_dev) ?
1200 connector_status_connected : connector_status_disconnected;
1203 static void hdmi_conn_destroy(struct drm_connector *conn)
1205 struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1207 mtk_cec_set_hpd_event(hdmi->cec_dev, NULL, NULL);
1209 drm_connector_cleanup(conn);
1212 static int mtk_hdmi_conn_get_modes(struct drm_connector *conn)
1214 struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1218 if (!hdmi->ddc_adpt)
1221 edid = drm_get_edid(conn, hdmi->ddc_adpt);
1225 hdmi->dvi_mode = !drm_detect_monitor_audio(edid);
1227 drm_mode_connector_update_edid_property(conn, edid);
1229 ret = drm_add_edid_modes(conn, edid);
1230 drm_edid_to_eld(conn, edid);
1235 static int mtk_hdmi_conn_mode_valid(struct drm_connector *conn,
1236 struct drm_display_mode *mode)
1238 struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1240 dev_dbg(hdmi->dev, "xres=%d, yres=%d, refresh=%d, intl=%d clock=%d\n",
1241 mode->hdisplay, mode->vdisplay, mode->vrefresh,
1242 !!(mode->flags & DRM_MODE_FLAG_INTERLACE), mode->clock * 1000);
1244 if (hdmi->bridge.next) {
1245 struct drm_display_mode adjusted_mode;
1247 drm_mode_copy(&adjusted_mode, mode);
1248 if (!drm_bridge_mode_fixup(hdmi->bridge.next, mode,
1253 if (mode->clock < 27000)
1254 return MODE_CLOCK_LOW;
1255 if (mode->clock > 297000)
1256 return MODE_CLOCK_HIGH;
1258 return drm_mode_validate_size(mode, 0x1fff, 0x1fff);
1261 static struct drm_encoder *mtk_hdmi_conn_best_enc(struct drm_connector *conn)
1263 struct mtk_hdmi *hdmi = hdmi_ctx_from_conn(conn);
1265 return hdmi->bridge.encoder;
1268 static const struct drm_connector_funcs mtk_hdmi_connector_funcs = {
1269 .dpms = drm_atomic_helper_connector_dpms,
1270 .detect = hdmi_conn_detect,
1271 .fill_modes = drm_helper_probe_single_connector_modes,
1272 .destroy = hdmi_conn_destroy,
1273 .reset = drm_atomic_helper_connector_reset,
1274 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1275 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1278 static const struct drm_connector_helper_funcs
1279 mtk_hdmi_connector_helper_funcs = {
1280 .get_modes = mtk_hdmi_conn_get_modes,
1281 .mode_valid = mtk_hdmi_conn_mode_valid,
1282 .best_encoder = mtk_hdmi_conn_best_enc,
1285 static void mtk_hdmi_hpd_event(bool hpd, struct device *dev)
1287 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1289 if (hdmi && hdmi->bridge.encoder && hdmi->bridge.encoder->dev)
1290 drm_helper_hpd_irq_event(hdmi->bridge.encoder->dev);
1297 static int mtk_hdmi_bridge_attach(struct drm_bridge *bridge)
1299 struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1302 ret = drm_connector_init(bridge->encoder->dev, &hdmi->conn,
1303 &mtk_hdmi_connector_funcs,
1304 DRM_MODE_CONNECTOR_HDMIA);
1306 dev_err(hdmi->dev, "Failed to initialize connector: %d\n", ret);
1309 drm_connector_helper_add(&hdmi->conn, &mtk_hdmi_connector_helper_funcs);
1311 hdmi->conn.polled = DRM_CONNECTOR_POLL_HPD;
1312 hdmi->conn.interlace_allowed = true;
1313 hdmi->conn.doublescan_allowed = false;
1315 ret = drm_mode_connector_attach_encoder(&hdmi->conn,
1319 "Failed to attach connector to encoder: %d\n", ret);
1324 bridge->next->encoder = bridge->encoder;
1325 ret = drm_bridge_attach(bridge->encoder->dev, bridge->next);
1328 "Failed to attach external bridge: %d\n", ret);
1333 mtk_cec_set_hpd_event(hdmi->cec_dev, mtk_hdmi_hpd_event, hdmi->dev);
1338 static bool mtk_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1339 const struct drm_display_mode *mode,
1340 struct drm_display_mode *adjusted_mode)
1345 static void mtk_hdmi_bridge_disable(struct drm_bridge *bridge)
1347 struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1352 phy_power_off(hdmi->phy);
1353 clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_HDMI_PIXEL]);
1354 clk_disable_unprepare(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL]);
1356 hdmi->enabled = false;
1359 static void mtk_hdmi_bridge_post_disable(struct drm_bridge *bridge)
1361 struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1366 mtk_hdmi_hw_1p4_version_enable(hdmi, true);
1367 mtk_hdmi_hw_make_reg_writable(hdmi, false);
1369 hdmi->powered = false;
1372 static void mtk_hdmi_bridge_mode_set(struct drm_bridge *bridge,
1373 struct drm_display_mode *mode,
1374 struct drm_display_mode *adjusted_mode)
1376 struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1378 dev_dbg(hdmi->dev, "cur info: name:%s, hdisplay:%d\n",
1379 adjusted_mode->name, adjusted_mode->hdisplay);
1380 dev_dbg(hdmi->dev, "hsync_start:%d,hsync_end:%d, htotal:%d",
1381 adjusted_mode->hsync_start, adjusted_mode->hsync_end,
1382 adjusted_mode->htotal);
1383 dev_dbg(hdmi->dev, "hskew:%d, vdisplay:%d\n",
1384 adjusted_mode->hskew, adjusted_mode->vdisplay);
1385 dev_dbg(hdmi->dev, "vsync_start:%d, vsync_end:%d, vtotal:%d",
1386 adjusted_mode->vsync_start, adjusted_mode->vsync_end,
1387 adjusted_mode->vtotal);
1388 dev_dbg(hdmi->dev, "vscan:%d, flag:%d\n",
1389 adjusted_mode->vscan, adjusted_mode->flags);
1391 drm_mode_copy(&hdmi->mode, adjusted_mode);
1394 static void mtk_hdmi_bridge_pre_enable(struct drm_bridge *bridge)
1396 struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1398 mtk_hdmi_hw_make_reg_writable(hdmi, true);
1399 mtk_hdmi_hw_1p4_version_enable(hdmi, true);
1401 hdmi->powered = true;
1404 static void mtk_hdmi_bridge_enable(struct drm_bridge *bridge)
1406 struct mtk_hdmi *hdmi = hdmi_ctx_from_bridge(bridge);
1408 mtk_hdmi_output_set_display_mode(hdmi, &hdmi->mode);
1409 clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_HDMI_PLL]);
1410 clk_prepare_enable(hdmi->clk[MTK_HDMI_CLK_HDMI_PIXEL]);
1411 phy_power_on(hdmi->phy);
1413 hdmi->enabled = true;
1416 static const struct drm_bridge_funcs mtk_hdmi_bridge_funcs = {
1417 .attach = mtk_hdmi_bridge_attach,
1418 .mode_fixup = mtk_hdmi_bridge_mode_fixup,
1419 .disable = mtk_hdmi_bridge_disable,
1420 .post_disable = mtk_hdmi_bridge_post_disable,
1421 .mode_set = mtk_hdmi_bridge_mode_set,
1422 .pre_enable = mtk_hdmi_bridge_pre_enable,
1423 .enable = mtk_hdmi_bridge_enable,
1426 static int mtk_hdmi_dt_parse_pdata(struct mtk_hdmi *hdmi,
1427 struct platform_device *pdev)
1429 struct device *dev = &pdev->dev;
1430 struct device_node *np = dev->of_node;
1431 struct device_node *cec_np, *port, *ep, *remote, *i2c_np;
1432 struct platform_device *cec_pdev;
1433 struct regmap *regmap;
1434 struct resource *mem;
1437 ret = mtk_hdmi_get_all_clk(hdmi, np);
1439 dev_err(dev, "Failed to get clocks: %d\n", ret);
1443 /* The CEC module handles HDMI hotplug detection */
1444 cec_np = of_find_compatible_node(np->parent, NULL,
1445 "mediatek,mt8173-cec");
1447 dev_err(dev, "Failed to find CEC node\n");
1451 cec_pdev = of_find_device_by_node(cec_np);
1453 dev_err(hdmi->dev, "Waiting for CEC device %s\n",
1455 return -EPROBE_DEFER;
1457 hdmi->cec_dev = &cec_pdev->dev;
1460 * The mediatek,syscon-hdmi property contains a phandle link to the
1461 * MMSYS_CONFIG device and the register offset of the HDMI_SYS_CFG
1462 * registers it contains.
1464 regmap = syscon_regmap_lookup_by_phandle(np, "mediatek,syscon-hdmi");
1465 ret = of_property_read_u32_index(np, "mediatek,syscon-hdmi", 1,
1468 ret = PTR_ERR(regmap);
1470 ret = PTR_ERR(regmap);
1472 "Failed to get system configuration registers: %d\n",
1476 hdmi->sys_regmap = regmap;
1478 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1479 hdmi->regs = devm_ioremap_resource(dev, mem);
1480 if (IS_ERR(hdmi->regs))
1481 return PTR_ERR(hdmi->regs);
1483 port = of_graph_get_port_by_id(np, 1);
1485 dev_err(dev, "Missing output port node\n");
1489 ep = of_get_child_by_name(port, "endpoint");
1491 dev_err(dev, "Missing endpoint node in port %s\n",
1498 remote = of_graph_get_remote_port_parent(ep);
1500 dev_err(dev, "Missing connector/bridge node for endpoint %s\n",
1507 if (!of_device_is_compatible(remote, "hdmi-connector")) {
1508 hdmi->bridge.next = of_drm_find_bridge(remote);
1509 if (!hdmi->bridge.next) {
1510 dev_err(dev, "Waiting for external bridge\n");
1511 of_node_put(remote);
1512 return -EPROBE_DEFER;
1516 i2c_np = of_parse_phandle(remote, "ddc-i2c-bus", 0);
1518 dev_err(dev, "Failed to find ddc-i2c-bus node in %s\n",
1520 of_node_put(remote);
1523 of_node_put(remote);
1525 hdmi->ddc_adpt = of_find_i2c_adapter_by_node(i2c_np);
1526 if (!hdmi->ddc_adpt) {
1527 dev_err(dev, "Failed to get ddc i2c adapter by node\n");
1535 * HDMI audio codec callbacks
1538 static int mtk_hdmi_audio_hw_params(struct device *dev, void *data,
1539 struct hdmi_codec_daifmt *daifmt,
1540 struct hdmi_codec_params *params)
1542 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1543 struct hdmi_audio_param hdmi_params;
1544 unsigned int chan = params->cea.channels;
1546 dev_dbg(hdmi->dev, "%s: %u Hz, %d bit, %d channels\n", __func__,
1547 params->sample_rate, params->sample_width, chan);
1549 if (!hdmi->bridge.encoder)
1554 hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_2_0;
1557 hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_4_0;
1560 hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_5_1;
1563 hdmi_params.aud_input_chan_type = HDMI_AUD_CHAN_TYPE_7_1;
1566 dev_err(hdmi->dev, "channel[%d] not supported!\n", chan);
1570 switch (params->sample_rate) {
1580 dev_err(hdmi->dev, "rate[%d] not supported!\n",
1581 params->sample_rate);
1585 switch (daifmt->fmt) {
1587 hdmi_params.aud_codec = HDMI_AUDIO_CODING_TYPE_PCM;
1588 hdmi_params.aud_sampe_size = HDMI_AUDIO_SAMPLE_SIZE_16;
1589 hdmi_params.aud_input_type = HDMI_AUD_INPUT_I2S;
1590 hdmi_params.aud_i2s_fmt = HDMI_I2S_MODE_I2S_24BIT;
1591 hdmi_params.aud_mclk = HDMI_AUD_MCLK_128FS;
1594 dev_err(hdmi->dev, "%s: Invalid DAI format %d\n", __func__,
1599 memcpy(&hdmi_params.codec_params, params,
1600 sizeof(hdmi_params.codec_params));
1602 mtk_hdmi_audio_set_param(hdmi, &hdmi_params);
1607 static int mtk_hdmi_audio_startup(struct device *dev, void *data)
1609 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1611 dev_dbg(dev, "%s\n", __func__);
1613 mtk_hdmi_audio_enable(hdmi);
1618 static void mtk_hdmi_audio_shutdown(struct device *dev, void *data)
1620 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1622 dev_dbg(dev, "%s\n", __func__);
1624 mtk_hdmi_audio_disable(hdmi);
1628 mtk_hdmi_audio_digital_mute(struct device *dev, void *data, bool enable)
1630 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1632 dev_dbg(dev, "%s(%d)\n", __func__, enable);
1635 mtk_hdmi_hw_aud_mute(hdmi);
1637 mtk_hdmi_hw_aud_unmute(hdmi);
1642 static int mtk_hdmi_audio_get_eld(struct device *dev, void *data, uint8_t *buf, size_t len)
1644 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1646 dev_dbg(dev, "%s\n", __func__);
1648 memcpy(buf, hdmi->conn.eld, min(sizeof(hdmi->conn.eld), len));
1653 static const struct hdmi_codec_ops mtk_hdmi_audio_codec_ops = {
1654 .hw_params = mtk_hdmi_audio_hw_params,
1655 .audio_startup = mtk_hdmi_audio_startup,
1656 .audio_shutdown = mtk_hdmi_audio_shutdown,
1657 .digital_mute = mtk_hdmi_audio_digital_mute,
1658 .get_eld = mtk_hdmi_audio_get_eld,
1661 static void mtk_hdmi_register_audio_driver(struct device *dev)
1663 struct hdmi_codec_pdata codec_data = {
1664 .ops = &mtk_hdmi_audio_codec_ops,
1665 .max_i2s_channels = 2,
1668 struct platform_device *pdev;
1670 pdev = platform_device_register_data(dev, HDMI_CODEC_DRV_NAME,
1671 PLATFORM_DEVID_AUTO, &codec_data,
1672 sizeof(codec_data));
1676 DRM_INFO("%s driver bound to HDMI\n", HDMI_CODEC_DRV_NAME);
1679 static int mtk_drm_hdmi_probe(struct platform_device *pdev)
1681 struct mtk_hdmi *hdmi;
1682 struct device *dev = &pdev->dev;
1685 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1691 ret = mtk_hdmi_dt_parse_pdata(hdmi, pdev);
1695 hdmi->phy = devm_phy_get(dev, "hdmi");
1696 if (IS_ERR(hdmi->phy)) {
1697 ret = PTR_ERR(hdmi->phy);
1698 dev_err(dev, "Failed to get HDMI PHY: %d\n", ret);
1702 platform_set_drvdata(pdev, hdmi);
1704 ret = mtk_hdmi_output_init(hdmi);
1706 dev_err(dev, "Failed to initialize hdmi output\n");
1710 mtk_hdmi_register_audio_driver(dev);
1712 hdmi->bridge.funcs = &mtk_hdmi_bridge_funcs;
1713 hdmi->bridge.of_node = pdev->dev.of_node;
1714 ret = drm_bridge_add(&hdmi->bridge);
1716 dev_err(dev, "failed to add bridge, ret = %d\n", ret);
1720 ret = mtk_hdmi_clk_enable_audio(hdmi);
1722 dev_err(dev, "Failed to enable audio clocks: %d\n", ret);
1723 goto err_bridge_remove;
1726 dev_dbg(dev, "mediatek hdmi probe success\n");
1730 drm_bridge_remove(&hdmi->bridge);
1734 static int mtk_drm_hdmi_remove(struct platform_device *pdev)
1736 struct mtk_hdmi *hdmi = platform_get_drvdata(pdev);
1738 drm_bridge_remove(&hdmi->bridge);
1739 mtk_hdmi_clk_disable_audio(hdmi);
1743 #ifdef CONFIG_PM_SLEEP
1744 static int mtk_hdmi_suspend(struct device *dev)
1746 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1748 mtk_hdmi_clk_disable_audio(hdmi);
1749 dev_dbg(dev, "hdmi suspend success!\n");
1753 static int mtk_hdmi_resume(struct device *dev)
1755 struct mtk_hdmi *hdmi = dev_get_drvdata(dev);
1758 ret = mtk_hdmi_clk_enable_audio(hdmi);
1760 dev_err(dev, "hdmi resume failed!\n");
1764 dev_dbg(dev, "hdmi resume success!\n");
1768 static SIMPLE_DEV_PM_OPS(mtk_hdmi_pm_ops,
1769 mtk_hdmi_suspend, mtk_hdmi_resume);
1771 static const struct of_device_id mtk_drm_hdmi_of_ids[] = {
1772 { .compatible = "mediatek,mt8173-hdmi", },
1776 static struct platform_driver mtk_hdmi_driver = {
1777 .probe = mtk_drm_hdmi_probe,
1778 .remove = mtk_drm_hdmi_remove,
1780 .name = "mediatek-drm-hdmi",
1781 .of_match_table = mtk_drm_hdmi_of_ids,
1782 .pm = &mtk_hdmi_pm_ops,
1786 static struct platform_driver * const mtk_hdmi_drivers[] = {
1787 &mtk_hdmi_phy_driver,
1788 &mtk_hdmi_ddc_driver,
1793 static int __init mtk_hdmitx_init(void)
1798 for (i = 0; i < ARRAY_SIZE(mtk_hdmi_drivers); i++) {
1799 ret = platform_driver_register(mtk_hdmi_drivers[i]);
1801 pr_err("Failed to register %s driver: %d\n",
1802 mtk_hdmi_drivers[i]->driver.name, ret);
1811 platform_driver_unregister(mtk_hdmi_drivers[i]);
1816 static void __exit mtk_hdmitx_exit(void)
1820 for (i = ARRAY_SIZE(mtk_hdmi_drivers) - 1; i >= 0; i--)
1821 platform_driver_unregister(mtk_hdmi_drivers[i]);
1824 module_init(mtk_hdmitx_init);
1825 module_exit(mtk_hdmitx_exit);
1828 MODULE_DESCRIPTION("MediaTek HDMI Driver");
1829 MODULE_LICENSE("GPL v2");