1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) STMicroelectronics 2016
9 #include <linux/iio/iio.h>
10 #include <linux/iio/sysfs.h>
11 #include <linux/iio/timer/stm32-timer-trigger.h>
12 #include <linux/iio/trigger.h>
13 #include <linux/mfd/stm32-timers.h>
14 #include <linux/mod_devicetable.h>
15 #include <linux/module.h>
16 #include <linux/platform_device.h>
17 #include <linux/property.h>
19 #define MAX_TRIGGERS 7
22 /* List the triggers created by each timer */
23 static const void *triggers_table[][MAX_TRIGGERS] = {
24 { TIM1_TRGO, TIM1_TRGO2, TIM1_CH1, TIM1_CH2, TIM1_CH3, TIM1_CH4,},
25 { TIM2_TRGO, TIM2_CH1, TIM2_CH2, TIM2_CH3, TIM2_CH4,},
26 { TIM3_TRGO, TIM3_CH1, TIM3_CH2, TIM3_CH3, TIM3_CH4,},
27 { TIM4_TRGO, TIM4_CH1, TIM4_CH2, TIM4_CH3, TIM4_CH4,},
28 { TIM5_TRGO, TIM5_CH1, TIM5_CH2, TIM5_CH3, TIM5_CH4,},
31 { TIM8_TRGO, TIM8_TRGO2, TIM8_CH1, TIM8_CH2, TIM8_CH3, TIM8_CH4,},
32 { TIM9_TRGO, TIM9_CH1, TIM9_CH2,},
35 { TIM12_TRGO, TIM12_CH1, TIM12_CH2,},
43 /* List the triggers accepted by each timer */
44 static const void *valids_table[][MAX_VALIDS] = {
45 { TIM5_TRGO, TIM2_TRGO, TIM3_TRGO, TIM4_TRGO,},
46 { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
47 { TIM1_TRGO, TIM2_TRGO, TIM5_TRGO, TIM4_TRGO,},
48 { TIM1_TRGO, TIM2_TRGO, TIM3_TRGO, TIM8_TRGO,},
49 { TIM2_TRGO, TIM3_TRGO, TIM4_TRGO, TIM8_TRGO,},
52 { TIM1_TRGO, TIM2_TRGO, TIM4_TRGO, TIM5_TRGO,},
53 { TIM2_TRGO, TIM3_TRGO, TIM10_OC1, TIM11_OC1,},
56 { TIM4_TRGO, TIM5_TRGO, TIM13_OC1, TIM14_OC1,},
59 static const void *stm32h7_valids_table[][MAX_VALIDS] = {
60 { TIM15_TRGO, TIM2_TRGO, TIM3_TRGO, TIM4_TRGO,},
61 { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
62 { TIM1_TRGO, TIM2_TRGO, TIM15_TRGO, TIM4_TRGO,},
63 { TIM1_TRGO, TIM2_TRGO, TIM3_TRGO, TIM8_TRGO,},
64 { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
67 { TIM1_TRGO, TIM2_TRGO, TIM4_TRGO, TIM5_TRGO,},
71 { TIM4_TRGO, TIM5_TRGO, TIM13_OC1, TIM14_OC1,},
74 { TIM1_TRGO, TIM3_TRGO, TIM16_OC1, TIM17_OC1,},
79 struct stm32_timer_trigger_regs {
88 struct stm32_timer_trigger {
90 struct regmap *regmap;
97 struct mutex lock; /* concurrent sysfs configuration */
98 struct list_head tr_list;
99 struct stm32_timer_trigger_regs bak;
102 struct stm32_timer_trigger_cfg {
103 const void *(*valids_table)[MAX_VALIDS];
104 const unsigned int num_valids_table;
107 static bool stm32_timer_is_trgo2_name(const char *name)
109 return !!strstr(name, "trgo2");
112 static bool stm32_timer_is_trgo_name(const char *name)
114 return (!!strstr(name, "trgo") && !strstr(name, "trgo2"));
117 static int stm32_timer_start(struct stm32_timer_trigger *priv,
118 struct iio_trigger *trig,
119 unsigned int frequency)
121 unsigned long long prd, div;
125 /* Period and prescaler values depends of clock rate */
126 div = (unsigned long long)clk_get_rate(priv->clk);
128 do_div(div, frequency);
133 * Increase prescaler value until we get a result that fit
134 * with auto reload register maximum value.
136 while (div > priv->max_arr) {
139 do_div(div, (prescaler + 1));
143 if (prescaler > MAX_TIM_PSC) {
144 dev_err(priv->dev, "prescaler exceeds the maximum value\n");
148 /* Check if nobody else use the timer */
149 regmap_read(priv->regmap, TIM_CCER, &ccer);
150 if (ccer & TIM_CCER_CCXE)
153 mutex_lock(&priv->lock);
154 if (!priv->enabled) {
155 priv->enabled = true;
156 clk_enable(priv->clk);
159 regmap_write(priv->regmap, TIM_PSC, prescaler);
160 regmap_write(priv->regmap, TIM_ARR, prd - 1);
161 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, TIM_CR1_ARPE);
163 /* Force master mode to update mode */
164 if (stm32_timer_is_trgo2_name(trig->name))
165 regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2,
166 0x2 << TIM_CR2_MMS2_SHIFT);
168 regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS,
169 0x2 << TIM_CR2_MMS_SHIFT);
171 /* Make sure that registers are updated */
172 regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
174 /* Enable controller */
175 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, TIM_CR1_CEN);
176 mutex_unlock(&priv->lock);
181 static void stm32_timer_stop(struct stm32_timer_trigger *priv,
182 struct iio_trigger *trig)
186 regmap_read(priv->regmap, TIM_CCER, &ccer);
187 if (ccer & TIM_CCER_CCXE)
190 mutex_lock(&priv->lock);
192 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, 0);
193 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
194 regmap_write(priv->regmap, TIM_PSC, 0);
195 regmap_write(priv->regmap, TIM_ARR, 0);
197 /* Force disable master mode */
198 if (stm32_timer_is_trgo2_name(trig->name))
199 regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, 0);
201 regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS, 0);
203 /* Make sure that registers are updated */
204 regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
207 priv->enabled = false;
208 clk_disable(priv->clk);
210 mutex_unlock(&priv->lock);
213 static ssize_t stm32_tt_store_frequency(struct device *dev,
214 struct device_attribute *attr,
215 const char *buf, size_t len)
217 struct iio_trigger *trig = to_iio_trigger(dev);
218 struct stm32_timer_trigger *priv = iio_trigger_get_drvdata(trig);
222 ret = kstrtouint(buf, 10, &freq);
227 stm32_timer_stop(priv, trig);
229 ret = stm32_timer_start(priv, trig, freq);
237 static ssize_t stm32_tt_read_frequency(struct device *dev,
238 struct device_attribute *attr, char *buf)
240 struct iio_trigger *trig = to_iio_trigger(dev);
241 struct stm32_timer_trigger *priv = iio_trigger_get_drvdata(trig);
243 unsigned long long freq = 0;
245 regmap_read(priv->regmap, TIM_CR1, &cr1);
246 regmap_read(priv->regmap, TIM_PSC, &psc);
247 regmap_read(priv->regmap, TIM_ARR, &arr);
249 if (cr1 & TIM_CR1_CEN) {
250 freq = (unsigned long long)clk_get_rate(priv->clk);
251 do_div(freq, psc + 1);
252 do_div(freq, arr + 1);
255 return sprintf(buf, "%d\n", (unsigned int)freq);
258 static IIO_DEV_ATTR_SAMP_FREQ(0660,
259 stm32_tt_read_frequency,
260 stm32_tt_store_frequency);
262 #define MASTER_MODE_MAX 7
263 #define MASTER_MODE2_MAX 15
265 static char *master_mode_table[] = {
274 /* Master mode selection 2 only */
277 "compare_pulse_OC4REF",
278 "compare_pulse_OC6REF",
279 "compare_pulse_OC4REF_r_or_OC6REF_r",
280 "compare_pulse_OC4REF_r_or_OC6REF_f",
281 "compare_pulse_OC5REF_r_or_OC6REF_r",
282 "compare_pulse_OC5REF_r_or_OC6REF_f",
285 static ssize_t stm32_tt_show_master_mode(struct device *dev,
286 struct device_attribute *attr,
289 struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
290 struct iio_trigger *trig = to_iio_trigger(dev);
293 regmap_read(priv->regmap, TIM_CR2, &cr2);
295 if (stm32_timer_is_trgo2_name(trig->name))
296 cr2 = (cr2 & TIM_CR2_MMS2) >> TIM_CR2_MMS2_SHIFT;
298 cr2 = (cr2 & TIM_CR2_MMS) >> TIM_CR2_MMS_SHIFT;
300 return sysfs_emit(buf, "%s\n", master_mode_table[cr2]);
303 static ssize_t stm32_tt_store_master_mode(struct device *dev,
304 struct device_attribute *attr,
305 const char *buf, size_t len)
307 struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
308 struct iio_trigger *trig = to_iio_trigger(dev);
309 u32 mask, shift, master_mode_max;
312 if (stm32_timer_is_trgo2_name(trig->name)) {
314 shift = TIM_CR2_MMS2_SHIFT;
315 master_mode_max = MASTER_MODE2_MAX;
318 shift = TIM_CR2_MMS_SHIFT;
319 master_mode_max = MASTER_MODE_MAX;
322 for (i = 0; i <= master_mode_max; i++) {
323 if (!strncmp(master_mode_table[i], buf,
324 strlen(master_mode_table[i]))) {
325 mutex_lock(&priv->lock);
326 if (!priv->enabled) {
327 /* Clock should be enabled first */
328 priv->enabled = true;
329 clk_enable(priv->clk);
331 regmap_update_bits(priv->regmap, TIM_CR2, mask,
333 mutex_unlock(&priv->lock);
341 static ssize_t stm32_tt_show_master_mode_avail(struct device *dev,
342 struct device_attribute *attr,
345 struct iio_trigger *trig = to_iio_trigger(dev);
346 unsigned int i, master_mode_max;
349 if (stm32_timer_is_trgo2_name(trig->name))
350 master_mode_max = MASTER_MODE2_MAX;
352 master_mode_max = MASTER_MODE_MAX;
354 for (i = 0; i <= master_mode_max; i++)
355 len += scnprintf(buf + len, PAGE_SIZE - len,
356 "%s ", master_mode_table[i]);
358 /* replace trailing space by newline */
364 static IIO_DEVICE_ATTR(master_mode_available, 0444,
365 stm32_tt_show_master_mode_avail, NULL, 0);
367 static IIO_DEVICE_ATTR(master_mode, 0660,
368 stm32_tt_show_master_mode,
369 stm32_tt_store_master_mode,
372 static struct attribute *stm32_trigger_attrs[] = {
373 &iio_dev_attr_sampling_frequency.dev_attr.attr,
374 &iio_dev_attr_master_mode.dev_attr.attr,
375 &iio_dev_attr_master_mode_available.dev_attr.attr,
379 static const struct attribute_group stm32_trigger_attr_group = {
380 .attrs = stm32_trigger_attrs,
383 static const struct attribute_group *stm32_trigger_attr_groups[] = {
384 &stm32_trigger_attr_group,
388 static const struct iio_trigger_ops timer_trigger_ops = {
391 static void stm32_unregister_iio_triggers(struct stm32_timer_trigger *priv)
393 struct iio_trigger *tr;
395 list_for_each_entry(tr, &priv->tr_list, alloc_list)
396 iio_trigger_unregister(tr);
399 static int stm32_register_iio_triggers(struct stm32_timer_trigger *priv)
402 const char * const *cur = priv->triggers;
404 INIT_LIST_HEAD(&priv->tr_list);
406 while (cur && *cur) {
407 struct iio_trigger *trig;
408 bool cur_is_trgo = stm32_timer_is_trgo_name(*cur);
409 bool cur_is_trgo2 = stm32_timer_is_trgo2_name(*cur);
411 if (cur_is_trgo2 && !priv->has_trgo2) {
416 trig = devm_iio_trigger_alloc(priv->dev, "%s", *cur);
420 trig->dev.parent = priv->dev->parent;
421 trig->ops = &timer_trigger_ops;
424 * sampling frequency and master mode attributes
425 * should only be available on trgo/trgo2 triggers
427 if (cur_is_trgo || cur_is_trgo2)
428 trig->dev.groups = stm32_trigger_attr_groups;
430 iio_trigger_set_drvdata(trig, priv);
432 ret = iio_trigger_register(trig);
434 stm32_unregister_iio_triggers(priv);
438 list_add_tail(&trig->alloc_list, &priv->tr_list);
445 static int stm32_counter_read_raw(struct iio_dev *indio_dev,
446 struct iio_chan_spec const *chan,
447 int *val, int *val2, long mask)
449 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
453 case IIO_CHAN_INFO_RAW:
454 regmap_read(priv->regmap, TIM_CNT, &dat);
458 case IIO_CHAN_INFO_ENABLE:
459 regmap_read(priv->regmap, TIM_CR1, &dat);
460 *val = (dat & TIM_CR1_CEN) ? 1 : 0;
463 case IIO_CHAN_INFO_SCALE:
464 regmap_read(priv->regmap, TIM_SMCR, &dat);
470 /* in quadrature case scale = 0.25 */
474 return IIO_VAL_FRACTIONAL_LOG2;
480 static int stm32_counter_write_raw(struct iio_dev *indio_dev,
481 struct iio_chan_spec const *chan,
482 int val, int val2, long mask)
484 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
487 case IIO_CHAN_INFO_RAW:
488 return regmap_write(priv->regmap, TIM_CNT, val);
490 case IIO_CHAN_INFO_SCALE:
494 case IIO_CHAN_INFO_ENABLE:
495 mutex_lock(&priv->lock);
497 if (!priv->enabled) {
498 priv->enabled = true;
499 clk_enable(priv->clk);
501 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN,
504 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN,
507 priv->enabled = false;
508 clk_disable(priv->clk);
511 mutex_unlock(&priv->lock);
518 static int stm32_counter_validate_trigger(struct iio_dev *indio_dev,
519 struct iio_trigger *trig)
521 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
522 const char * const *cur = priv->valids;
525 if (!is_stm32_timer_trigger(trig))
528 while (cur && *cur) {
529 if (!strncmp(trig->name, *cur, strlen(trig->name))) {
530 regmap_update_bits(priv->regmap,
531 TIM_SMCR, TIM_SMCR_TS,
532 i << TIM_SMCR_TS_SHIFT);
542 static const struct iio_info stm32_trigger_info = {
543 .validate_trigger = stm32_counter_validate_trigger,
544 .read_raw = stm32_counter_read_raw,
545 .write_raw = stm32_counter_write_raw
548 static const char *const stm32_trigger_modes[] = {
552 static int stm32_set_trigger_mode(struct iio_dev *indio_dev,
553 const struct iio_chan_spec *chan,
556 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
558 regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, TIM_SMCR_SMS);
563 static int stm32_get_trigger_mode(struct iio_dev *indio_dev,
564 const struct iio_chan_spec *chan)
566 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
569 regmap_read(priv->regmap, TIM_SMCR, &smcr);
571 return (smcr & TIM_SMCR_SMS) == TIM_SMCR_SMS ? 0 : -EINVAL;
574 static const struct iio_enum stm32_trigger_mode_enum = {
575 .items = stm32_trigger_modes,
576 .num_items = ARRAY_SIZE(stm32_trigger_modes),
577 .set = stm32_set_trigger_mode,
578 .get = stm32_get_trigger_mode
581 static const char *const stm32_enable_modes[] = {
587 static int stm32_enable_mode2sms(int mode)
601 static int stm32_set_enable_mode(struct iio_dev *indio_dev,
602 const struct iio_chan_spec *chan,
605 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
606 int sms = stm32_enable_mode2sms(mode);
611 * Triggered mode sets CEN bit automatically by hardware. So, first
612 * enable counter clock, so it can use it. Keeps it in sync with CEN.
614 mutex_lock(&priv->lock);
615 if (sms == 6 && !priv->enabled) {
616 clk_enable(priv->clk);
617 priv->enabled = true;
619 mutex_unlock(&priv->lock);
621 regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, sms);
626 static int stm32_sms2enable_mode(int mode)
640 static int stm32_get_enable_mode(struct iio_dev *indio_dev,
641 const struct iio_chan_spec *chan)
643 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
646 regmap_read(priv->regmap, TIM_SMCR, &smcr);
647 smcr &= TIM_SMCR_SMS;
649 return stm32_sms2enable_mode(smcr);
652 static const struct iio_enum stm32_enable_mode_enum = {
653 .items = stm32_enable_modes,
654 .num_items = ARRAY_SIZE(stm32_enable_modes),
655 .set = stm32_set_enable_mode,
656 .get = stm32_get_enable_mode
659 static ssize_t stm32_count_get_preset(struct iio_dev *indio_dev,
661 const struct iio_chan_spec *chan,
664 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
667 regmap_read(priv->regmap, TIM_ARR, &arr);
669 return snprintf(buf, PAGE_SIZE, "%u\n", arr);
672 static ssize_t stm32_count_set_preset(struct iio_dev *indio_dev,
674 const struct iio_chan_spec *chan,
675 const char *buf, size_t len)
677 struct stm32_timer_trigger *priv = iio_priv(indio_dev);
681 ret = kstrtouint(buf, 0, &preset);
685 /* TIMx_ARR register shouldn't be buffered (ARPE=0) */
686 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, 0);
687 regmap_write(priv->regmap, TIM_ARR, preset);
692 static const struct iio_chan_spec_ext_info stm32_trigger_count_info[] = {
695 .shared = IIO_SEPARATE,
696 .read = stm32_count_get_preset,
697 .write = stm32_count_set_preset
699 IIO_ENUM("enable_mode", IIO_SEPARATE, &stm32_enable_mode_enum),
700 IIO_ENUM_AVAILABLE("enable_mode", IIO_SHARED_BY_TYPE, &stm32_enable_mode_enum),
701 IIO_ENUM("trigger_mode", IIO_SEPARATE, &stm32_trigger_mode_enum),
702 IIO_ENUM_AVAILABLE("trigger_mode", IIO_SHARED_BY_TYPE, &stm32_trigger_mode_enum),
706 static const struct iio_chan_spec stm32_trigger_channel = {
709 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
710 BIT(IIO_CHAN_INFO_ENABLE) |
711 BIT(IIO_CHAN_INFO_SCALE),
712 .ext_info = stm32_trigger_count_info,
716 static struct stm32_timer_trigger *stm32_setup_counter_device(struct device *dev)
718 struct iio_dev *indio_dev;
721 indio_dev = devm_iio_device_alloc(dev,
722 sizeof(struct stm32_timer_trigger));
726 indio_dev->name = dev_name(dev);
727 indio_dev->info = &stm32_trigger_info;
728 indio_dev->modes = INDIO_HARDWARE_TRIGGERED;
729 indio_dev->num_channels = 1;
730 indio_dev->channels = &stm32_trigger_channel;
732 ret = devm_iio_device_register(dev, indio_dev);
736 return iio_priv(indio_dev);
740 * is_stm32_timer_trigger
741 * @trig: trigger to be checked
743 * return true if the trigger is a valid stm32 iio timer trigger
744 * either return false
746 bool is_stm32_timer_trigger(struct iio_trigger *trig)
748 return (trig->ops == &timer_trigger_ops);
750 EXPORT_SYMBOL(is_stm32_timer_trigger);
752 static void stm32_timer_detect_trgo2(struct stm32_timer_trigger *priv)
757 * Master mode selection 2 bits can only be written and read back when
760 regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, TIM_CR2_MMS2);
761 regmap_read(priv->regmap, TIM_CR2, &val);
762 regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, 0);
763 priv->has_trgo2 = !!val;
766 static int stm32_timer_trigger_probe(struct platform_device *pdev)
768 struct device *dev = &pdev->dev;
769 struct stm32_timer_trigger *priv;
770 struct stm32_timers *ddata = dev_get_drvdata(pdev->dev.parent);
771 const struct stm32_timer_trigger_cfg *cfg;
775 ret = device_property_read_u32(dev, "reg", &index);
779 cfg = device_get_match_data(dev);
781 if (index >= ARRAY_SIZE(triggers_table) ||
782 index >= cfg->num_valids_table)
785 /* Create an IIO device only if we have triggers to be validated */
786 if (*cfg->valids_table[index])
787 priv = stm32_setup_counter_device(dev);
789 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
795 priv->regmap = ddata->regmap;
796 priv->clk = ddata->clk;
797 priv->max_arr = ddata->max_arr;
798 priv->triggers = triggers_table[index];
799 priv->valids = cfg->valids_table[index];
800 stm32_timer_detect_trgo2(priv);
801 mutex_init(&priv->lock);
803 ret = stm32_register_iio_triggers(priv);
807 platform_set_drvdata(pdev, priv);
812 static int stm32_timer_trigger_remove(struct platform_device *pdev)
814 struct stm32_timer_trigger *priv = platform_get_drvdata(pdev);
817 /* Unregister triggers before everything can be safely turned off */
818 stm32_unregister_iio_triggers(priv);
820 /* Check if nobody else use the timer, then disable it */
821 regmap_read(priv->regmap, TIM_CCER, &val);
822 if (!(val & TIM_CCER_CCXE))
823 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
826 clk_disable(priv->clk);
831 static int stm32_timer_trigger_suspend(struct device *dev)
833 struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
835 /* Only take care of enabled timer: don't disturb other MFD child */
837 /* Backup registers that may get lost in low power mode */
838 regmap_read(priv->regmap, TIM_CR1, &priv->bak.cr1);
839 regmap_read(priv->regmap, TIM_CR2, &priv->bak.cr2);
840 regmap_read(priv->regmap, TIM_PSC, &priv->bak.psc);
841 regmap_read(priv->regmap, TIM_ARR, &priv->bak.arr);
842 regmap_read(priv->regmap, TIM_CNT, &priv->bak.cnt);
843 regmap_read(priv->regmap, TIM_SMCR, &priv->bak.smcr);
845 /* Disable the timer */
846 regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
847 clk_disable(priv->clk);
853 static int stm32_timer_trigger_resume(struct device *dev)
855 struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
859 ret = clk_enable(priv->clk);
863 /* restore master/slave modes */
864 regmap_write(priv->regmap, TIM_SMCR, priv->bak.smcr);
865 regmap_write(priv->regmap, TIM_CR2, priv->bak.cr2);
867 /* restore sampling_frequency (trgo / trgo2 triggers) */
868 regmap_write(priv->regmap, TIM_PSC, priv->bak.psc);
869 regmap_write(priv->regmap, TIM_ARR, priv->bak.arr);
870 regmap_write(priv->regmap, TIM_CNT, priv->bak.cnt);
872 /* Also re-enables the timer */
873 regmap_write(priv->regmap, TIM_CR1, priv->bak.cr1);
879 static DEFINE_SIMPLE_DEV_PM_OPS(stm32_timer_trigger_pm_ops,
880 stm32_timer_trigger_suspend,
881 stm32_timer_trigger_resume);
883 static const struct stm32_timer_trigger_cfg stm32_timer_trg_cfg = {
884 .valids_table = valids_table,
885 .num_valids_table = ARRAY_SIZE(valids_table),
888 static const struct stm32_timer_trigger_cfg stm32h7_timer_trg_cfg = {
889 .valids_table = stm32h7_valids_table,
890 .num_valids_table = ARRAY_SIZE(stm32h7_valids_table),
893 static const struct of_device_id stm32_trig_of_match[] = {
895 .compatible = "st,stm32-timer-trigger",
896 .data = (void *)&stm32_timer_trg_cfg,
898 .compatible = "st,stm32h7-timer-trigger",
899 .data = (void *)&stm32h7_timer_trg_cfg,
903 MODULE_DEVICE_TABLE(of, stm32_trig_of_match);
905 static struct platform_driver stm32_timer_trigger_driver = {
906 .probe = stm32_timer_trigger_probe,
907 .remove = stm32_timer_trigger_remove,
909 .name = "stm32-timer-trigger",
910 .of_match_table = stm32_trig_of_match,
911 .pm = pm_sleep_ptr(&stm32_timer_trigger_pm_ops),
914 module_platform_driver(stm32_timer_trigger_driver);
916 MODULE_ALIAS("platform:stm32-timer-trigger");
917 MODULE_DESCRIPTION("STMicroelectronics STM32 Timer Trigger driver");
918 MODULE_LICENSE("GPL v2");