]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_prime.c
Merge tag 'drm-intel-next-fixes-2018-03-22' of git://anongit.freedesktop.org/drm...
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_prime.c
1 /*
2  * Copyright 2012 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * based on nouveau_prime.c
23  *
24  * Authors: Alex Deucher
25  */
26 #include <drm/drmP.h>
27
28 #include "amdgpu.h"
29 #include "amdgpu_display.h"
30 #include <drm/amdgpu_drm.h>
31 #include <linux/dma-buf.h>
32
33 static const struct dma_buf_ops amdgpu_dmabuf_ops;
34
35 struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj)
36 {
37         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
38         int npages = bo->tbo.num_pages;
39
40         return drm_prime_pages_to_sg(bo->tbo.ttm->pages, npages);
41 }
42
43 void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj)
44 {
45         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
46         int ret;
47
48         ret = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages,
49                           &bo->dma_buf_vmap);
50         if (ret)
51                 return ERR_PTR(ret);
52
53         return bo->dma_buf_vmap.virtual;
54 }
55
56 void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr)
57 {
58         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
59
60         ttm_bo_kunmap(&bo->dma_buf_vmap);
61 }
62
63 int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
64 {
65         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
66         struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
67         unsigned asize = amdgpu_bo_size(bo);
68         int ret;
69
70         if (!vma->vm_file)
71                 return -ENODEV;
72
73         if (adev == NULL)
74                 return -ENODEV;
75
76         /* Check for valid size. */
77         if (asize < vma->vm_end - vma->vm_start)
78                 return -EINVAL;
79
80         if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
81             (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
82                 return -EPERM;
83         }
84         vma->vm_pgoff += amdgpu_bo_mmap_offset(bo) >> PAGE_SHIFT;
85
86         /* prime mmap does not need to check access, so allow here */
87         ret = drm_vma_node_allow(&obj->vma_node, vma->vm_file->private_data);
88         if (ret)
89                 return ret;
90
91         ret = ttm_bo_mmap(vma->vm_file, vma, &adev->mman.bdev);
92         drm_vma_node_revoke(&obj->vma_node, vma->vm_file->private_data);
93
94         return ret;
95 }
96
97 struct drm_gem_object *
98 amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
99                                  struct dma_buf_attachment *attach,
100                                  struct sg_table *sg)
101 {
102         struct reservation_object *resv = attach->dmabuf->resv;
103         struct amdgpu_device *adev = dev->dev_private;
104         struct amdgpu_bo *bo;
105         int ret;
106
107         ww_mutex_lock(&resv->lock, NULL);
108         ret = amdgpu_bo_create(adev, attach->dmabuf->size, PAGE_SIZE,
109                                AMDGPU_GEM_DOMAIN_CPU, 0, ttm_bo_type_sg,
110                                resv, &bo);
111         if (ret)
112                 goto error;
113
114         bo->tbo.sg = sg;
115         bo->tbo.ttm->sg = sg;
116         bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
117         bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
118         if (attach->dmabuf->ops != &amdgpu_dmabuf_ops)
119                 bo->prime_shared_count = 1;
120
121         ww_mutex_unlock(&resv->lock);
122         return &bo->gem_base;
123
124 error:
125         ww_mutex_unlock(&resv->lock);
126         return ERR_PTR(ret);
127 }
128
129 static int amdgpu_gem_map_attach(struct dma_buf *dma_buf,
130                                  struct device *target_dev,
131                                  struct dma_buf_attachment *attach)
132 {
133         struct drm_gem_object *obj = dma_buf->priv;
134         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
135         long r;
136
137         r = drm_gem_map_attach(dma_buf, target_dev, attach);
138         if (r)
139                 return r;
140
141         r = amdgpu_bo_reserve(bo, false);
142         if (unlikely(r != 0))
143                 goto error_detach;
144
145
146         if (dma_buf->ops != &amdgpu_dmabuf_ops) {
147                 /*
148                  * Wait for all shared fences to complete before we switch to future
149                  * use of exclusive fence on this prime shared bo.
150                  */
151                 r = reservation_object_wait_timeout_rcu(bo->tbo.resv,
152                                                         true, false,
153                                                         MAX_SCHEDULE_TIMEOUT);
154                 if (unlikely(r < 0)) {
155                         DRM_DEBUG_PRIME("Fence wait failed: %li\n", r);
156                         goto error_unreserve;
157                 }
158         }
159
160         /* pin buffer into GTT */
161         r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT, NULL);
162         if (r)
163                 goto error_unreserve;
164
165         if (dma_buf->ops != &amdgpu_dmabuf_ops)
166                 bo->prime_shared_count++;
167
168 error_unreserve:
169         amdgpu_bo_unreserve(bo);
170
171 error_detach:
172         if (r)
173                 drm_gem_map_detach(dma_buf, attach);
174         return r;
175 }
176
177 static void amdgpu_gem_map_detach(struct dma_buf *dma_buf,
178                                   struct dma_buf_attachment *attach)
179 {
180         struct drm_gem_object *obj = dma_buf->priv;
181         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
182         int ret = 0;
183
184         ret = amdgpu_bo_reserve(bo, true);
185         if (unlikely(ret != 0))
186                 goto error;
187
188         amdgpu_bo_unpin(bo);
189         if (dma_buf->ops != &amdgpu_dmabuf_ops && bo->prime_shared_count)
190                 bo->prime_shared_count--;
191         amdgpu_bo_unreserve(bo);
192
193 error:
194         drm_gem_map_detach(dma_buf, attach);
195 }
196
197 struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *obj)
198 {
199         struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
200
201         return bo->tbo.resv;
202 }
203
204 static int amdgpu_gem_begin_cpu_access(struct dma_buf *dma_buf,
205                                        enum dma_data_direction direction)
206 {
207         struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv);
208         struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
209         struct ttm_operation_ctx ctx = { true, false };
210         u32 domain = amdgpu_display_framebuffer_domains(adev);
211         int ret;
212         bool reads = (direction == DMA_BIDIRECTIONAL ||
213                       direction == DMA_FROM_DEVICE);
214
215         if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT))
216                 return 0;
217
218         /* move to gtt */
219         ret = amdgpu_bo_reserve(bo, false);
220         if (unlikely(ret != 0))
221                 return ret;
222
223         if (!bo->pin_count && (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) {
224                 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
225                 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
226         }
227
228         amdgpu_bo_unreserve(bo);
229         return ret;
230 }
231
232 static const struct dma_buf_ops amdgpu_dmabuf_ops = {
233         .attach = amdgpu_gem_map_attach,
234         .detach = amdgpu_gem_map_detach,
235         .map_dma_buf = drm_gem_map_dma_buf,
236         .unmap_dma_buf = drm_gem_unmap_dma_buf,
237         .release = drm_gem_dmabuf_release,
238         .begin_cpu_access = amdgpu_gem_begin_cpu_access,
239         .map = drm_gem_dmabuf_kmap,
240         .map_atomic = drm_gem_dmabuf_kmap_atomic,
241         .unmap = drm_gem_dmabuf_kunmap,
242         .unmap_atomic = drm_gem_dmabuf_kunmap_atomic,
243         .mmap = drm_gem_dmabuf_mmap,
244         .vmap = drm_gem_dmabuf_vmap,
245         .vunmap = drm_gem_dmabuf_vunmap,
246 };
247
248 struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
249                                         struct drm_gem_object *gobj,
250                                         int flags)
251 {
252         struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
253         struct dma_buf *buf;
254
255         if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
256             bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
257                 return ERR_PTR(-EPERM);
258
259         buf = drm_gem_prime_export(dev, gobj, flags);
260         if (!IS_ERR(buf)) {
261                 buf->file->f_mapping = dev->anon_inode->i_mapping;
262                 buf->ops = &amdgpu_dmabuf_ops;
263         }
264
265         return buf;
266 }
267
268 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
269                                             struct dma_buf *dma_buf)
270 {
271         struct drm_gem_object *obj;
272
273         if (dma_buf->ops == &amdgpu_dmabuf_ops) {
274                 obj = dma_buf->priv;
275                 if (obj->dev == dev) {
276                         /*
277                          * Importing dmabuf exported from out own gem increases
278                          * refcount on gem itself instead of f_count of dmabuf.
279                          */
280                         drm_gem_object_get(obj);
281                         return obj;
282                 }
283         }
284
285         return drm_gem_prime_import(dev, dma_buf);
286 }
This page took 0.049277 seconds and 4 git commands to generate.