1 // SPDX-License-Identifier: GPL-2.0
3 * This file contains platform specific structure definitions
4 * and init function used by Cannon Lake Point PCH.
6 * Copyright (c) 2022, Intel Corporation.
13 /* Cannon Lake: PGD PFET Enable Ack Status Register(s) bitmap */
14 const struct pmc_bit_map cnp_pfear_map[] = {
48 {"CSME_CLINK", BIT(6)},
49 {"CSME_PTIO", BIT(7)},
51 {"CSME_USBR", BIT(0)},
52 {"CSME_SUSRAM", BIT(1)},
53 {"CSME_SMT1", BIT(2)},
54 {"CSME_SMT4", BIT(3)},
55 {"CSME_SMS2", BIT(4)},
56 {"CSME_SMS1", BIT(5)},
66 {"CSME_PECI", BIT(6)},
89 const struct pmc_bit_map *ext_cnp_pfear_map[] = {
91 * Check intel_pmc_core_ids[] users of cnp_reg_map for
92 * a list of core SoCs using this.
98 const struct pmc_bit_map cnp_slps0_dbg0_map[] = {
111 const struct pmc_bit_map cnp_slps0_dbg1_map[] = {
112 {"SDIO_PLL_OFF", BIT(0)},
113 {"USB2_PLL_OFF", BIT(1)},
114 {"AUDIO_PLL_OFF", BIT(2)},
115 {"OC_PLL_OFF", BIT(3)},
116 {"MAIN_PLL_OFF", BIT(4)},
117 {"XOSC_OFF", BIT(5)},
118 {"LPC_CLKS_GATED", BIT(6)},
119 {"PCIE_CLKREQS_IDLE", BIT(7)},
120 {"AUDIO_ROSC_OFF", BIT(8)},
121 {"HPET_XOSC_CLK_REQ", BIT(9)},
122 {"PMC_ROSC_SLOW_CLK", BIT(10)},
123 {"AON2_ROSC_GATED", BIT(11)},
124 {"CLKACKS_DEASSERTED", BIT(12)},
128 const struct pmc_bit_map cnp_slps0_dbg2_map[] = {
129 {"MPHY_CORE_GATED", BIT(0)},
130 {"CSME_GATED", BIT(1)},
131 {"USB2_SUS_GATED", BIT(2)},
132 {"DYN_FLEX_IO_IDLE", BIT(3)},
133 {"GBE_NO_LINK", BIT(4)},
134 {"THERM_SEN_DISABLED", BIT(5)},
135 {"PCIE_LOW_POWER", BIT(6)},
136 {"ISH_VNNAON_REQ_ACT", BIT(7)},
137 {"ISH_VNN_REQ_ACT", BIT(8)},
138 {"CNV_VNNAON_REQ_ACT", BIT(9)},
139 {"CNV_VNN_REQ_ACT", BIT(10)},
140 {"NPK_VNNON_REQ_ACT", BIT(11)},
141 {"PMSYNC_STATE_IDLE", BIT(12)},
142 {"ALST_GT_THRES", BIT(13)},
143 {"PMC_ARC_PG_READY", BIT(14)},
147 const struct pmc_bit_map *cnp_slps0_dbg_maps[] = {
154 const struct pmc_bit_map cnp_ltr_show_map[] = {
155 {"SOUTHPORT_A", CNP_PMC_LTR_SPA},
156 {"SOUTHPORT_B", CNP_PMC_LTR_SPB},
157 {"SATA", CNP_PMC_LTR_SATA},
158 {"GIGABIT_ETHERNET", CNP_PMC_LTR_GBE},
159 {"XHCI", CNP_PMC_LTR_XHCI},
160 {"Reserved", CNP_PMC_LTR_RESERVED},
161 {"ME", CNP_PMC_LTR_ME},
162 /* EVA is Enterprise Value Add, doesn't really exist on PCH */
163 {"EVA", CNP_PMC_LTR_EVA},
164 {"SOUTHPORT_C", CNP_PMC_LTR_SPC},
165 {"HD_AUDIO", CNP_PMC_LTR_AZ},
166 {"CNV", CNP_PMC_LTR_CNV},
167 {"LPSS", CNP_PMC_LTR_LPSS},
168 {"SOUTHPORT_D", CNP_PMC_LTR_SPD},
169 {"SOUTHPORT_E", CNP_PMC_LTR_SPE},
170 {"CAMERA", CNP_PMC_LTR_CAM},
171 {"ESPI", CNP_PMC_LTR_ESPI},
172 {"SCC", CNP_PMC_LTR_SCC},
173 {"ISH", CNP_PMC_LTR_ISH},
174 {"UFSX2", CNP_PMC_LTR_UFSX2},
175 {"EMMC", CNP_PMC_LTR_EMMC},
177 * Check intel_pmc_core_ids[] users of cnp_reg_map for
178 * a list of core SoCs using this.
180 {"WIGIG", ICL_PMC_LTR_WIGIG},
181 {"THC0", TGL_PMC_LTR_THC0},
182 {"THC1", TGL_PMC_LTR_THC1},
183 /* Below two cannot be used for LTR_IGNORE */
184 {"CURRENT_PLATFORM", CNP_PMC_LTR_CUR_PLT},
185 {"AGGREGATED_SYSTEM", CNP_PMC_LTR_CUR_ASLT},
189 const struct pmc_reg_map cnp_reg_map = {
190 .pfear_sts = ext_cnp_pfear_map,
191 .slp_s0_offset = CNP_PMC_SLP_S0_RES_COUNTER_OFFSET,
192 .slp_s0_res_counter_step = SPT_PMC_SLP_S0_RES_COUNTER_STEP,
193 .slps0_dbg_maps = cnp_slps0_dbg_maps,
194 .ltr_show_sts = cnp_ltr_show_map,
196 .slps0_dbg_offset = CNP_PMC_SLPS0_DBG_OFFSET,
197 .ltr_ignore_offset = CNP_PMC_LTR_IGNORE_OFFSET,
198 .regmap_length = CNP_PMC_MMIO_REG_LEN,
199 .ppfear0_offset = CNP_PMC_HOST_PPFEAR0A,
200 .ppfear_buckets = CNP_PPFEAR_NUM_ENTRIES,
201 .pm_cfg_offset = CNP_PMC_PM_CFG_OFFSET,
202 .pm_read_disable_bit = CNP_PMC_READ_DISABLE_BIT,
203 .ltr_ignore_max = CNP_NUM_IP_IGN_ALLOWED,
204 .etr3_offset = ETR3_OFFSET,
207 void cnp_core_init(struct pmc_dev *pmcdev)
209 pmcdev->map = &cnp_reg_map;