1 /* Renesas R-Car CAN device driver
4 * Copyright (C) 2013 Renesas Solutions Corp.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
12 #include <linux/module.h>
13 #include <linux/kernel.h>
14 #include <linux/types.h>
15 #include <linux/interrupt.h>
16 #include <linux/errno.h>
17 #include <linux/netdevice.h>
18 #include <linux/platform_device.h>
19 #include <linux/can/led.h>
20 #include <linux/can/dev.h>
21 #include <linux/clk.h>
22 #include <linux/can/platform/rcar_can.h>
25 #define RCAR_CAN_DRV_NAME "rcar_can"
27 /* Mailbox configuration:
28 * mailbox 60 - 63 - Rx FIFO mailboxes
29 * mailbox 56 - 59 - Tx FIFO mailboxes
30 * non-FIFO mailboxes are not used
32 #define RCAR_CAN_N_MBX 64 /* Number of mailboxes in non-FIFO mode */
33 #define RCAR_CAN_RX_FIFO_MBX 60 /* Mailbox - window to Rx FIFO */
34 #define RCAR_CAN_TX_FIFO_MBX 56 /* Mailbox - window to Tx FIFO */
35 #define RCAR_CAN_FIFO_DEPTH 4
37 /* Mailbox registers structure */
38 struct rcar_can_mbox_regs {
39 u32 id; /* IDE and RTR bits, SID and EID */
40 u8 stub; /* Not used */
41 u8 dlc; /* Data Length Code - bits [0..3] */
42 u8 data[8]; /* Data Bytes */
43 u8 tsh; /* Time Stamp Higher Byte */
44 u8 tsl; /* Time Stamp Lower Byte */
47 struct rcar_can_regs {
48 struct rcar_can_mbox_regs mb[RCAR_CAN_N_MBX]; /* Mailbox registers */
49 u32 mkr_2_9[8]; /* Mask Registers 2-9 */
50 u32 fidcr[2]; /* FIFO Received ID Compare Register */
51 u32 mkivlr1; /* Mask Invalid Register 1 */
52 u32 mier1; /* Mailbox Interrupt Enable Register 1 */
53 u32 mkr_0_1[2]; /* Mask Registers 0-1 */
54 u32 mkivlr0; /* Mask Invalid Register 0*/
55 u32 mier0; /* Mailbox Interrupt Enable Register 0 */
57 u8 mctl[64]; /* Message Control Registers */
58 u16 ctlr; /* Control Register */
59 u16 str; /* Status register */
60 u8 bcr[3]; /* Bit Configuration Register */
61 u8 clkr; /* Clock Select Register */
62 u8 rfcr; /* Receive FIFO Control Register */
63 u8 rfpcr; /* Receive FIFO Pointer Control Register */
64 u8 tfcr; /* Transmit FIFO Control Register */
65 u8 tfpcr; /* Transmit FIFO Pointer Control Register */
66 u8 eier; /* Error Interrupt Enable Register */
67 u8 eifr; /* Error Interrupt Factor Judge Register */
68 u8 recr; /* Receive Error Count Register */
69 u8 tecr; /* Transmit Error Count Register */
70 u8 ecsr; /* Error Code Store Register */
71 u8 cssr; /* Channel Search Support Register */
72 u8 mssr; /* Mailbox Search Status Register */
73 u8 msmr; /* Mailbox Search Mode Register */
74 u16 tsr; /* Time Stamp Register */
75 u8 afsr; /* Acceptance Filter Support Register */
77 u8 tcr; /* Test Control Register */
79 u8 ier; /* Interrupt Enable Register */
80 u8 isr; /* Interrupt Status Register */
82 u8 mbsmr; /* Mailbox Search Mask Register */
85 struct rcar_can_priv {
86 struct can_priv can; /* Must be the first member! */
87 struct net_device *ndev;
88 struct napi_struct napi;
89 struct rcar_can_regs __iomem *regs;
92 u8 tx_dlc[RCAR_CAN_FIFO_DEPTH];
99 static const struct can_bittiming_const rcar_can_bittiming_const = {
100 .name = RCAR_CAN_DRV_NAME,
111 /* Control Register bits */
112 #define RCAR_CAN_CTLR_BOM (3 << 11) /* Bus-Off Recovery Mode Bits */
113 #define RCAR_CAN_CTLR_BOM_ENT (1 << 11) /* Entry to halt mode */
114 /* at bus-off entry */
115 #define RCAR_CAN_CTLR_SLPM (1 << 10)
116 #define RCAR_CAN_CTLR_CANM (3 << 8) /* Operating Mode Select Bit */
117 #define RCAR_CAN_CTLR_CANM_HALT (1 << 9)
118 #define RCAR_CAN_CTLR_CANM_RESET (1 << 8)
119 #define RCAR_CAN_CTLR_CANM_FORCE_RESET (3 << 8)
120 #define RCAR_CAN_CTLR_MLM (1 << 3) /* Message Lost Mode Select */
121 #define RCAR_CAN_CTLR_IDFM (3 << 1) /* ID Format Mode Select Bits */
122 #define RCAR_CAN_CTLR_IDFM_MIXED (1 << 2) /* Mixed ID mode */
123 #define RCAR_CAN_CTLR_MBM (1 << 0) /* Mailbox Mode select */
125 /* Status Register bits */
126 #define RCAR_CAN_STR_RSTST (1 << 8) /* Reset Status Bit */
128 /* FIFO Received ID Compare Registers 0 and 1 bits */
129 #define RCAR_CAN_FIDCR_IDE (1 << 31) /* ID Extension Bit */
130 #define RCAR_CAN_FIDCR_RTR (1 << 30) /* Remote Transmission Request Bit */
132 /* Receive FIFO Control Register bits */
133 #define RCAR_CAN_RFCR_RFEST (1 << 7) /* Receive FIFO Empty Status Flag */
134 #define RCAR_CAN_RFCR_RFE (1 << 0) /* Receive FIFO Enable */
136 /* Transmit FIFO Control Register bits */
137 #define RCAR_CAN_TFCR_TFUST (7 << 1) /* Transmit FIFO Unsent Message */
138 /* Number Status Bits */
139 #define RCAR_CAN_TFCR_TFUST_SHIFT 1 /* Offset of Transmit FIFO Unsent */
140 /* Message Number Status Bits */
141 #define RCAR_CAN_TFCR_TFE (1 << 0) /* Transmit FIFO Enable */
143 #define RCAR_CAN_N_RX_MKREGS1 2 /* Number of mask registers */
144 /* for Rx mailboxes 0-31 */
145 #define RCAR_CAN_N_RX_MKREGS2 8
147 /* Bit Configuration Register settings */
148 #define RCAR_CAN_BCR_TSEG1(x) (((x) & 0x0f) << 20)
149 #define RCAR_CAN_BCR_BPR(x) (((x) & 0x3ff) << 8)
150 #define RCAR_CAN_BCR_SJW(x) (((x) & 0x3) << 4)
151 #define RCAR_CAN_BCR_TSEG2(x) ((x) & 0x07)
153 /* Mailbox and Mask Registers bits */
154 #define RCAR_CAN_IDE (1 << 31)
155 #define RCAR_CAN_RTR (1 << 30)
156 #define RCAR_CAN_SID_SHIFT 18
158 /* Mailbox Interrupt Enable Register 1 bits */
159 #define RCAR_CAN_MIER1_RXFIE (1 << 28) /* Receive FIFO Interrupt Enable */
160 #define RCAR_CAN_MIER1_TXFIE (1 << 24) /* Transmit FIFO Interrupt Enable */
162 /* Interrupt Enable Register bits */
163 #define RCAR_CAN_IER_ERSIE (1 << 5) /* Error (ERS) Interrupt Enable Bit */
164 #define RCAR_CAN_IER_RXFIE (1 << 4) /* Reception FIFO Interrupt */
166 #define RCAR_CAN_IER_TXFIE (1 << 3) /* Transmission FIFO Interrupt */
168 /* Interrupt Status Register bits */
169 #define RCAR_CAN_ISR_ERSF (1 << 5) /* Error (ERS) Interrupt Status Bit */
170 #define RCAR_CAN_ISR_RXFF (1 << 4) /* Reception FIFO Interrupt */
172 #define RCAR_CAN_ISR_TXFF (1 << 3) /* Transmission FIFO Interrupt */
175 /* Error Interrupt Enable Register bits */
176 #define RCAR_CAN_EIER_BLIE (1 << 7) /* Bus Lock Interrupt Enable */
177 #define RCAR_CAN_EIER_OLIE (1 << 6) /* Overload Frame Transmit */
178 /* Interrupt Enable */
179 #define RCAR_CAN_EIER_ORIE (1 << 5) /* Receive Overrun Interrupt Enable */
180 #define RCAR_CAN_EIER_BORIE (1 << 4) /* Bus-Off Recovery Interrupt Enable */
181 #define RCAR_CAN_EIER_BOEIE (1 << 3) /* Bus-Off Entry Interrupt Enable */
182 #define RCAR_CAN_EIER_EPIE (1 << 2) /* Error Passive Interrupt Enable */
183 #define RCAR_CAN_EIER_EWIE (1 << 1) /* Error Warning Interrupt Enable */
184 #define RCAR_CAN_EIER_BEIE (1 << 0) /* Bus Error Interrupt Enable */
186 /* Error Interrupt Factor Judge Register bits */
187 #define RCAR_CAN_EIFR_BLIF (1 << 7) /* Bus Lock Detect Flag */
188 #define RCAR_CAN_EIFR_OLIF (1 << 6) /* Overload Frame Transmission */
190 #define RCAR_CAN_EIFR_ORIF (1 << 5) /* Receive Overrun Detect Flag */
191 #define RCAR_CAN_EIFR_BORIF (1 << 4) /* Bus-Off Recovery Detect Flag */
192 #define RCAR_CAN_EIFR_BOEIF (1 << 3) /* Bus-Off Entry Detect Flag */
193 #define RCAR_CAN_EIFR_EPIF (1 << 2) /* Error Passive Detect Flag */
194 #define RCAR_CAN_EIFR_EWIF (1 << 1) /* Error Warning Detect Flag */
195 #define RCAR_CAN_EIFR_BEIF (1 << 0) /* Bus Error Detect Flag */
197 /* Error Code Store Register bits */
198 #define RCAR_CAN_ECSR_EDPM (1 << 7) /* Error Display Mode Select Bit */
199 #define RCAR_CAN_ECSR_ADEF (1 << 6) /* ACK Delimiter Error Flag */
200 #define RCAR_CAN_ECSR_BE0F (1 << 5) /* Bit Error (dominant) Flag */
201 #define RCAR_CAN_ECSR_BE1F (1 << 4) /* Bit Error (recessive) Flag */
202 #define RCAR_CAN_ECSR_CEF (1 << 3) /* CRC Error Flag */
203 #define RCAR_CAN_ECSR_AEF (1 << 2) /* ACK Error Flag */
204 #define RCAR_CAN_ECSR_FEF (1 << 1) /* Form Error Flag */
205 #define RCAR_CAN_ECSR_SEF (1 << 0) /* Stuff Error Flag */
207 #define RCAR_CAN_NAPI_WEIGHT 4
208 #define MAX_STR_READS 0x100
210 static void tx_failure_cleanup(struct net_device *ndev)
214 for (i = 0; i < RCAR_CAN_FIFO_DEPTH; i++)
215 can_free_echo_skb(ndev, i);
218 static void rcar_can_error(struct net_device *ndev)
220 struct rcar_can_priv *priv = netdev_priv(ndev);
221 struct net_device_stats *stats = &ndev->stats;
222 struct can_frame *cf;
224 u8 eifr, txerr = 0, rxerr = 0;
226 /* Propagate the error condition to the CAN stack */
227 skb = alloc_can_err_skb(ndev, &cf);
229 eifr = readb(&priv->regs->eifr);
230 if (eifr & (RCAR_CAN_EIFR_EWIF | RCAR_CAN_EIFR_EPIF)) {
231 txerr = readb(&priv->regs->tecr);
232 rxerr = readb(&priv->regs->recr);
234 cf->can_id |= CAN_ERR_CRTL;
239 if (eifr & RCAR_CAN_EIFR_BEIF) {
240 int rx_errors = 0, tx_errors = 0;
243 netdev_dbg(priv->ndev, "Bus error interrupt:\n");
245 cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_PROT;
246 cf->data[2] = CAN_ERR_PROT_UNSPEC;
248 ecsr = readb(&priv->regs->ecsr);
249 if (ecsr & RCAR_CAN_ECSR_ADEF) {
250 netdev_dbg(priv->ndev, "ACK Delimiter Error\n");
252 writeb(~RCAR_CAN_ECSR_ADEF, &priv->regs->ecsr);
254 cf->data[3] |= CAN_ERR_PROT_LOC_ACK_DEL;
256 if (ecsr & RCAR_CAN_ECSR_BE0F) {
257 netdev_dbg(priv->ndev, "Bit Error (dominant)\n");
259 writeb(~RCAR_CAN_ECSR_BE0F, &priv->regs->ecsr);
261 cf->data[2] |= CAN_ERR_PROT_BIT0;
263 if (ecsr & RCAR_CAN_ECSR_BE1F) {
264 netdev_dbg(priv->ndev, "Bit Error (recessive)\n");
266 writeb(~RCAR_CAN_ECSR_BE1F, &priv->regs->ecsr);
268 cf->data[2] |= CAN_ERR_PROT_BIT1;
270 if (ecsr & RCAR_CAN_ECSR_CEF) {
271 netdev_dbg(priv->ndev, "CRC Error\n");
273 writeb(~RCAR_CAN_ECSR_CEF, &priv->regs->ecsr);
275 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
277 if (ecsr & RCAR_CAN_ECSR_AEF) {
278 netdev_dbg(priv->ndev, "ACK Error\n");
280 writeb(~RCAR_CAN_ECSR_AEF, &priv->regs->ecsr);
282 cf->can_id |= CAN_ERR_ACK;
283 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
286 if (ecsr & RCAR_CAN_ECSR_FEF) {
287 netdev_dbg(priv->ndev, "Form Error\n");
289 writeb(~RCAR_CAN_ECSR_FEF, &priv->regs->ecsr);
291 cf->data[2] |= CAN_ERR_PROT_FORM;
293 if (ecsr & RCAR_CAN_ECSR_SEF) {
294 netdev_dbg(priv->ndev, "Stuff Error\n");
296 writeb(~RCAR_CAN_ECSR_SEF, &priv->regs->ecsr);
298 cf->data[2] |= CAN_ERR_PROT_STUFF;
301 priv->can.can_stats.bus_error++;
302 ndev->stats.rx_errors += rx_errors;
303 ndev->stats.tx_errors += tx_errors;
304 writeb(~RCAR_CAN_EIFR_BEIF, &priv->regs->eifr);
306 if (eifr & RCAR_CAN_EIFR_EWIF) {
307 netdev_dbg(priv->ndev, "Error warning interrupt\n");
308 priv->can.state = CAN_STATE_ERROR_WARNING;
309 priv->can.can_stats.error_warning++;
310 /* Clear interrupt condition */
311 writeb(~RCAR_CAN_EIFR_EWIF, &priv->regs->eifr);
313 cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_WARNING :
314 CAN_ERR_CRTL_RX_WARNING;
316 if (eifr & RCAR_CAN_EIFR_EPIF) {
317 netdev_dbg(priv->ndev, "Error passive interrupt\n");
318 priv->can.state = CAN_STATE_ERROR_PASSIVE;
319 priv->can.can_stats.error_passive++;
320 /* Clear interrupt condition */
321 writeb(~RCAR_CAN_EIFR_EPIF, &priv->regs->eifr);
323 cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_PASSIVE :
324 CAN_ERR_CRTL_RX_PASSIVE;
326 if (eifr & RCAR_CAN_EIFR_BOEIF) {
327 netdev_dbg(priv->ndev, "Bus-off entry interrupt\n");
328 tx_failure_cleanup(ndev);
329 priv->ier = RCAR_CAN_IER_ERSIE;
330 writeb(priv->ier, &priv->regs->ier);
331 priv->can.state = CAN_STATE_BUS_OFF;
332 /* Clear interrupt condition */
333 writeb(~RCAR_CAN_EIFR_BOEIF, &priv->regs->eifr);
334 priv->can.can_stats.bus_off++;
337 cf->can_id |= CAN_ERR_BUSOFF;
339 if (eifr & RCAR_CAN_EIFR_ORIF) {
340 netdev_dbg(priv->ndev, "Receive overrun error interrupt\n");
341 ndev->stats.rx_over_errors++;
342 ndev->stats.rx_errors++;
343 writeb(~RCAR_CAN_EIFR_ORIF, &priv->regs->eifr);
345 cf->can_id |= CAN_ERR_CRTL;
346 cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
349 if (eifr & RCAR_CAN_EIFR_OLIF) {
350 netdev_dbg(priv->ndev,
351 "Overload Frame Transmission error interrupt\n");
352 ndev->stats.rx_over_errors++;
353 ndev->stats.rx_errors++;
354 writeb(~RCAR_CAN_EIFR_OLIF, &priv->regs->eifr);
356 cf->can_id |= CAN_ERR_PROT;
357 cf->data[2] |= CAN_ERR_PROT_OVERLOAD;
363 stats->rx_bytes += cf->can_dlc;
368 static void rcar_can_tx_done(struct net_device *ndev)
370 struct rcar_can_priv *priv = netdev_priv(ndev);
371 struct net_device_stats *stats = &ndev->stats;
375 u8 unsent = readb(&priv->regs->tfcr);
377 unsent = (unsent & RCAR_CAN_TFCR_TFUST) >>
378 RCAR_CAN_TFCR_TFUST_SHIFT;
379 if (priv->tx_head - priv->tx_tail <= unsent)
382 stats->tx_bytes += priv->tx_dlc[priv->tx_tail %
383 RCAR_CAN_FIFO_DEPTH];
384 priv->tx_dlc[priv->tx_tail % RCAR_CAN_FIFO_DEPTH] = 0;
385 can_get_echo_skb(ndev, priv->tx_tail % RCAR_CAN_FIFO_DEPTH);
387 netif_wake_queue(ndev);
389 /* Clear interrupt */
390 isr = readb(&priv->regs->isr);
391 writeb(isr & ~RCAR_CAN_ISR_TXFF, &priv->regs->isr);
392 can_led_event(ndev, CAN_LED_EVENT_TX);
395 static irqreturn_t rcar_can_interrupt(int irq, void *dev_id)
397 struct net_device *ndev = dev_id;
398 struct rcar_can_priv *priv = netdev_priv(ndev);
401 isr = readb(&priv->regs->isr);
402 if (!(isr & priv->ier))
405 if (isr & RCAR_CAN_ISR_ERSF)
406 rcar_can_error(ndev);
408 if (isr & RCAR_CAN_ISR_TXFF)
409 rcar_can_tx_done(ndev);
411 if (isr & RCAR_CAN_ISR_RXFF) {
412 if (napi_schedule_prep(&priv->napi)) {
413 /* Disable Rx FIFO interrupts */
414 priv->ier &= ~RCAR_CAN_IER_RXFIE;
415 writeb(priv->ier, &priv->regs->ier);
416 __napi_schedule(&priv->napi);
423 static void rcar_can_set_bittiming(struct net_device *dev)
425 struct rcar_can_priv *priv = netdev_priv(dev);
426 struct can_bittiming *bt = &priv->can.bittiming;
429 bcr = RCAR_CAN_BCR_TSEG1(bt->phase_seg1 + bt->prop_seg - 1) |
430 RCAR_CAN_BCR_BPR(bt->brp - 1) | RCAR_CAN_BCR_SJW(bt->sjw - 1) |
431 RCAR_CAN_BCR_TSEG2(bt->phase_seg2 - 1);
432 /* Don't overwrite CLKR with 32-bit BCR access; CLKR has 8-bit access.
433 * All the registers are big-endian but they get byte-swapped on 32-bit
434 * read/write (but not on 8-bit, contrary to the manuals)...
436 writel((bcr << 8) | priv->clock_select, &priv->regs->bcr);
439 static void rcar_can_start(struct net_device *ndev)
441 struct rcar_can_priv *priv = netdev_priv(ndev);
445 /* Set controller to known mode:
446 * - FIFO mailbox mode
447 * - accept all messages
449 * CAN is in sleep mode after MCU hardware or software reset.
451 ctlr = readw(&priv->regs->ctlr);
452 ctlr &= ~RCAR_CAN_CTLR_SLPM;
453 writew(ctlr, &priv->regs->ctlr);
454 /* Go to reset mode */
455 ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
456 writew(ctlr, &priv->regs->ctlr);
457 for (i = 0; i < MAX_STR_READS; i++) {
458 if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
461 rcar_can_set_bittiming(ndev);
462 ctlr |= RCAR_CAN_CTLR_IDFM_MIXED; /* Select mixed ID mode */
463 ctlr |= RCAR_CAN_CTLR_BOM_ENT; /* Entry to halt mode automatically */
465 ctlr |= RCAR_CAN_CTLR_MBM; /* Select FIFO mailbox mode */
466 ctlr |= RCAR_CAN_CTLR_MLM; /* Overrun mode */
467 writew(ctlr, &priv->regs->ctlr);
469 /* Accept all SID and EID */
470 writel(0, &priv->regs->mkr_2_9[6]);
471 writel(0, &priv->regs->mkr_2_9[7]);
472 /* In FIFO mailbox mode, write "0" to bits 24 to 31 */
473 writel(0, &priv->regs->mkivlr1);
474 /* Accept all frames */
475 writel(0, &priv->regs->fidcr[0]);
476 writel(RCAR_CAN_FIDCR_IDE | RCAR_CAN_FIDCR_RTR, &priv->regs->fidcr[1]);
477 /* Enable and configure FIFO mailbox interrupts */
478 writel(RCAR_CAN_MIER1_RXFIE | RCAR_CAN_MIER1_TXFIE, &priv->regs->mier1);
480 priv->ier = RCAR_CAN_IER_ERSIE | RCAR_CAN_IER_RXFIE |
482 writeb(priv->ier, &priv->regs->ier);
484 /* Accumulate error codes */
485 writeb(RCAR_CAN_ECSR_EDPM, &priv->regs->ecsr);
486 /* Enable error interrupts */
487 writeb(RCAR_CAN_EIER_EWIE | RCAR_CAN_EIER_EPIE | RCAR_CAN_EIER_BOEIE |
488 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING ?
489 RCAR_CAN_EIER_BEIE : 0) | RCAR_CAN_EIER_ORIE |
490 RCAR_CAN_EIER_OLIE, &priv->regs->eier);
491 priv->can.state = CAN_STATE_ERROR_ACTIVE;
493 /* Go to operation mode */
494 writew(ctlr & ~RCAR_CAN_CTLR_CANM, &priv->regs->ctlr);
495 for (i = 0; i < MAX_STR_READS; i++) {
496 if (!(readw(&priv->regs->str) & RCAR_CAN_STR_RSTST))
499 /* Enable Rx and Tx FIFO */
500 writeb(RCAR_CAN_RFCR_RFE, &priv->regs->rfcr);
501 writeb(RCAR_CAN_TFCR_TFE, &priv->regs->tfcr);
504 static int rcar_can_open(struct net_device *ndev)
506 struct rcar_can_priv *priv = netdev_priv(ndev);
509 err = clk_prepare_enable(priv->clk);
511 netdev_err(ndev, "failed to enable periperal clock, error %d\n",
515 err = clk_prepare_enable(priv->can_clk);
517 netdev_err(ndev, "failed to enable CAN clock, error %d\n",
521 err = open_candev(ndev);
523 netdev_err(ndev, "open_candev() failed, error %d\n", err);
526 napi_enable(&priv->napi);
527 err = request_irq(ndev->irq, rcar_can_interrupt, 0, ndev->name, ndev);
529 netdev_err(ndev, "error requesting interrupt %x\n", ndev->irq);
532 can_led_event(ndev, CAN_LED_EVENT_OPEN);
533 rcar_can_start(ndev);
534 netif_start_queue(ndev);
537 napi_disable(&priv->napi);
540 clk_disable_unprepare(priv->can_clk);
542 clk_disable_unprepare(priv->clk);
547 static void rcar_can_stop(struct net_device *ndev)
549 struct rcar_can_priv *priv = netdev_priv(ndev);
553 /* Go to (force) reset mode */
554 ctlr = readw(&priv->regs->ctlr);
555 ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
556 writew(ctlr, &priv->regs->ctlr);
557 for (i = 0; i < MAX_STR_READS; i++) {
558 if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
561 writel(0, &priv->regs->mier0);
562 writel(0, &priv->regs->mier1);
563 writeb(0, &priv->regs->ier);
564 writeb(0, &priv->regs->eier);
565 /* Go to sleep mode */
566 ctlr |= RCAR_CAN_CTLR_SLPM;
567 writew(ctlr, &priv->regs->ctlr);
568 priv->can.state = CAN_STATE_STOPPED;
571 static int rcar_can_close(struct net_device *ndev)
573 struct rcar_can_priv *priv = netdev_priv(ndev);
575 netif_stop_queue(ndev);
577 free_irq(ndev->irq, ndev);
578 napi_disable(&priv->napi);
579 clk_disable_unprepare(priv->can_clk);
580 clk_disable_unprepare(priv->clk);
582 can_led_event(ndev, CAN_LED_EVENT_STOP);
586 static netdev_tx_t rcar_can_start_xmit(struct sk_buff *skb,
587 struct net_device *ndev)
589 struct rcar_can_priv *priv = netdev_priv(ndev);
590 struct can_frame *cf = (struct can_frame *)skb->data;
593 if (can_dropped_invalid_skb(ndev, skb))
596 if (cf->can_id & CAN_EFF_FLAG) /* Extended frame format */
597 data = (cf->can_id & CAN_EFF_MASK) | RCAR_CAN_IDE;
598 else /* Standard frame format */
599 data = (cf->can_id & CAN_SFF_MASK) << RCAR_CAN_SID_SHIFT;
601 if (cf->can_id & CAN_RTR_FLAG) { /* Remote transmission request */
602 data |= RCAR_CAN_RTR;
604 for (i = 0; i < cf->can_dlc; i++)
606 &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].data[i]);
609 writel(data, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].id);
611 writeb(cf->can_dlc, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].dlc);
613 priv->tx_dlc[priv->tx_head % RCAR_CAN_FIFO_DEPTH] = cf->can_dlc;
614 can_put_echo_skb(skb, ndev, priv->tx_head % RCAR_CAN_FIFO_DEPTH);
616 /* Start Tx: write 0xff to the TFPCR register to increment
617 * the CPU-side pointer for the transmit FIFO to the next
620 writeb(0xff, &priv->regs->tfpcr);
621 /* Stop the queue if we've filled all FIFO entries */
622 if (priv->tx_head - priv->tx_tail >= RCAR_CAN_FIFO_DEPTH)
623 netif_stop_queue(ndev);
628 static const struct net_device_ops rcar_can_netdev_ops = {
629 .ndo_open = rcar_can_open,
630 .ndo_stop = rcar_can_close,
631 .ndo_start_xmit = rcar_can_start_xmit,
632 .ndo_change_mtu = can_change_mtu,
635 static void rcar_can_rx_pkt(struct rcar_can_priv *priv)
637 struct net_device_stats *stats = &priv->ndev->stats;
638 struct can_frame *cf;
643 skb = alloc_can_skb(priv->ndev, &cf);
649 data = readl(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].id);
650 if (data & RCAR_CAN_IDE)
651 cf->can_id = (data & CAN_EFF_MASK) | CAN_EFF_FLAG;
653 cf->can_id = (data >> RCAR_CAN_SID_SHIFT) & CAN_SFF_MASK;
655 dlc = readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].dlc);
656 cf->can_dlc = get_can_dlc(dlc);
657 if (data & RCAR_CAN_RTR) {
658 cf->can_id |= CAN_RTR_FLAG;
660 for (dlc = 0; dlc < cf->can_dlc; dlc++)
662 readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].data[dlc]);
665 can_led_event(priv->ndev, CAN_LED_EVENT_RX);
667 stats->rx_bytes += cf->can_dlc;
669 netif_receive_skb(skb);
672 static int rcar_can_rx_poll(struct napi_struct *napi, int quota)
674 struct rcar_can_priv *priv = container_of(napi,
675 struct rcar_can_priv, napi);
678 for (num_pkts = 0; num_pkts < quota; num_pkts++) {
681 isr = readb(&priv->regs->isr);
682 /* Clear interrupt bit */
683 if (isr & RCAR_CAN_ISR_RXFF)
684 writeb(isr & ~RCAR_CAN_ISR_RXFF, &priv->regs->isr);
685 rfcr = readb(&priv->regs->rfcr);
686 if (rfcr & RCAR_CAN_RFCR_RFEST)
688 rcar_can_rx_pkt(priv);
689 /* Write 0xff to the RFPCR register to increment
690 * the CPU-side pointer for the receive FIFO
691 * to the next mailbox location
693 writeb(0xff, &priv->regs->rfpcr);
695 /* All packets processed */
696 if (num_pkts < quota) {
698 priv->ier |= RCAR_CAN_IER_RXFIE;
699 writeb(priv->ier, &priv->regs->ier);
704 static int rcar_can_do_set_mode(struct net_device *ndev, enum can_mode mode)
708 rcar_can_start(ndev);
709 netif_wake_queue(ndev);
716 static int rcar_can_get_berr_counter(const struct net_device *dev,
717 struct can_berr_counter *bec)
719 struct rcar_can_priv *priv = netdev_priv(dev);
722 err = clk_prepare_enable(priv->clk);
725 bec->txerr = readb(&priv->regs->tecr);
726 bec->rxerr = readb(&priv->regs->recr);
727 clk_disable_unprepare(priv->clk);
731 static const char * const clock_names[] = {
732 [CLKR_CLKP1] = "clkp1",
733 [CLKR_CLKP2] = "clkp2",
734 [CLKR_CLKEXT] = "can_clk",
737 static int rcar_can_probe(struct platform_device *pdev)
739 struct rcar_can_platform_data *pdata;
740 struct rcar_can_priv *priv;
741 struct net_device *ndev;
742 struct resource *mem;
744 u32 clock_select = CLKR_CLKP1;
748 if (pdev->dev.of_node) {
749 of_property_read_u32(pdev->dev.of_node,
750 "renesas,can-clock-select", &clock_select);
752 pdata = dev_get_platdata(&pdev->dev);
754 dev_err(&pdev->dev, "No platform data provided!\n");
757 clock_select = pdata->clock_select;
760 irq = platform_get_irq(pdev, 0);
762 dev_err(&pdev->dev, "No IRQ resource\n");
766 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
767 addr = devm_ioremap_resource(&pdev->dev, mem);
773 ndev = alloc_candev(sizeof(struct rcar_can_priv), RCAR_CAN_FIFO_DEPTH);
775 dev_err(&pdev->dev, "alloc_candev() failed\n");
780 priv = netdev_priv(ndev);
782 priv->clk = devm_clk_get(&pdev->dev, "clkp1");
783 if (IS_ERR(priv->clk)) {
784 err = PTR_ERR(priv->clk);
785 dev_err(&pdev->dev, "cannot get peripheral clock: %d\n", err);
789 if (clock_select >= ARRAY_SIZE(clock_names)) {
791 dev_err(&pdev->dev, "invalid CAN clock selected\n");
794 priv->can_clk = devm_clk_get(&pdev->dev, clock_names[clock_select]);
795 if (IS_ERR(priv->can_clk)) {
796 err = PTR_ERR(priv->can_clk);
797 dev_err(&pdev->dev, "cannot get CAN clock: %d\n", err);
801 ndev->netdev_ops = &rcar_can_netdev_ops;
803 ndev->flags |= IFF_ECHO;
806 priv->clock_select = clock_select;
807 priv->can.clock.freq = clk_get_rate(priv->can_clk);
808 priv->can.bittiming_const = &rcar_can_bittiming_const;
809 priv->can.do_set_mode = rcar_can_do_set_mode;
810 priv->can.do_get_berr_counter = rcar_can_get_berr_counter;
811 priv->can.ctrlmode_supported = CAN_CTRLMODE_BERR_REPORTING;
812 platform_set_drvdata(pdev, ndev);
813 SET_NETDEV_DEV(ndev, &pdev->dev);
815 netif_napi_add(ndev, &priv->napi, rcar_can_rx_poll,
816 RCAR_CAN_NAPI_WEIGHT);
817 err = register_candev(ndev);
819 dev_err(&pdev->dev, "register_candev() failed, error %d\n",
824 devm_can_led_init(ndev);
826 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%u)\n",
827 priv->regs, ndev->irq);
831 netif_napi_del(&priv->napi);
838 static int rcar_can_remove(struct platform_device *pdev)
840 struct net_device *ndev = platform_get_drvdata(pdev);
841 struct rcar_can_priv *priv = netdev_priv(ndev);
843 unregister_candev(ndev);
844 netif_napi_del(&priv->napi);
849 static int __maybe_unused rcar_can_suspend(struct device *dev)
851 struct net_device *ndev = dev_get_drvdata(dev);
852 struct rcar_can_priv *priv = netdev_priv(ndev);
855 if (netif_running(ndev)) {
856 netif_stop_queue(ndev);
857 netif_device_detach(ndev);
859 ctlr = readw(&priv->regs->ctlr);
860 ctlr |= RCAR_CAN_CTLR_CANM_HALT;
861 writew(ctlr, &priv->regs->ctlr);
862 ctlr |= RCAR_CAN_CTLR_SLPM;
863 writew(ctlr, &priv->regs->ctlr);
864 priv->can.state = CAN_STATE_SLEEPING;
866 clk_disable(priv->clk);
870 static int __maybe_unused rcar_can_resume(struct device *dev)
872 struct net_device *ndev = dev_get_drvdata(dev);
873 struct rcar_can_priv *priv = netdev_priv(ndev);
877 err = clk_enable(priv->clk);
879 netdev_err(ndev, "clk_enable() failed, error %d\n", err);
883 ctlr = readw(&priv->regs->ctlr);
884 ctlr &= ~RCAR_CAN_CTLR_SLPM;
885 writew(ctlr, &priv->regs->ctlr);
886 ctlr &= ~RCAR_CAN_CTLR_CANM;
887 writew(ctlr, &priv->regs->ctlr);
888 priv->can.state = CAN_STATE_ERROR_ACTIVE;
890 if (netif_running(ndev)) {
891 netif_device_attach(ndev);
892 netif_start_queue(ndev);
897 static SIMPLE_DEV_PM_OPS(rcar_can_pm_ops, rcar_can_suspend, rcar_can_resume);
899 static const struct of_device_id rcar_can_of_table[] __maybe_unused = {
900 { .compatible = "renesas,can-r8a7778" },
901 { .compatible = "renesas,can-r8a7779" },
902 { .compatible = "renesas,can-r8a7790" },
903 { .compatible = "renesas,can-r8a7791" },
906 MODULE_DEVICE_TABLE(of, rcar_can_of_table);
908 static struct platform_driver rcar_can_driver = {
910 .name = RCAR_CAN_DRV_NAME,
911 .of_match_table = of_match_ptr(rcar_can_of_table),
912 .pm = &rcar_can_pm_ops,
914 .probe = rcar_can_probe,
915 .remove = rcar_can_remove,
918 module_platform_driver(rcar_can_driver);
920 MODULE_AUTHOR("Cogent Embedded, Inc.");
921 MODULE_LICENSE("GPL");
922 MODULE_DESCRIPTION("CAN driver for Renesas R-Car SoC");
923 MODULE_ALIAS("platform:" RCAR_CAN_DRV_NAME);