6 Copyright (C) 2010 Intel Corporation,
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
21 * Supports the following Intel I/O Controller Hubs (ICH):
24 * region SMBus Block proc. block
25 * Chip name PCI ID size PEC buffer call read
26 * ---------------------------------------------------------------------------
27 * 82801AA (ICH) 0x2413 16 no no no no
28 * 82801AB (ICH0) 0x2423 16 no no no no
29 * 82801BA (ICH2) 0x2443 16 no no no no
30 * 82801CA (ICH3) 0x2483 32 soft no no no
31 * 82801DB (ICH4) 0x24c3 32 hard yes no no
32 * 82801E (ICH5) 0x24d3 32 hard yes yes yes
33 * 6300ESB 0x25a4 32 hard yes yes yes
34 * 82801F (ICH6) 0x266a 32 hard yes yes yes
35 * 6310ESB/6320ESB 0x269b 32 hard yes yes yes
36 * 82801G (ICH7) 0x27da 32 hard yes yes yes
37 * 82801H (ICH8) 0x283e 32 hard yes yes yes
38 * 82801I (ICH9) 0x2930 32 hard yes yes yes
39 * EP80579 (Tolapai) 0x5032 32 hard yes yes yes
40 * ICH10 0x3a30 32 hard yes yes yes
41 * ICH10 0x3a60 32 hard yes yes yes
42 * 5/3400 Series (PCH) 0x3b30 32 hard yes yes yes
43 * 6 Series (PCH) 0x1c22 32 hard yes yes yes
44 * Patsburg (PCH) 0x1d22 32 hard yes yes yes
45 * Patsburg (PCH) IDF 0x1d70 32 hard yes yes yes
46 * Patsburg (PCH) IDF 0x1d71 32 hard yes yes yes
47 * Patsburg (PCH) IDF 0x1d72 32 hard yes yes yes
48 * DH89xxCC (PCH) 0x2330 32 hard yes yes yes
49 * Panther Point (PCH) 0x1e22 32 hard yes yes yes
50 * Lynx Point (PCH) 0x8c22 32 hard yes yes yes
51 * Lynx Point-LP (PCH) 0x9c22 32 hard yes yes yes
52 * Avoton (SOC) 0x1f3c 32 hard yes yes yes
53 * Wellsburg (PCH) 0x8d22 32 hard yes yes yes
54 * Wellsburg (PCH) MS 0x8d7d 32 hard yes yes yes
55 * Wellsburg (PCH) MS 0x8d7e 32 hard yes yes yes
56 * Wellsburg (PCH) MS 0x8d7f 32 hard yes yes yes
57 * Coleto Creek (PCH) 0x23b0 32 hard yes yes yes
58 * Wildcat Point (PCH) 0x8ca2 32 hard yes yes yes
59 * Wildcat Point-LP (PCH) 0x9ca2 32 hard yes yes yes
60 * BayTrail (SOC) 0x0f12 32 hard yes yes yes
61 * Sunrise Point-H (PCH) 0xa123 32 hard yes yes yes
62 * Sunrise Point-LP (PCH) 0x9d23 32 hard yes yes yes
64 * Features supported by this driver:
68 * Block process call transaction no
69 * I2C block read transaction yes (doesn't use the block buffer)
71 * Interrupt processing yes
73 * See the file Documentation/i2c/busses/i2c-i801 for details.
76 #include <linux/interrupt.h>
77 #include <linux/module.h>
78 #include <linux/pci.h>
79 #include <linux/kernel.h>
80 #include <linux/stddef.h>
81 #include <linux/delay.h>
82 #include <linux/ioport.h>
83 #include <linux/init.h>
84 #include <linux/i2c.h>
85 #include <linux/acpi.h>
87 #include <linux/dmi.h>
88 #include <linux/slab.h>
89 #include <linux/wait.h>
90 #include <linux/err.h>
92 #if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
94 #include <linux/gpio.h>
95 #include <linux/i2c-mux-gpio.h>
96 #include <linux/platform_device.h>
99 /* I801 SMBus address offsets */
100 #define SMBHSTSTS(p) (0 + (p)->smba)
101 #define SMBHSTCNT(p) (2 + (p)->smba)
102 #define SMBHSTCMD(p) (3 + (p)->smba)
103 #define SMBHSTADD(p) (4 + (p)->smba)
104 #define SMBHSTDAT0(p) (5 + (p)->smba)
105 #define SMBHSTDAT1(p) (6 + (p)->smba)
106 #define SMBBLKDAT(p) (7 + (p)->smba)
107 #define SMBPEC(p) (8 + (p)->smba) /* ICH3 and later */
108 #define SMBAUXSTS(p) (12 + (p)->smba) /* ICH4 and later */
109 #define SMBAUXCTL(p) (13 + (p)->smba) /* ICH4 and later */
111 /* PCI Address Constants */
113 #define SMBPCICTL 0x004
114 #define SMBPCISTS 0x006
115 #define SMBHSTCFG 0x040
117 /* Host status bits for SMBPCISTS */
118 #define SMBPCISTS_INTS 0x08
120 /* Control bits for SMBPCICTL */
121 #define SMBPCICTL_INTDIS 0x0400
123 /* Host configuration bits for SMBHSTCFG */
124 #define SMBHSTCFG_HST_EN 1
125 #define SMBHSTCFG_SMB_SMI_EN 2
126 #define SMBHSTCFG_I2C_EN 4
128 /* Auxiliary control register bits, ICH4+ only */
129 #define SMBAUXCTL_CRC 1
130 #define SMBAUXCTL_E32B 2
133 #define MAX_RETRIES 400
135 /* I801 command constants */
136 #define I801_QUICK 0x00
137 #define I801_BYTE 0x04
138 #define I801_BYTE_DATA 0x08
139 #define I801_WORD_DATA 0x0C
140 #define I801_PROC_CALL 0x10 /* unimplemented */
141 #define I801_BLOCK_DATA 0x14
142 #define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
144 /* I801 Host Control register bits */
145 #define SMBHSTCNT_INTREN 0x01
146 #define SMBHSTCNT_KILL 0x02
147 #define SMBHSTCNT_LAST_BYTE 0x20
148 #define SMBHSTCNT_START 0x40
149 #define SMBHSTCNT_PEC_EN 0x80 /* ICH3 and later */
151 /* I801 Hosts Status register bits */
152 #define SMBHSTSTS_BYTE_DONE 0x80
153 #define SMBHSTSTS_INUSE_STS 0x40
154 #define SMBHSTSTS_SMBALERT_STS 0x20
155 #define SMBHSTSTS_FAILED 0x10
156 #define SMBHSTSTS_BUS_ERR 0x08
157 #define SMBHSTSTS_DEV_ERR 0x04
158 #define SMBHSTSTS_INTR 0x02
159 #define SMBHSTSTS_HOST_BUSY 0x01
161 #define STATUS_ERROR_FLAGS (SMBHSTSTS_FAILED | SMBHSTSTS_BUS_ERR | \
164 #define STATUS_FLAGS (SMBHSTSTS_BYTE_DONE | SMBHSTSTS_INTR | \
167 /* Older devices have their ID defined in <linux/pci_ids.h> */
168 #define PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS 0x0f12
169 #define PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS 0x2292
170 #define PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS 0x1c22
171 #define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS 0x1d22
172 /* Patsburg also has three 'Integrated Device Function' SMBus controllers */
173 #define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0 0x1d70
174 #define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1 0x1d71
175 #define PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2 0x1d72
176 #define PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS 0x1e22
177 #define PCI_DEVICE_ID_INTEL_AVOTON_SMBUS 0x1f3c
178 #define PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS 0x2330
179 #define PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS 0x23b0
180 #define PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS 0x3b30
181 #define PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS 0x8c22
182 #define PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS 0x8ca2
183 #define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS 0x8d22
184 #define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0 0x8d7d
185 #define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1 0x8d7e
186 #define PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2 0x8d7f
187 #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS 0x9c22
188 #define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS 0x9ca2
189 #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS 0xa123
190 #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS 0x9d23
192 struct i801_mux_config {
197 unsigned gpios[2]; /* Relative to gpio_chip->base */
202 struct i2c_adapter adapter;
204 unsigned char original_hstcfg;
205 struct pci_dev *pci_dev;
206 unsigned int features;
209 wait_queue_head_t waitq;
212 /* Command state used by isr for byte-by-byte block transactions */
219 #if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
221 const struct i801_mux_config *mux_drvdata;
222 struct platform_device *mux_pdev;
226 static struct pci_driver i801_driver;
228 #define FEATURE_SMBUS_PEC (1 << 0)
229 #define FEATURE_BLOCK_BUFFER (1 << 1)
230 #define FEATURE_BLOCK_PROC (1 << 2)
231 #define FEATURE_I2C_BLOCK_READ (1 << 3)
232 #define FEATURE_IRQ (1 << 4)
233 /* Not really a feature, but it's convenient to handle it as such */
234 #define FEATURE_IDF (1 << 15)
236 static const char *i801_feature_names[] = {
239 "Block process call",
244 static unsigned int disable_features;
245 module_param(disable_features, uint, S_IRUGO | S_IWUSR);
246 MODULE_PARM_DESC(disable_features, "Disable selected driver features:\n"
247 "\t\t 0x01 disable SMBus PEC\n"
248 "\t\t 0x02 disable the block buffer\n"
249 "\t\t 0x08 disable the I2C block read functionality\n"
250 "\t\t 0x10 don't use interrupts ");
252 /* Make sure the SMBus host is ready to start transmitting.
253 Return 0 if it is, -EBUSY if it is not. */
254 static int i801_check_pre(struct i801_priv *priv)
258 status = inb_p(SMBHSTSTS(priv));
259 if (status & SMBHSTSTS_HOST_BUSY) {
260 dev_err(&priv->pci_dev->dev, "SMBus is busy, can't use it!\n");
264 status &= STATUS_FLAGS;
266 dev_dbg(&priv->pci_dev->dev, "Clearing status flags (%02x)\n",
268 outb_p(status, SMBHSTSTS(priv));
269 status = inb_p(SMBHSTSTS(priv)) & STATUS_FLAGS;
271 dev_err(&priv->pci_dev->dev,
272 "Failed clearing status flags (%02x)\n",
282 * Convert the status register to an error code, and clear it.
283 * Note that status only contains the bits we want to clear, not the
284 * actual register value.
286 static int i801_check_post(struct i801_priv *priv, int status)
291 * If the SMBus is still busy, we give up
292 * Note: This timeout condition only happens when using polling
293 * transactions. For interrupt operation, NAK/timeout is indicated by
296 if (unlikely(status < 0)) {
297 dev_err(&priv->pci_dev->dev, "Transaction timeout\n");
298 /* try to stop the current command */
299 dev_dbg(&priv->pci_dev->dev, "Terminating the current operation\n");
300 outb_p(inb_p(SMBHSTCNT(priv)) | SMBHSTCNT_KILL,
302 usleep_range(1000, 2000);
303 outb_p(inb_p(SMBHSTCNT(priv)) & (~SMBHSTCNT_KILL),
306 /* Check if it worked */
307 status = inb_p(SMBHSTSTS(priv));
308 if ((status & SMBHSTSTS_HOST_BUSY) ||
309 !(status & SMBHSTSTS_FAILED))
310 dev_err(&priv->pci_dev->dev,
311 "Failed terminating the transaction\n");
312 outb_p(STATUS_FLAGS, SMBHSTSTS(priv));
316 if (status & SMBHSTSTS_FAILED) {
318 dev_err(&priv->pci_dev->dev, "Transaction failed\n");
320 if (status & SMBHSTSTS_DEV_ERR) {
322 dev_dbg(&priv->pci_dev->dev, "No response\n");
324 if (status & SMBHSTSTS_BUS_ERR) {
326 dev_dbg(&priv->pci_dev->dev, "Lost arbitration\n");
329 /* Clear status flags except BYTE_DONE, to be cleared by caller */
330 outb_p(status, SMBHSTSTS(priv));
335 /* Wait for BUSY being cleared and either INTR or an error flag being set */
336 static int i801_wait_intr(struct i801_priv *priv)
341 /* We will always wait for a fraction of a second! */
343 usleep_range(250, 500);
344 status = inb_p(SMBHSTSTS(priv));
345 } while (((status & SMBHSTSTS_HOST_BUSY) ||
346 !(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR))) &&
347 (timeout++ < MAX_RETRIES));
349 if (timeout > MAX_RETRIES) {
350 dev_dbg(&priv->pci_dev->dev, "INTR Timeout!\n");
353 return status & (STATUS_ERROR_FLAGS | SMBHSTSTS_INTR);
356 /* Wait for either BYTE_DONE or an error flag being set */
357 static int i801_wait_byte_done(struct i801_priv *priv)
362 /* We will always wait for a fraction of a second! */
364 usleep_range(250, 500);
365 status = inb_p(SMBHSTSTS(priv));
366 } while (!(status & (STATUS_ERROR_FLAGS | SMBHSTSTS_BYTE_DONE)) &&
367 (timeout++ < MAX_RETRIES));
369 if (timeout > MAX_RETRIES) {
370 dev_dbg(&priv->pci_dev->dev, "BYTE_DONE Timeout!\n");
373 return status & STATUS_ERROR_FLAGS;
376 static int i801_transaction(struct i801_priv *priv, int xact)
380 const struct i2c_adapter *adap = &priv->adapter;
382 result = i801_check_pre(priv);
386 if (priv->features & FEATURE_IRQ) {
387 outb_p(xact | SMBHSTCNT_INTREN | SMBHSTCNT_START,
389 result = wait_event_timeout(priv->waitq,
390 (status = priv->status),
394 dev_warn(&priv->pci_dev->dev,
395 "Timeout waiting for interrupt!\n");
398 return i801_check_post(priv, status);
401 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
402 * SMBSCMD are passed in xact */
403 outb_p(xact | SMBHSTCNT_START, SMBHSTCNT(priv));
405 status = i801_wait_intr(priv);
406 return i801_check_post(priv, status);
409 static int i801_block_transaction_by_block(struct i801_priv *priv,
410 union i2c_smbus_data *data,
411 char read_write, int hwpec)
416 inb_p(SMBHSTCNT(priv)); /* reset the data buffer index */
418 /* Use 32-byte buffer to process this transaction */
419 if (read_write == I2C_SMBUS_WRITE) {
420 len = data->block[0];
421 outb_p(len, SMBHSTDAT0(priv));
422 for (i = 0; i < len; i++)
423 outb_p(data->block[i+1], SMBBLKDAT(priv));
426 status = i801_transaction(priv, I801_BLOCK_DATA |
427 (hwpec ? SMBHSTCNT_PEC_EN : 0));
431 if (read_write == I2C_SMBUS_READ) {
432 len = inb_p(SMBHSTDAT0(priv));
433 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
436 data->block[0] = len;
437 for (i = 0; i < len; i++)
438 data->block[i + 1] = inb_p(SMBBLKDAT(priv));
443 static void i801_isr_byte_done(struct i801_priv *priv)
446 /* For SMBus block reads, length is received with first byte */
447 if (((priv->cmd & 0x1c) == I801_BLOCK_DATA) &&
448 (priv->count == 0)) {
449 priv->len = inb_p(SMBHSTDAT0(priv));
450 if (priv->len < 1 || priv->len > I2C_SMBUS_BLOCK_MAX) {
451 dev_err(&priv->pci_dev->dev,
452 "Illegal SMBus block read size %d\n",
455 priv->len = I2C_SMBUS_BLOCK_MAX;
457 dev_dbg(&priv->pci_dev->dev,
458 "SMBus block read size is %d\n",
461 priv->data[-1] = priv->len;
465 if (priv->count < priv->len)
466 priv->data[priv->count++] = inb(SMBBLKDAT(priv));
468 dev_dbg(&priv->pci_dev->dev,
469 "Discarding extra byte on block read\n");
471 /* Set LAST_BYTE for last byte of read transaction */
472 if (priv->count == priv->len - 1)
473 outb_p(priv->cmd | SMBHSTCNT_LAST_BYTE,
475 } else if (priv->count < priv->len - 1) {
476 /* Write next byte, except for IRQ after last byte */
477 outb_p(priv->data[++priv->count], SMBBLKDAT(priv));
480 /* Clear BYTE_DONE to continue with next byte */
481 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
485 * There are two kinds of interrupts:
487 * 1) i801 signals transaction completion with one of these interrupts:
489 * DEV_ERR - Invalid command, NAK or communication timeout
490 * BUS_ERR - SMI# transaction collision
491 * FAILED - transaction was canceled due to a KILL request
492 * When any of these occur, update ->status and wake up the waitq.
493 * ->status must be cleared before kicking off the next transaction.
495 * 2) For byte-by-byte (I2C read/write) transactions, one BYTE_DONE interrupt
496 * occurs for each byte of a byte-by-byte to prepare the next byte.
498 static irqreturn_t i801_isr(int irq, void *dev_id)
500 struct i801_priv *priv = dev_id;
504 /* Confirm this is our interrupt */
505 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
506 if (!(pcists & SMBPCISTS_INTS))
509 status = inb_p(SMBHSTSTS(priv));
510 if (status & SMBHSTSTS_BYTE_DONE)
511 i801_isr_byte_done(priv);
514 * Clear irq sources and report transaction result.
515 * ->status must be cleared before the next transaction is started.
517 status &= SMBHSTSTS_INTR | STATUS_ERROR_FLAGS;
519 outb_p(status, SMBHSTSTS(priv));
520 priv->status |= status;
521 wake_up(&priv->waitq);
528 * For "byte-by-byte" block transactions:
529 * I2C write uses cmd=I801_BLOCK_DATA, I2C_EN=1
530 * I2C read uses cmd=I801_I2C_BLOCK_DATA
532 static int i801_block_transaction_byte_by_byte(struct i801_priv *priv,
533 union i2c_smbus_data *data,
534 char read_write, int command,
541 const struct i2c_adapter *adap = &priv->adapter;
543 result = i801_check_pre(priv);
547 len = data->block[0];
549 if (read_write == I2C_SMBUS_WRITE) {
550 outb_p(len, SMBHSTDAT0(priv));
551 outb_p(data->block[1], SMBBLKDAT(priv));
554 if (command == I2C_SMBUS_I2C_BLOCK_DATA &&
555 read_write == I2C_SMBUS_READ)
556 smbcmd = I801_I2C_BLOCK_DATA;
558 smbcmd = I801_BLOCK_DATA;
560 if (priv->features & FEATURE_IRQ) {
561 priv->is_read = (read_write == I2C_SMBUS_READ);
562 if (len == 1 && priv->is_read)
563 smbcmd |= SMBHSTCNT_LAST_BYTE;
564 priv->cmd = smbcmd | SMBHSTCNT_INTREN;
567 priv->data = &data->block[1];
569 outb_p(priv->cmd | SMBHSTCNT_START, SMBHSTCNT(priv));
570 result = wait_event_timeout(priv->waitq,
571 (status = priv->status),
575 dev_warn(&priv->pci_dev->dev,
576 "Timeout waiting for interrupt!\n");
579 return i801_check_post(priv, status);
582 for (i = 1; i <= len; i++) {
583 if (i == len && read_write == I2C_SMBUS_READ)
584 smbcmd |= SMBHSTCNT_LAST_BYTE;
585 outb_p(smbcmd, SMBHSTCNT(priv));
588 outb_p(inb(SMBHSTCNT(priv)) | SMBHSTCNT_START,
591 status = i801_wait_byte_done(priv);
595 if (i == 1 && read_write == I2C_SMBUS_READ
596 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
597 len = inb_p(SMBHSTDAT0(priv));
598 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX) {
599 dev_err(&priv->pci_dev->dev,
600 "Illegal SMBus block read size %d\n",
603 while (inb_p(SMBHSTSTS(priv)) &
605 outb_p(SMBHSTSTS_BYTE_DONE,
607 outb_p(SMBHSTSTS_INTR, SMBHSTSTS(priv));
610 data->block[0] = len;
613 /* Retrieve/store value in SMBBLKDAT */
614 if (read_write == I2C_SMBUS_READ)
615 data->block[i] = inb_p(SMBBLKDAT(priv));
616 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
617 outb_p(data->block[i+1], SMBBLKDAT(priv));
619 /* signals SMBBLKDAT ready */
620 outb_p(SMBHSTSTS_BYTE_DONE, SMBHSTSTS(priv));
623 status = i801_wait_intr(priv);
625 return i801_check_post(priv, status);
628 static int i801_set_block_buffer_mode(struct i801_priv *priv)
630 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_E32B, SMBAUXCTL(priv));
631 if ((inb_p(SMBAUXCTL(priv)) & SMBAUXCTL_E32B) == 0)
636 /* Block transaction function */
637 static int i801_block_transaction(struct i801_priv *priv,
638 union i2c_smbus_data *data, char read_write,
639 int command, int hwpec)
644 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
645 if (read_write == I2C_SMBUS_WRITE) {
646 /* set I2C_EN bit in configuration register */
647 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &hostc);
648 pci_write_config_byte(priv->pci_dev, SMBHSTCFG,
649 hostc | SMBHSTCFG_I2C_EN);
650 } else if (!(priv->features & FEATURE_I2C_BLOCK_READ)) {
651 dev_err(&priv->pci_dev->dev,
652 "I2C block read is unsupported!\n");
657 if (read_write == I2C_SMBUS_WRITE
658 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
659 if (data->block[0] < 1)
661 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
662 data->block[0] = I2C_SMBUS_BLOCK_MAX;
664 data->block[0] = 32; /* max for SMBus block reads */
667 /* Experience has shown that the block buffer can only be used for
668 SMBus (not I2C) block transactions, even though the datasheet
669 doesn't mention this limitation. */
670 if ((priv->features & FEATURE_BLOCK_BUFFER)
671 && command != I2C_SMBUS_I2C_BLOCK_DATA
672 && i801_set_block_buffer_mode(priv) == 0)
673 result = i801_block_transaction_by_block(priv, data,
676 result = i801_block_transaction_byte_by_byte(priv, data,
680 if (command == I2C_SMBUS_I2C_BLOCK_DATA
681 && read_write == I2C_SMBUS_WRITE) {
682 /* restore saved configuration register value */
683 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, hostc);
688 /* Return negative errno on error. */
689 static s32 i801_access(struct i2c_adapter *adap, u16 addr,
690 unsigned short flags, char read_write, u8 command,
691 int size, union i2c_smbus_data *data)
696 struct i801_priv *priv = i2c_get_adapdata(adap);
698 hwpec = (priv->features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
699 && size != I2C_SMBUS_QUICK
700 && size != I2C_SMBUS_I2C_BLOCK_DATA;
703 case I2C_SMBUS_QUICK:
704 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
709 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
711 if (read_write == I2C_SMBUS_WRITE)
712 outb_p(command, SMBHSTCMD(priv));
715 case I2C_SMBUS_BYTE_DATA:
716 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
718 outb_p(command, SMBHSTCMD(priv));
719 if (read_write == I2C_SMBUS_WRITE)
720 outb_p(data->byte, SMBHSTDAT0(priv));
721 xact = I801_BYTE_DATA;
723 case I2C_SMBUS_WORD_DATA:
724 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
726 outb_p(command, SMBHSTCMD(priv));
727 if (read_write == I2C_SMBUS_WRITE) {
728 outb_p(data->word & 0xff, SMBHSTDAT0(priv));
729 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1(priv));
731 xact = I801_WORD_DATA;
733 case I2C_SMBUS_BLOCK_DATA:
734 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
736 outb_p(command, SMBHSTCMD(priv));
739 case I2C_SMBUS_I2C_BLOCK_DATA:
740 /* NB: page 240 of ICH5 datasheet shows that the R/#W
741 * bit should be cleared here, even when reading */
742 outb_p((addr & 0x7f) << 1, SMBHSTADD(priv));
743 if (read_write == I2C_SMBUS_READ) {
744 /* NB: page 240 of ICH5 datasheet also shows
745 * that DATA1 is the cmd field when reading */
746 outb_p(command, SMBHSTDAT1(priv));
748 outb_p(command, SMBHSTCMD(priv));
752 dev_err(&priv->pci_dev->dev, "Unsupported transaction %d\n",
757 if (hwpec) /* enable/disable hardware PEC */
758 outb_p(inb_p(SMBAUXCTL(priv)) | SMBAUXCTL_CRC, SMBAUXCTL(priv));
760 outb_p(inb_p(SMBAUXCTL(priv)) & (~SMBAUXCTL_CRC),
764 ret = i801_block_transaction(priv, data, read_write, size,
767 ret = i801_transaction(priv, xact);
769 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
770 time, so we forcibly disable it after every transaction. Turn off
771 E32B for the same reason. */
773 outb_p(inb_p(SMBAUXCTL(priv)) &
774 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
780 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
783 switch (xact & 0x7f) {
784 case I801_BYTE: /* Result put in SMBHSTDAT0 */
786 data->byte = inb_p(SMBHSTDAT0(priv));
789 data->word = inb_p(SMBHSTDAT0(priv)) +
790 (inb_p(SMBHSTDAT1(priv)) << 8);
797 static u32 i801_func(struct i2c_adapter *adapter)
799 struct i801_priv *priv = i2c_get_adapdata(adapter);
801 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
802 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
803 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
804 ((priv->features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
805 ((priv->features & FEATURE_I2C_BLOCK_READ) ?
806 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0);
809 static const struct i2c_algorithm smbus_algorithm = {
810 .smbus_xfer = i801_access,
811 .functionality = i801_func,
814 static const struct pci_device_id i801_ids[] = {
815 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
816 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
817 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
818 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
819 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
820 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
821 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
822 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
823 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
824 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
825 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
826 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
827 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EP80579_1) },
828 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
829 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
830 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5_3400_SERIES_SMBUS) },
831 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COUGARPOINT_SMBUS) },
832 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS) },
833 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0) },
834 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1) },
835 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2) },
836 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DH89XXCC_SMBUS) },
837 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PANTHERPOINT_SMBUS) },
838 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_SMBUS) },
839 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_SMBUS) },
840 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMBUS) },
841 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS) },
842 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0) },
843 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1) },
844 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2) },
845 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_COLETOCREEK_SMBUS) },
846 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_SMBUS) },
847 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_SMBUS) },
848 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_SMBUS) },
849 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BRASWELL_SMBUS) },
850 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_SMBUS) },
851 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SMBUS) },
855 MODULE_DEVICE_TABLE(pci, i801_ids);
857 #if defined CONFIG_X86 && defined CONFIG_DMI
858 static unsigned char apanel_addr;
860 /* Scan the system ROM for the signature "FJKEYINF" */
861 static __init const void __iomem *bios_signature(const void __iomem *bios)
864 const unsigned char signature[] = "FJKEYINF";
866 for (offset = 0; offset < 0x10000; offset += 0x10) {
867 if (check_signature(bios + offset, signature,
868 sizeof(signature)-1))
869 return bios + offset;
874 static void __init input_apanel_init(void)
877 const void __iomem *p;
879 bios = ioremap(0xF0000, 0x10000); /* Can't fail */
880 p = bios_signature(bios);
882 /* just use the first address */
883 apanel_addr = readb(p + 8 + 3) >> 1;
888 struct dmi_onboard_device_info {
891 unsigned short i2c_addr;
892 const char *i2c_type;
895 static const struct dmi_onboard_device_info dmi_devices[] = {
896 { "Syleus", DMI_DEV_TYPE_OTHER, 0x73, "fscsyl" },
897 { "Hermes", DMI_DEV_TYPE_OTHER, 0x73, "fscher" },
898 { "Hades", DMI_DEV_TYPE_OTHER, 0x73, "fschds" },
901 static void dmi_check_onboard_device(u8 type, const char *name,
902 struct i2c_adapter *adap)
905 struct i2c_board_info info;
907 for (i = 0; i < ARRAY_SIZE(dmi_devices); i++) {
908 /* & ~0x80, ignore enabled/disabled bit */
909 if ((type & ~0x80) != dmi_devices[i].type)
911 if (strcasecmp(name, dmi_devices[i].name))
914 memset(&info, 0, sizeof(struct i2c_board_info));
915 info.addr = dmi_devices[i].i2c_addr;
916 strlcpy(info.type, dmi_devices[i].i2c_type, I2C_NAME_SIZE);
917 i2c_new_device(adap, &info);
922 /* We use our own function to check for onboard devices instead of
923 dmi_find_device() as some buggy BIOS's have the devices we are interested
924 in marked as disabled */
925 static void dmi_check_onboard_devices(const struct dmi_header *dm, void *adap)
932 count = (dm->length - sizeof(struct dmi_header)) / 2;
933 for (i = 0; i < count; i++) {
934 const u8 *d = (char *)(dm + 1) + (i * 2);
935 const char *name = ((char *) dm) + dm->length;
942 while (s > 0 && name[0]) {
943 name += strlen(name) + 1;
946 if (name[0] == 0) /* Bogus string reference */
949 dmi_check_onboard_device(type, name, adap);
953 /* Register optional slaves */
954 static void i801_probe_optional_slaves(struct i801_priv *priv)
956 /* Only register slaves on main SMBus channel */
957 if (priv->features & FEATURE_IDF)
961 struct i2c_board_info info;
963 memset(&info, 0, sizeof(struct i2c_board_info));
964 info.addr = apanel_addr;
965 strlcpy(info.type, "fujitsu_apanel", I2C_NAME_SIZE);
966 i2c_new_device(&priv->adapter, &info);
969 if (dmi_name_in_vendors("FUJITSU"))
970 dmi_walk(dmi_check_onboard_devices, &priv->adapter);
973 static void __init input_apanel_init(void) {}
974 static void i801_probe_optional_slaves(struct i801_priv *priv) {}
975 #endif /* CONFIG_X86 && CONFIG_DMI */
977 #if (defined CONFIG_I2C_MUX_GPIO || defined CONFIG_I2C_MUX_GPIO_MODULE) && \
979 static struct i801_mux_config i801_mux_config_asus_z8_d12 = {
980 .gpio_chip = "gpio_ich",
981 .values = { 0x02, 0x03 },
983 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD },
988 static struct i801_mux_config i801_mux_config_asus_z8_d18 = {
989 .gpio_chip = "gpio_ich",
990 .values = { 0x02, 0x03, 0x01 },
992 .classes = { I2C_CLASS_SPD, I2C_CLASS_SPD, I2C_CLASS_SPD },
997 static const struct dmi_system_id mux_dmi_table[] = {
1000 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1001 DMI_MATCH(DMI_BOARD_NAME, "Z8NA-D6(C)"),
1003 .driver_data = &i801_mux_config_asus_z8_d12,
1007 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1008 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)E-D12(X)"),
1010 .driver_data = &i801_mux_config_asus_z8_d12,
1014 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1015 DMI_MATCH(DMI_BOARD_NAME, "Z8NH-D12"),
1017 .driver_data = &i801_mux_config_asus_z8_d12,
1021 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1022 DMI_MATCH(DMI_BOARD_NAME, "Z8PH-D12/IFB"),
1024 .driver_data = &i801_mux_config_asus_z8_d12,
1028 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1029 DMI_MATCH(DMI_BOARD_NAME, "Z8NR-D12"),
1031 .driver_data = &i801_mux_config_asus_z8_d12,
1035 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1036 DMI_MATCH(DMI_BOARD_NAME, "Z8P(N)H-D12"),
1038 .driver_data = &i801_mux_config_asus_z8_d12,
1042 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1043 DMI_MATCH(DMI_BOARD_NAME, "Z8PG-D18"),
1045 .driver_data = &i801_mux_config_asus_z8_d18,
1049 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1050 DMI_MATCH(DMI_BOARD_NAME, "Z8PE-D18"),
1052 .driver_data = &i801_mux_config_asus_z8_d18,
1056 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
1057 DMI_MATCH(DMI_BOARD_NAME, "Z8PS-D12"),
1059 .driver_data = &i801_mux_config_asus_z8_d12,
1064 /* Setup multiplexing if needed */
1065 static int i801_add_mux(struct i801_priv *priv)
1067 struct device *dev = &priv->adapter.dev;
1068 const struct i801_mux_config *mux_config;
1069 struct i2c_mux_gpio_platform_data gpio_data;
1072 if (!priv->mux_drvdata)
1074 mux_config = priv->mux_drvdata;
1076 /* Prepare the platform data */
1077 memset(&gpio_data, 0, sizeof(struct i2c_mux_gpio_platform_data));
1078 gpio_data.parent = priv->adapter.nr;
1079 gpio_data.values = mux_config->values;
1080 gpio_data.n_values = mux_config->n_values;
1081 gpio_data.classes = mux_config->classes;
1082 gpio_data.gpio_chip = mux_config->gpio_chip;
1083 gpio_data.gpios = mux_config->gpios;
1084 gpio_data.n_gpios = mux_config->n_gpios;
1085 gpio_data.idle = I2C_MUX_GPIO_NO_IDLE;
1087 /* Register the mux device */
1088 priv->mux_pdev = platform_device_register_data(dev, "i2c-mux-gpio",
1089 PLATFORM_DEVID_AUTO, &gpio_data,
1090 sizeof(struct i2c_mux_gpio_platform_data));
1091 if (IS_ERR(priv->mux_pdev)) {
1092 err = PTR_ERR(priv->mux_pdev);
1093 priv->mux_pdev = NULL;
1094 dev_err(dev, "Failed to register i2c-mux-gpio device\n");
1101 static void i801_del_mux(struct i801_priv *priv)
1104 platform_device_unregister(priv->mux_pdev);
1107 static unsigned int i801_get_adapter_class(struct i801_priv *priv)
1109 const struct dmi_system_id *id;
1110 const struct i801_mux_config *mux_config;
1111 unsigned int class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1114 id = dmi_first_match(mux_dmi_table);
1116 /* Remove branch classes from trunk */
1117 mux_config = id->driver_data;
1118 for (i = 0; i < mux_config->n_values; i++)
1119 class &= ~mux_config->classes[i];
1121 /* Remember for later */
1122 priv->mux_drvdata = mux_config;
1128 static inline int i801_add_mux(struct i801_priv *priv) { return 0; }
1129 static inline void i801_del_mux(struct i801_priv *priv) { }
1131 static inline unsigned int i801_get_adapter_class(struct i801_priv *priv)
1133 return I2C_CLASS_HWMON | I2C_CLASS_SPD;
1137 static int i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
1141 struct i801_priv *priv;
1143 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
1147 i2c_set_adapdata(&priv->adapter, priv);
1148 priv->adapter.owner = THIS_MODULE;
1149 priv->adapter.class = i801_get_adapter_class(priv);
1150 priv->adapter.algo = &smbus_algorithm;
1152 priv->pci_dev = dev;
1153 switch (dev->device) {
1154 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF0:
1155 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF1:
1156 case PCI_DEVICE_ID_INTEL_PATSBURG_SMBUS_IDF2:
1157 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS0:
1158 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS1:
1159 case PCI_DEVICE_ID_INTEL_WELLSBURG_SMBUS_MS2:
1160 priv->features |= FEATURE_IDF;
1163 priv->features |= FEATURE_I2C_BLOCK_READ;
1164 priv->features |= FEATURE_IRQ;
1166 case PCI_DEVICE_ID_INTEL_82801DB_3:
1167 priv->features |= FEATURE_SMBUS_PEC;
1168 priv->features |= FEATURE_BLOCK_BUFFER;
1170 case PCI_DEVICE_ID_INTEL_82801CA_3:
1171 case PCI_DEVICE_ID_INTEL_82801BA_2:
1172 case PCI_DEVICE_ID_INTEL_82801AB_3:
1173 case PCI_DEVICE_ID_INTEL_82801AA_3:
1177 /* Disable features on user request */
1178 for (i = 0; i < ARRAY_SIZE(i801_feature_names); i++) {
1179 if (priv->features & disable_features & (1 << i))
1180 dev_notice(&dev->dev, "%s disabled by user\n",
1181 i801_feature_names[i]);
1183 priv->features &= ~disable_features;
1185 err = pci_enable_device(dev);
1187 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
1192 /* Determine the address of the SMBus area */
1193 priv->smba = pci_resource_start(dev, SMBBAR);
1195 dev_err(&dev->dev, "SMBus base address uninitialized, "
1201 err = acpi_check_resource_conflict(&dev->resource[SMBBAR]);
1207 err = pci_request_region(dev, SMBBAR, i801_driver.name);
1209 dev_err(&dev->dev, "Failed to request SMBus region "
1210 "0x%lx-0x%Lx\n", priv->smba,
1211 (unsigned long long)pci_resource_end(dev, SMBBAR));
1215 pci_read_config_byte(priv->pci_dev, SMBHSTCFG, &temp);
1216 priv->original_hstcfg = temp;
1217 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
1218 if (!(temp & SMBHSTCFG_HST_EN)) {
1219 dev_info(&dev->dev, "Enabling SMBus device\n");
1220 temp |= SMBHSTCFG_HST_EN;
1222 pci_write_config_byte(priv->pci_dev, SMBHSTCFG, temp);
1224 if (temp & SMBHSTCFG_SMB_SMI_EN) {
1225 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
1226 /* Disable SMBus interrupt feature if SMBus using SMI# */
1227 priv->features &= ~FEATURE_IRQ;
1230 /* Clear special mode bits */
1231 if (priv->features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
1232 outb_p(inb_p(SMBAUXCTL(priv)) &
1233 ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B), SMBAUXCTL(priv));
1235 /* Default timeout in interrupt mode: 200 ms */
1236 priv->adapter.timeout = HZ / 5;
1238 if (priv->features & FEATURE_IRQ) {
1241 /* Complain if an interrupt is already pending */
1242 pci_read_config_word(priv->pci_dev, SMBPCISTS, &pcists);
1243 if (pcists & SMBPCISTS_INTS)
1244 dev_warn(&dev->dev, "An interrupt is pending!\n");
1246 /* Check if interrupts have been disabled */
1247 pci_read_config_word(priv->pci_dev, SMBPCICTL, &pcictl);
1248 if (pcictl & SMBPCICTL_INTDIS) {
1249 dev_info(&dev->dev, "Interrupts are disabled\n");
1250 priv->features &= ~FEATURE_IRQ;
1254 if (priv->features & FEATURE_IRQ) {
1255 init_waitqueue_head(&priv->waitq);
1257 err = request_irq(dev->irq, i801_isr, IRQF_SHARED,
1258 i801_driver.name, priv);
1260 dev_err(&dev->dev, "Failed to allocate irq %d: %d\n",
1262 priv->features &= ~FEATURE_IRQ;
1265 dev_info(&dev->dev, "SMBus using %s\n",
1266 priv->features & FEATURE_IRQ ? "PCI interrupt" : "polling");
1268 /* set up the sysfs linkage to our parent device */
1269 priv->adapter.dev.parent = &dev->dev;
1271 /* Retry up to 3 times on lost arbitration */
1272 priv->adapter.retries = 3;
1274 snprintf(priv->adapter.name, sizeof(priv->adapter.name),
1275 "SMBus I801 adapter at %04lx", priv->smba);
1276 err = i2c_add_adapter(&priv->adapter);
1278 dev_err(&dev->dev, "Failed to add SMBus adapter\n");
1282 i801_probe_optional_slaves(priv);
1283 /* We ignore errors - multiplexing is optional */
1286 pci_set_drvdata(dev, priv);
1291 if (priv->features & FEATURE_IRQ)
1292 free_irq(dev->irq, priv);
1293 pci_release_region(dev, SMBBAR);
1299 static void i801_remove(struct pci_dev *dev)
1301 struct i801_priv *priv = pci_get_drvdata(dev);
1304 i2c_del_adapter(&priv->adapter);
1305 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1307 if (priv->features & FEATURE_IRQ)
1308 free_irq(dev->irq, priv);
1309 pci_release_region(dev, SMBBAR);
1313 * do not call pci_disable_device(dev) since it can cause hard hangs on
1314 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
1319 static int i801_suspend(struct pci_dev *dev, pm_message_t mesg)
1321 struct i801_priv *priv = pci_get_drvdata(dev);
1323 pci_save_state(dev);
1324 pci_write_config_byte(dev, SMBHSTCFG, priv->original_hstcfg);
1325 pci_set_power_state(dev, pci_choose_state(dev, mesg));
1329 static int i801_resume(struct pci_dev *dev)
1331 pci_set_power_state(dev, PCI_D0);
1332 pci_restore_state(dev);
1333 return pci_enable_device(dev);
1336 #define i801_suspend NULL
1337 #define i801_resume NULL
1340 static struct pci_driver i801_driver = {
1341 .name = "i801_smbus",
1342 .id_table = i801_ids,
1343 .probe = i801_probe,
1344 .remove = i801_remove,
1345 .suspend = i801_suspend,
1346 .resume = i801_resume,
1349 static int __init i2c_i801_init(void)
1351 if (dmi_name_in_vendors("FUJITSU"))
1352 input_apanel_init();
1353 return pci_register_driver(&i801_driver);
1356 static void __exit i2c_i801_exit(void)
1358 pci_unregister_driver(&i801_driver);
1362 MODULE_DESCRIPTION("I801 SMBus driver");
1363 MODULE_LICENSE("GPL");
1365 module_init(i2c_i801_init);
1366 module_exit(i2c_i801_exit);