1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) STMicroelectronics SA 2014
6 * for STMicroelectronics.
8 #include <linux/seq_file.h>
10 #include <drm/drm_atomic.h>
11 #include <drm/drm_fb_cma_helper.h>
12 #include <drm/drm_gem_cma_helper.h>
14 #include "sti_compositor.h"
16 #include "sti_plane.h"
19 #define ALPHASWITCH BIT(6)
20 #define ENA_COLOR_FILL BIT(8)
21 #define BIGNOTLITTLE BIT(23)
22 #define WAIT_NEXT_VSYNC BIT(31)
24 /* GDP color formats */
25 #define GDP_RGB565 0x00
26 #define GDP_RGB888 0x01
27 #define GDP_RGB888_32 0x02
28 #define GDP_XBGR8888 (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
29 #define GDP_ARGB8565 0x04
30 #define GDP_ARGB8888 0x05
31 #define GDP_ABGR8888 (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
32 #define GDP_ARGB1555 0x06
33 #define GDP_ARGB4444 0x07
35 #define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
37 static struct gdp_format_to_str {
40 } gdp_format_to_str[] = {
52 #define GAM_GDP_CTL_OFFSET 0x00
53 #define GAM_GDP_AGC_OFFSET 0x04
54 #define GAM_GDP_VPO_OFFSET 0x0C
55 #define GAM_GDP_VPS_OFFSET 0x10
56 #define GAM_GDP_PML_OFFSET 0x14
57 #define GAM_GDP_PMP_OFFSET 0x18
58 #define GAM_GDP_SIZE_OFFSET 0x1C
59 #define GAM_GDP_NVN_OFFSET 0x24
60 #define GAM_GDP_KEY1_OFFSET 0x28
61 #define GAM_GDP_KEY2_OFFSET 0x2C
62 #define GAM_GDP_PPT_OFFSET 0x34
63 #define GAM_GDP_CML_OFFSET 0x3C
64 #define GAM_GDP_MST_OFFSET 0x68
66 #define GAM_GDP_ALPHARANGE_255 BIT(5)
67 #define GAM_GDP_AGC_FULL_RANGE 0x00808080
68 #define GAM_GDP_PPT_IGNORE (BIT(1) | BIT(0))
70 #define GAM_GDP_SIZE_MAX_WIDTH 3840
71 #define GAM_GDP_SIZE_MAX_HEIGHT 2160
73 #define GDP_NODE_NB_BANK 2
74 #define GDP_NODE_PER_FIELD 2
95 struct sti_gdp_node_list {
96 struct sti_gdp_node *top_field;
97 dma_addr_t top_field_paddr;
98 struct sti_gdp_node *btm_field;
99 dma_addr_t btm_field_paddr;
105 * @sti_plane: sti_plane structure
106 * @dev: driver device
107 * @regs: gdp registers
108 * @clk_pix: pixel clock for the current gdp
109 * @clk_main_parent: gdp parent clock if main path used
110 * @clk_aux_parent: gdp parent clock if aux path used
111 * @vtg_field_nb: callback for VTG FIELD (top or bottom) notification
112 * @is_curr_top: true if the current node processed is the top field
113 * @node_list: array of node list
114 * @vtg: registered vtg
117 struct sti_plane plane;
121 struct clk *clk_main_parent;
122 struct clk *clk_aux_parent;
123 struct notifier_block vtg_field_nb;
125 struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
129 #define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
131 static const uint32_t gdp_supported_formats[] = {
142 #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
143 readl(gdp->regs + reg ## _OFFSET))
145 static void gdp_dbg_ctl(struct seq_file *s, int val)
149 seq_puts(s, "\tColor:");
150 for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
151 if (gdp_format_to_str[i].format == (val & 0x1F)) {
152 seq_puts(s, gdp_format_to_str[i].name);
156 if (i == ARRAY_SIZE(gdp_format_to_str))
157 seq_puts(s, "<UNKNOWN>");
159 seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
162 static void gdp_dbg_vpo(struct seq_file *s, int val)
164 seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
167 static void gdp_dbg_vps(struct seq_file *s, int val)
169 seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
172 static void gdp_dbg_size(struct seq_file *s, int val)
174 seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
177 static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
182 for (i = 0; i < GDP_NODE_NB_BANK; i++) {
183 if (gdp->node_list[i].top_field_paddr == val) {
184 base = gdp->node_list[i].top_field;
187 if (gdp->node_list[i].btm_field_paddr == val) {
188 base = gdp->node_list[i].btm_field;
194 seq_printf(s, "\tVirt @: %p", base);
197 static void gdp_dbg_ppt(struct seq_file *s, int val)
199 if (val & GAM_GDP_PPT_IGNORE)
200 seq_puts(s, "\tNot displayed on mixer!");
203 static void gdp_dbg_mst(struct seq_file *s, int val)
206 seq_puts(s, "\tBUFFER UNDERFLOW!");
209 static int gdp_dbg_show(struct seq_file *s, void *data)
211 struct drm_info_node *node = s->private;
212 struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
213 struct drm_plane *drm_plane = &gdp->plane.drm_plane;
214 struct drm_crtc *crtc;
216 drm_modeset_lock(&drm_plane->mutex, NULL);
217 crtc = drm_plane->state->crtc;
218 drm_modeset_unlock(&drm_plane->mutex);
220 seq_printf(s, "%s: (vaddr = 0x%p)",
221 sti_plane_to_str(&gdp->plane), gdp->regs);
223 DBGFS_DUMP(GAM_GDP_CTL);
224 gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
225 DBGFS_DUMP(GAM_GDP_AGC);
226 DBGFS_DUMP(GAM_GDP_VPO);
227 gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
228 DBGFS_DUMP(GAM_GDP_VPS);
229 gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
230 DBGFS_DUMP(GAM_GDP_PML);
231 DBGFS_DUMP(GAM_GDP_PMP);
232 DBGFS_DUMP(GAM_GDP_SIZE);
233 gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
234 DBGFS_DUMP(GAM_GDP_NVN);
235 gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
236 DBGFS_DUMP(GAM_GDP_KEY1);
237 DBGFS_DUMP(GAM_GDP_KEY2);
238 DBGFS_DUMP(GAM_GDP_PPT);
239 gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
240 DBGFS_DUMP(GAM_GDP_CML);
241 DBGFS_DUMP(GAM_GDP_MST);
242 gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
246 seq_puts(s, " Not connected to any DRM CRTC\n");
248 seq_printf(s, " Connected to DRM CRTC #%d (%s)\n",
249 crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
254 static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
256 seq_printf(s, "\t@:0x%p", node);
257 seq_printf(s, "\n\tCTL 0x%08X", node->gam_gdp_ctl);
258 gdp_dbg_ctl(s, node->gam_gdp_ctl);
259 seq_printf(s, "\n\tAGC 0x%08X", node->gam_gdp_agc);
260 seq_printf(s, "\n\tVPO 0x%08X", node->gam_gdp_vpo);
261 gdp_dbg_vpo(s, node->gam_gdp_vpo);
262 seq_printf(s, "\n\tVPS 0x%08X", node->gam_gdp_vps);
263 gdp_dbg_vps(s, node->gam_gdp_vps);
264 seq_printf(s, "\n\tPML 0x%08X", node->gam_gdp_pml);
265 seq_printf(s, "\n\tPMP 0x%08X", node->gam_gdp_pmp);
266 seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
267 gdp_dbg_size(s, node->gam_gdp_size);
268 seq_printf(s, "\n\tNVN 0x%08X", node->gam_gdp_nvn);
269 seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
270 seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
271 seq_printf(s, "\n\tPPT 0x%08X", node->gam_gdp_ppt);
272 gdp_dbg_ppt(s, node->gam_gdp_ppt);
273 seq_printf(s, "\n\tCML 0x%08X\n", node->gam_gdp_cml);
276 static int gdp_node_dbg_show(struct seq_file *s, void *arg)
278 struct drm_info_node *node = s->private;
279 struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
282 for (b = 0; b < GDP_NODE_NB_BANK; b++) {
283 seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
284 gdp_node_dump_node(s, gdp->node_list[b].top_field);
285 seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
286 gdp_node_dump_node(s, gdp->node_list[b].btm_field);
292 static struct drm_info_list gdp0_debugfs_files[] = {
293 { "gdp0", gdp_dbg_show, 0, NULL },
294 { "gdp0_node", gdp_node_dbg_show, 0, NULL },
297 static struct drm_info_list gdp1_debugfs_files[] = {
298 { "gdp1", gdp_dbg_show, 0, NULL },
299 { "gdp1_node", gdp_node_dbg_show, 0, NULL },
302 static struct drm_info_list gdp2_debugfs_files[] = {
303 { "gdp2", gdp_dbg_show, 0, NULL },
304 { "gdp2_node", gdp_node_dbg_show, 0, NULL },
307 static struct drm_info_list gdp3_debugfs_files[] = {
308 { "gdp3", gdp_dbg_show, 0, NULL },
309 { "gdp3_node", gdp_node_dbg_show, 0, NULL },
312 static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
315 struct drm_info_list *gdp_debugfs_files;
318 switch (gdp->plane.desc) {
320 gdp_debugfs_files = gdp0_debugfs_files;
321 nb_files = ARRAY_SIZE(gdp0_debugfs_files);
324 gdp_debugfs_files = gdp1_debugfs_files;
325 nb_files = ARRAY_SIZE(gdp1_debugfs_files);
328 gdp_debugfs_files = gdp2_debugfs_files;
329 nb_files = ARRAY_SIZE(gdp2_debugfs_files);
332 gdp_debugfs_files = gdp3_debugfs_files;
333 nb_files = ARRAY_SIZE(gdp3_debugfs_files);
339 for (i = 0; i < nb_files; i++)
340 gdp_debugfs_files[i].data = gdp;
342 return drm_debugfs_create_files(gdp_debugfs_files,
344 minor->debugfs_root, minor);
347 static int sti_gdp_fourcc2format(int fourcc)
350 case DRM_FORMAT_XRGB8888:
351 return GDP_RGB888_32;
352 case DRM_FORMAT_XBGR8888:
354 case DRM_FORMAT_ARGB8888:
356 case DRM_FORMAT_ABGR8888:
358 case DRM_FORMAT_ARGB4444:
360 case DRM_FORMAT_ARGB1555:
362 case DRM_FORMAT_RGB565:
364 case DRM_FORMAT_RGB888:
370 static int sti_gdp_get_alpharange(int format)
376 return GAM_GDP_ALPHARANGE_255;
382 * sti_gdp_get_free_nodes
385 * Look for a GDP node list that is not currently read by the HW.
388 * Pointer to the free GDP node list
390 static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
395 hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
399 for (i = 0; i < GDP_NODE_NB_BANK; i++)
400 if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
401 (hw_nvn != gdp->node_list[i].top_field_paddr))
402 return &gdp->node_list[i];
404 /* in hazardious cases restart with the first node */
405 DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
406 sti_plane_to_str(&gdp->plane), hw_nvn);
409 return &gdp->node_list[0];
413 * sti_gdp_get_current_nodes
416 * Look for GDP nodes that are currently read by the HW.
419 * Pointer to the current GDP node list
422 struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
427 hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
431 for (i = 0; i < GDP_NODE_NB_BANK; i++)
432 if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
433 (hw_nvn == gdp->node_list[i].top_field_paddr))
434 return &gdp->node_list[i];
437 DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
438 hw_nvn, sti_plane_to_str(&gdp->plane));
449 static void sti_gdp_disable(struct sti_gdp *gdp)
453 DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
455 /* Set the nodes as 'to be ignored on mixer' */
456 for (i = 0; i < GDP_NODE_NB_BANK; i++) {
457 gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
458 gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
461 if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
462 DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
465 clk_disable_unprepare(gdp->clk_pix);
467 gdp->plane.status = STI_PLANE_DISABLED;
473 * @nb: notifier block
474 * @event: event message
475 * @data: private data
477 * Handle VTG top field and bottom field event.
482 static int sti_gdp_field_cb(struct notifier_block *nb,
483 unsigned long event, void *data)
485 struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
487 if (gdp->plane.status == STI_PLANE_FLUSHING) {
488 /* disable need to be synchronize on vsync event */
489 DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
490 sti_plane_to_str(&gdp->plane));
492 sti_gdp_disable(gdp);
496 case VTG_TOP_FIELD_EVENT:
497 gdp->is_curr_top = true;
499 case VTG_BOTTOM_FIELD_EVENT:
500 gdp->is_curr_top = false;
503 DRM_ERROR("unsupported event: %lu\n", event);
510 static void sti_gdp_init(struct sti_gdp *gdp)
512 struct device_node *np = gdp->dev->of_node;
515 unsigned int i, size;
517 /* Allocate all the nodes within a single memory page */
518 size = sizeof(struct sti_gdp_node) *
519 GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
520 base = dma_alloc_wc(gdp->dev, size, &dma_addr, GFP_KERNEL);
523 DRM_ERROR("Failed to allocate memory for GDP node\n");
526 memset(base, 0, size);
528 for (i = 0; i < GDP_NODE_NB_BANK; i++) {
529 if (dma_addr & 0xF) {
530 DRM_ERROR("Mem alignment failed\n");
533 gdp->node_list[i].top_field = base;
534 gdp->node_list[i].top_field_paddr = dma_addr;
536 DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
537 base += sizeof(struct sti_gdp_node);
538 dma_addr += sizeof(struct sti_gdp_node);
540 if (dma_addr & 0xF) {
541 DRM_ERROR("Mem alignment failed\n");
544 gdp->node_list[i].btm_field = base;
545 gdp->node_list[i].btm_field_paddr = dma_addr;
546 DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
547 base += sizeof(struct sti_gdp_node);
548 dma_addr += sizeof(struct sti_gdp_node);
551 if (of_device_is_compatible(np, "st,stih407-compositor")) {
552 /* GDP of STiH407 chip have its own pixel clock */
555 switch (gdp->plane.desc) {
557 clk_name = "pix_gdp1";
560 clk_name = "pix_gdp2";
563 clk_name = "pix_gdp3";
566 clk_name = "pix_gdp4";
569 DRM_ERROR("GDP id not recognized\n");
573 gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
574 if (IS_ERR(gdp->clk_pix))
575 DRM_ERROR("Cannot get %s clock\n", clk_name);
577 gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
578 if (IS_ERR(gdp->clk_main_parent))
579 DRM_ERROR("Cannot get main_parent clock\n");
581 gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
582 if (IS_ERR(gdp->clk_aux_parent))
583 DRM_ERROR("Cannot get aux_parent clock\n");
590 * @dst: requested destination size
593 * Return the cropped / clamped destination size
596 * cropped / clamped destination size
598 static int sti_gdp_get_dst(struct device *dev, int dst, int src)
604 dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
608 dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
612 static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
613 struct drm_plane_state *state)
615 struct sti_plane *plane = to_sti_plane(drm_plane);
616 struct sti_gdp *gdp = to_sti_gdp(plane);
617 struct drm_crtc *crtc = state->crtc;
618 struct drm_framebuffer *fb = state->fb;
619 struct drm_crtc_state *crtc_state;
620 struct sti_mixer *mixer;
621 struct drm_display_mode *mode;
622 int dst_x, dst_y, dst_w, dst_h;
623 int src_x, src_y, src_w, src_h;
626 /* no need for further checks if the plane is being disabled */
630 mixer = to_sti_mixer(crtc);
631 crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
632 mode = &crtc_state->mode;
633 dst_x = state->crtc_x;
634 dst_y = state->crtc_y;
635 dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
636 dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
637 /* src_x are in 16.16 format */
638 src_x = state->src_x >> 16;
639 src_y = state->src_y >> 16;
640 src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
641 src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
643 format = sti_gdp_fourcc2format(fb->format->format);
645 DRM_ERROR("Format not supported by GDP %.4s\n",
646 (char *)&fb->format->format);
650 if (!drm_fb_cma_get_gem_obj(fb, 0)) {
651 DRM_ERROR("Can't get CMA GEM object for fb\n");
656 if (mode->clock && gdp->clk_pix) {
658 int rate = mode->clock * 1000;
662 * According to the mixer used, the gdp pixel clock
663 * should have a different parent clock.
665 if (mixer->id == STI_MIXER_MAIN)
666 clkp = gdp->clk_main_parent;
668 clkp = gdp->clk_aux_parent;
671 clk_set_parent(gdp->clk_pix, clkp);
673 res = clk_set_rate(gdp->clk_pix, rate);
675 DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
681 DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
682 crtc->base.id, sti_mixer_to_str(mixer),
683 drm_plane->base.id, sti_plane_to_str(plane));
684 DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
685 sti_plane_to_str(plane),
686 dst_w, dst_h, dst_x, dst_y,
687 src_w, src_h, src_x, src_y);
692 static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
693 struct drm_plane_state *oldstate)
695 struct drm_plane_state *state = drm_plane->state;
696 struct sti_plane *plane = to_sti_plane(drm_plane);
697 struct sti_gdp *gdp = to_sti_gdp(plane);
698 struct drm_crtc *crtc = state->crtc;
699 struct drm_framebuffer *fb = state->fb;
700 struct drm_display_mode *mode;
701 int dst_x, dst_y, dst_w, dst_h;
702 int src_x, src_y, src_w, src_h;
703 struct drm_gem_cma_object *cma_obj;
704 struct sti_gdp_node_list *list;
705 struct sti_gdp_node_list *curr_list;
706 struct sti_gdp_node *top_field, *btm_field;
711 u32 ydo, xdo, yds, xds;
716 if ((oldstate->fb == state->fb) &&
717 (oldstate->crtc_x == state->crtc_x) &&
718 (oldstate->crtc_y == state->crtc_y) &&
719 (oldstate->crtc_w == state->crtc_w) &&
720 (oldstate->crtc_h == state->crtc_h) &&
721 (oldstate->src_x == state->src_x) &&
722 (oldstate->src_y == state->src_y) &&
723 (oldstate->src_w == state->src_w) &&
724 (oldstate->src_h == state->src_h)) {
725 /* No change since last update, do not post cmd */
726 DRM_DEBUG_DRIVER("No change, not posting cmd\n");
727 plane->status = STI_PLANE_UPDATED;
732 struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
733 struct sti_mixer *mixer = to_sti_mixer(crtc);
735 /* Register gdp callback */
736 gdp->vtg = compo->vtg[mixer->id];
737 sti_vtg_register_client(gdp->vtg, &gdp->vtg_field_nb, crtc);
738 clk_prepare_enable(gdp->clk_pix);
742 dst_x = state->crtc_x;
743 dst_y = state->crtc_y;
744 dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
745 dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
746 /* src_x are in 16.16 format */
747 src_x = state->src_x >> 16;
748 src_y = state->src_y >> 16;
749 src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
750 src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
752 list = sti_gdp_get_free_nodes(gdp);
753 top_field = list->top_field;
754 btm_field = list->btm_field;
756 dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
757 sti_plane_to_str(plane), top_field, btm_field);
759 /* build the top field */
760 top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
761 top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
762 format = sti_gdp_fourcc2format(fb->format->format);
763 top_field->gam_gdp_ctl |= format;
764 top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
765 top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
767 cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
769 DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
770 (char *)&fb->format->format,
771 (unsigned long)cma_obj->paddr);
773 /* pixel memory location */
774 bpp = fb->format->cpp[0];
775 top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
776 top_field->gam_gdp_pml += src_x * bpp;
777 top_field->gam_gdp_pml += src_y * fb->pitches[0];
779 /* output parameters (clamped / cropped) */
780 dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
781 dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
782 ydo = sti_vtg_get_line_number(*mode, dst_y);
783 yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
784 xdo = sti_vtg_get_pixel_number(*mode, dst_x);
785 xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
786 top_field->gam_gdp_vpo = (ydo << 16) | xdo;
787 top_field->gam_gdp_vps = (yds << 16) | xds;
789 /* input parameters */
791 top_field->gam_gdp_pmp = fb->pitches[0];
792 top_field->gam_gdp_size = src_h << 16 | src_w;
794 /* Same content and chained together */
795 memcpy(btm_field, top_field, sizeof(*btm_field));
796 top_field->gam_gdp_nvn = list->btm_field_paddr;
797 btm_field->gam_gdp_nvn = list->top_field_paddr;
799 /* Interlaced mode */
800 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
801 btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
804 /* Update the NVN field of the 'right' field of the current GDP node
805 * (being used by the HW) with the address of the updated ('free') top
807 * - In interlaced mode the 'right' field is the bottom field as we
808 * update frames starting from their top field
809 * - In progressive mode, we update both bottom and top fields which
811 * At the next VSYNC, the updated node list will be used by the HW.
813 curr_list = sti_gdp_get_current_nodes(gdp);
814 dma_updated_top = list->top_field_paddr;
815 dma_updated_btm = list->btm_field_paddr;
817 dev_dbg(gdp->dev, "Current NVN:0x%X\n",
818 readl(gdp->regs + GAM_GDP_NVN_OFFSET));
819 dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
820 (unsigned long)cma_obj->paddr,
821 readl(gdp->regs + GAM_GDP_PML_OFFSET));
824 /* First update or invalid node should directly write in the
826 DRM_DEBUG_DRIVER("%s first update (or invalid node)\n",
827 sti_plane_to_str(plane));
829 writel(gdp->is_curr_top ?
830 dma_updated_btm : dma_updated_top,
831 gdp->regs + GAM_GDP_NVN_OFFSET);
835 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
836 if (gdp->is_curr_top) {
837 /* Do not update in the middle of the frame, but
838 * postpone the update after the bottom field has
840 curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
842 /* Direct update to avoid one frame delay */
843 writel(dma_updated_top,
844 gdp->regs + GAM_GDP_NVN_OFFSET);
847 /* Direct update for progressive to avoid one frame delay */
848 writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
852 sti_plane_update_fps(plane, true, false);
854 plane->status = STI_PLANE_UPDATED;
857 static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
858 struct drm_plane_state *oldstate)
860 struct sti_plane *plane = to_sti_plane(drm_plane);
862 if (!oldstate->crtc) {
863 DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
868 DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
869 oldstate->crtc->base.id,
870 sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
871 drm_plane->base.id, sti_plane_to_str(plane));
873 plane->status = STI_PLANE_DISABLING;
876 static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
877 .atomic_check = sti_gdp_atomic_check,
878 .atomic_update = sti_gdp_atomic_update,
879 .atomic_disable = sti_gdp_atomic_disable,
882 static void sti_gdp_destroy(struct drm_plane *drm_plane)
884 DRM_DEBUG_DRIVER("\n");
886 drm_plane_cleanup(drm_plane);
889 static int sti_gdp_late_register(struct drm_plane *drm_plane)
891 struct sti_plane *plane = to_sti_plane(drm_plane);
892 struct sti_gdp *gdp = to_sti_gdp(plane);
894 return gdp_debugfs_init(gdp, drm_plane->dev->primary);
897 static const struct drm_plane_funcs sti_gdp_plane_helpers_funcs = {
898 .update_plane = drm_atomic_helper_update_plane,
899 .disable_plane = drm_atomic_helper_disable_plane,
900 .destroy = sti_gdp_destroy,
901 .reset = sti_plane_reset,
902 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
903 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
904 .late_register = sti_gdp_late_register,
907 struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
908 struct device *dev, int desc,
909 void __iomem *baseaddr,
910 unsigned int possible_crtcs,
911 enum drm_plane_type type)
916 gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
918 DRM_ERROR("Failed to allocate memory for GDP\n");
923 gdp->regs = baseaddr;
924 gdp->plane.desc = desc;
925 gdp->plane.status = STI_PLANE_DISABLED;
927 gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
931 res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
933 &sti_gdp_plane_helpers_funcs,
934 gdp_supported_formats,
935 ARRAY_SIZE(gdp_supported_formats),
938 DRM_ERROR("Failed to initialize universal plane\n");
942 drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
944 sti_plane_init_property(&gdp->plane, type);
946 return &gdp->plane.drm_plane;
949 devm_kfree(dev, gdp);