2 * TXx9 SPI controller driver.
4 * Based on linux/arch/mips/tx4938/toshiba_rbtx4938/spi_txx9.c
5 * Copyright (C) 2000-2001 Toshiba Corporation
7 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8 * terms of the GNU General Public License version 2. This program is
9 * licensed "as is" without any warranty of any kind, whether express
16 #include <linux/init.h>
17 #include <linux/delay.h>
18 #include <linux/errno.h>
19 #include <linux/interrupt.h>
20 #include <linux/platform_device.h>
21 #include <linux/sched.h>
22 #include <linux/spinlock.h>
23 #include <linux/workqueue.h>
24 #include <linux/spi/spi.h>
25 #include <linux/err.h>
26 #include <linux/clk.h>
28 #include <linux/module.h>
29 #include <linux/gpio.h>
32 #define SPI_FIFO_SIZE 4
33 #define SPI_MAX_DIVIDER 0xff /* Max. value for SPCR1.SER */
34 #define SPI_MIN_DIVIDER 1 /* Min. value for SPCR1.SER */
36 #define TXx9_SPMCR 0x00
37 #define TXx9_SPCR0 0x04
38 #define TXx9_SPCR1 0x08
39 #define TXx9_SPFS 0x0c
40 #define TXx9_SPSR 0x14
41 #define TXx9_SPDR 0x18
43 /* SPMCR : SPI Master Control */
44 #define TXx9_SPMCR_OPMODE 0xc0
45 #define TXx9_SPMCR_CONFIG 0x40
46 #define TXx9_SPMCR_ACTIVE 0x80
47 #define TXx9_SPMCR_SPSTP 0x02
48 #define TXx9_SPMCR_BCLR 0x01
50 /* SPCR0 : SPI Control 0 */
51 #define TXx9_SPCR0_TXIFL_MASK 0xc000
52 #define TXx9_SPCR0_RXIFL_MASK 0x3000
53 #define TXx9_SPCR0_SIDIE 0x0800
54 #define TXx9_SPCR0_SOEIE 0x0400
55 #define TXx9_SPCR0_RBSIE 0x0200
56 #define TXx9_SPCR0_TBSIE 0x0100
57 #define TXx9_SPCR0_IFSPSE 0x0010
58 #define TXx9_SPCR0_SBOS 0x0004
59 #define TXx9_SPCR0_SPHA 0x0002
60 #define TXx9_SPCR0_SPOL 0x0001
62 /* SPSR : SPI Status */
63 #define TXx9_SPSR_TBSI 0x8000
64 #define TXx9_SPSR_RBSI 0x4000
65 #define TXx9_SPSR_TBS_MASK 0x3800
66 #define TXx9_SPSR_RBS_MASK 0x0700
67 #define TXx9_SPSR_SPOE 0x0080
68 #define TXx9_SPSR_IFSD 0x0008
69 #define TXx9_SPSR_SIDLE 0x0004
70 #define TXx9_SPSR_STRDY 0x0002
71 #define TXx9_SPSR_SRRDY 0x0001
75 struct workqueue_struct *workqueue;
76 struct work_struct work;
77 spinlock_t lock; /* protect 'queue' */
78 struct list_head queue;
79 wait_queue_head_t waitq;
80 void __iomem *membase;
84 int last_chipselect_val;
87 static u32 txx9spi_rd(struct txx9spi *c, int reg)
89 return __raw_readl(c->membase + reg);
91 static void txx9spi_wr(struct txx9spi *c, u32 val, int reg)
93 __raw_writel(val, c->membase + reg);
96 static void txx9spi_cs_func(struct spi_device *spi, struct txx9spi *c,
97 int on, unsigned int cs_delay)
99 int val = (spi->mode & SPI_CS_HIGH) ? on : !on;
102 /* deselect the chip with cs_change hint in last transfer */
103 if (c->last_chipselect >= 0)
104 gpio_set_value(c->last_chipselect,
105 !c->last_chipselect_val);
106 c->last_chipselect = spi->chip_select;
107 c->last_chipselect_val = val;
109 c->last_chipselect = -1;
110 ndelay(cs_delay); /* CS Hold Time */
112 gpio_set_value(spi->chip_select, val);
113 ndelay(cs_delay); /* CS Setup Time / CS Recovery Time */
116 static int txx9spi_setup(struct spi_device *spi)
118 struct txx9spi *c = spi_master_get_devdata(spi->master);
120 if (!spi->max_speed_hz)
123 if (gpio_direction_output(spi->chip_select,
124 !(spi->mode & SPI_CS_HIGH))) {
125 dev_err(&spi->dev, "Cannot setup GPIO for chipselect.\n");
131 txx9spi_cs_func(spi, c, 0, (NSEC_PER_SEC / 2) / spi->max_speed_hz);
132 spin_unlock(&c->lock);
137 static irqreturn_t txx9spi_interrupt(int irq, void *dev_id)
139 struct txx9spi *c = dev_id;
141 /* disable rx intr */
142 txx9spi_wr(c, txx9spi_rd(c, TXx9_SPCR0) & ~TXx9_SPCR0_RBSIE,
148 static void txx9spi_work_one(struct txx9spi *c, struct spi_message *m)
150 struct spi_device *spi = m->spi;
151 struct spi_transfer *t;
152 unsigned int cs_delay;
153 unsigned int cs_change = 1;
156 u32 prev_speed_hz = 0;
157 u8 prev_bits_per_word = 0;
159 /* CS setup/hold/recovery time in nsec */
160 cs_delay = 100 + (NSEC_PER_SEC / 2) / spi->max_speed_hz;
162 mcr = txx9spi_rd(c, TXx9_SPMCR);
163 if (unlikely((mcr & TXx9_SPMCR_OPMODE) == TXx9_SPMCR_ACTIVE)) {
164 dev_err(&spi->dev, "Bad mode.\n");
168 mcr &= ~(TXx9_SPMCR_OPMODE | TXx9_SPMCR_SPSTP | TXx9_SPMCR_BCLR);
170 /* enter config mode */
171 txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
172 txx9spi_wr(c, TXx9_SPCR0_SBOS
173 | ((spi->mode & SPI_CPOL) ? TXx9_SPCR0_SPOL : 0)
174 | ((spi->mode & SPI_CPHA) ? TXx9_SPCR0_SPHA : 0)
178 list_for_each_entry(t, &m->transfers, transfer_list) {
179 const void *txbuf = t->tx_buf;
180 void *rxbuf = t->rx_buf;
182 unsigned int len = t->len;
184 u32 speed_hz = t->speed_hz ? : spi->max_speed_hz;
185 u8 bits_per_word = t->bits_per_word;
187 wsize = bits_per_word >> 3; /* in bytes */
189 if (prev_speed_hz != speed_hz
190 || prev_bits_per_word != bits_per_word) {
191 int n = DIV_ROUND_UP(c->baseclk, speed_hz) - 1;
193 n = clamp(n, SPI_MIN_DIVIDER, SPI_MAX_DIVIDER);
194 /* enter config mode */
195 txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR,
197 txx9spi_wr(c, (n << 8) | bits_per_word, TXx9_SPCR1);
198 /* enter active mode */
199 txx9spi_wr(c, mcr | TXx9_SPMCR_ACTIVE, TXx9_SPMCR);
201 prev_speed_hz = speed_hz;
202 prev_bits_per_word = bits_per_word;
206 txx9spi_cs_func(spi, c, 1, cs_delay);
207 cs_change = t->cs_change;
209 unsigned int count = SPI_FIFO_SIZE;
213 if (len < count * wsize)
215 /* now tx must be idle... */
216 while (!(txx9spi_rd(c, TXx9_SPSR) & TXx9_SPSR_SIDLE))
218 cr0 = txx9spi_rd(c, TXx9_SPCR0);
219 cr0 &= ~TXx9_SPCR0_RXIFL_MASK;
220 cr0 |= (count - 1) << 12;
222 cr0 |= TXx9_SPCR0_RBSIE;
223 txx9spi_wr(c, cr0, TXx9_SPCR0);
225 for (i = 0; i < count; i++) {
229 : *(const u16 *)txbuf;
230 txx9spi_wr(c, data, TXx9_SPDR);
233 txx9spi_wr(c, 0, TXx9_SPDR);
235 /* wait all rx data */
237 txx9spi_rd(c, TXx9_SPSR) & TXx9_SPSR_RBSI);
239 for (i = 0; i < count; i++) {
240 data = txx9spi_rd(c, TXx9_SPDR);
245 *(u16 *)rxbuf = data;
249 len -= count * wsize;
251 m->actual_length += t->len;
253 udelay(t->delay_usecs);
257 if (t->transfer_list.next == &m->transfers)
259 /* sometimes a short mid-message deselect of the chip
260 * may be needed to terminate a mode or command
262 txx9spi_cs_func(spi, c, 0, cs_delay);
268 m->complete(m->context);
270 /* normally deactivate chipselect ... unless no error and
271 * cs_change has hinted that the next message will probably
272 * be for this chip too.
274 if (!(status == 0 && cs_change))
275 txx9spi_cs_func(spi, c, 0, cs_delay);
277 /* enter config mode */
278 txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
281 static void txx9spi_work(struct work_struct *work)
283 struct txx9spi *c = container_of(work, struct txx9spi, work);
286 spin_lock_irqsave(&c->lock, flags);
287 while (!list_empty(&c->queue)) {
288 struct spi_message *m;
290 m = container_of(c->queue.next, struct spi_message, queue);
291 list_del_init(&m->queue);
292 spin_unlock_irqrestore(&c->lock, flags);
294 txx9spi_work_one(c, m);
296 spin_lock_irqsave(&c->lock, flags);
298 spin_unlock_irqrestore(&c->lock, flags);
301 static int txx9spi_transfer(struct spi_device *spi, struct spi_message *m)
303 struct spi_master *master = spi->master;
304 struct txx9spi *c = spi_master_get_devdata(master);
305 struct spi_transfer *t;
308 m->actual_length = 0;
310 /* check each transfer's parameters */
311 list_for_each_entry(t, &m->transfers, transfer_list) {
312 if (!t->tx_buf && !t->rx_buf && t->len)
316 spin_lock_irqsave(&c->lock, flags);
317 list_add_tail(&m->queue, &c->queue);
318 queue_work(c->workqueue, &c->work);
319 spin_unlock_irqrestore(&c->lock, flags);
324 static int txx9spi_probe(struct platform_device *dev)
326 struct spi_master *master;
328 struct resource *res;
333 master = spi_alloc_master(&dev->dev, sizeof(*c));
336 c = spi_master_get_devdata(master);
337 platform_set_drvdata(dev, master);
339 INIT_WORK(&c->work, txx9spi_work);
340 spin_lock_init(&c->lock);
341 INIT_LIST_HEAD(&c->queue);
342 init_waitqueue_head(&c->waitq);
344 c->clk = devm_clk_get(&dev->dev, "spi-baseclk");
345 if (IS_ERR(c->clk)) {
346 ret = PTR_ERR(c->clk);
350 ret = clk_enable(c->clk);
355 c->baseclk = clk_get_rate(c->clk);
356 master->min_speed_hz = DIV_ROUND_UP(c->baseclk, SPI_MAX_DIVIDER + 1);
357 master->max_speed_hz = c->baseclk / (SPI_MIN_DIVIDER + 1);
359 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
360 c->membase = devm_ioremap_resource(&dev->dev, res);
361 if (IS_ERR(c->membase))
364 /* enter config mode */
365 mcr = txx9spi_rd(c, TXx9_SPMCR);
366 mcr &= ~(TXx9_SPMCR_OPMODE | TXx9_SPMCR_SPSTP | TXx9_SPMCR_BCLR);
367 txx9spi_wr(c, mcr | TXx9_SPMCR_CONFIG | TXx9_SPMCR_BCLR, TXx9_SPMCR);
369 irq = platform_get_irq(dev, 0);
372 ret = devm_request_irq(&dev->dev, irq, txx9spi_interrupt, 0,
377 c->workqueue = create_singlethread_workqueue(
378 dev_name(master->dev.parent));
381 c->last_chipselect = -1;
383 dev_info(&dev->dev, "at %#llx, irq %d, %dMHz\n",
384 (unsigned long long)res->start, irq,
385 (c->baseclk + 500000) / 1000000);
387 /* the spi->mode bits understood by this driver: */
388 master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
390 master->bus_num = dev->id;
391 master->setup = txx9spi_setup;
392 master->transfer = txx9spi_transfer;
393 master->num_chipselect = (u16)UINT_MAX; /* any GPIO numbers */
394 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
396 ret = devm_spi_register_master(&dev->dev, master);
404 destroy_workqueue(c->workqueue);
406 spi_master_put(master);
410 static int txx9spi_remove(struct platform_device *dev)
412 struct spi_master *master = platform_get_drvdata(dev);
413 struct txx9spi *c = spi_master_get_devdata(master);
415 destroy_workqueue(c->workqueue);
420 /* work with hotplug and coldplug */
421 MODULE_ALIAS("platform:spi_txx9");
423 static struct platform_driver txx9spi_driver = {
424 .probe = txx9spi_probe,
425 .remove = txx9spi_remove,
431 static int __init txx9spi_init(void)
433 return platform_driver_register(&txx9spi_driver);
435 subsys_initcall(txx9spi_init);
437 static void __exit txx9spi_exit(void)
439 platform_driver_unregister(&txx9spi_driver);
441 module_exit(txx9spi_exit);
443 MODULE_DESCRIPTION("TXx9 SPI Driver");
444 MODULE_LICENSE("GPL");