2 * Copyright (C) 2008, 2009 Provigent Ltd.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
10 * Data sheet: ARM DDI 0190B, September 2000
12 #include <linux/spinlock.h>
13 #include <linux/errno.h>
14 #include <linux/module.h>
16 #include <linux/ioport.h>
17 #include <linux/interrupt.h>
18 #include <linux/irq.h>
19 #include <linux/irqchip/chained_irq.h>
20 #include <linux/bitops.h>
21 #include <linux/gpio.h>
22 #include <linux/device.h>
23 #include <linux/amba/bus.h>
24 #include <linux/amba/pl061.h>
25 #include <linux/slab.h>
26 #include <linux/pinctrl/consumer.h>
38 #define PL061_GPIO_NR 8
41 struct pl061_context_save_regs {
58 struct pl061_context_save_regs csave_regs;
62 static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
64 struct pl061_gpio *chip = gpiochip_get_data(gc);
66 unsigned char gpiodir;
68 if (offset >= gc->ngpio)
71 spin_lock_irqsave(&chip->lock, flags);
72 gpiodir = readb(chip->base + GPIODIR);
73 gpiodir &= ~(BIT(offset));
74 writeb(gpiodir, chip->base + GPIODIR);
75 spin_unlock_irqrestore(&chip->lock, flags);
80 static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
83 struct pl061_gpio *chip = gpiochip_get_data(gc);
85 unsigned char gpiodir;
87 if (offset >= gc->ngpio)
90 spin_lock_irqsave(&chip->lock, flags);
91 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
92 gpiodir = readb(chip->base + GPIODIR);
93 gpiodir |= BIT(offset);
94 writeb(gpiodir, chip->base + GPIODIR);
97 * gpio value is set again, because pl061 doesn't allow to set value of
98 * a gpio pin before configuring it in OUT mode.
100 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
101 spin_unlock_irqrestore(&chip->lock, flags);
106 static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
108 struct pl061_gpio *chip = gpiochip_get_data(gc);
110 return !!readb(chip->base + (BIT(offset + 2)));
113 static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
115 struct pl061_gpio *chip = gpiochip_get_data(gc);
117 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
120 static int pl061_irq_type(struct irq_data *d, unsigned trigger)
122 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
123 struct pl061_gpio *chip = gpiochip_get_data(gc);
124 int offset = irqd_to_hwirq(d);
126 u8 gpiois, gpioibe, gpioiev;
127 u8 bit = BIT(offset);
129 if (offset < 0 || offset >= PL061_GPIO_NR)
132 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
133 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
136 "trying to configure line %d for both level and edge "
137 "detection, choose one!\n",
143 spin_lock_irqsave(&chip->lock, flags);
145 gpioiev = readb(chip->base + GPIOIEV);
146 gpiois = readb(chip->base + GPIOIS);
147 gpioibe = readb(chip->base + GPIOIBE);
149 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
150 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
152 /* Disable edge detection */
154 /* Enable level detection */
156 /* Select polarity */
161 irq_set_handler_locked(d, handle_level_irq);
162 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
164 polarity ? "HIGH" : "LOW");
165 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
166 /* Disable level detection */
168 /* Select both edges, setting this makes GPIOEV be ignored */
170 irq_set_handler_locked(d, handle_edge_irq);
171 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
172 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
173 (trigger & IRQ_TYPE_EDGE_FALLING)) {
174 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
176 /* Disable level detection */
178 /* Clear detection on both edges */
185 irq_set_handler_locked(d, handle_edge_irq);
186 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
188 rising ? "RISING" : "FALLING");
190 /* No trigger: disable everything */
194 irq_set_handler_locked(d, handle_bad_irq);
195 dev_warn(gc->parent, "no trigger selected for line %d\n",
199 writeb(gpiois, chip->base + GPIOIS);
200 writeb(gpioibe, chip->base + GPIOIBE);
201 writeb(gpioiev, chip->base + GPIOIEV);
203 spin_unlock_irqrestore(&chip->lock, flags);
208 static void pl061_irq_handler(struct irq_desc *desc)
210 unsigned long pending;
212 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
213 struct pl061_gpio *chip = gpiochip_get_data(gc);
214 struct irq_chip *irqchip = irq_desc_get_chip(desc);
216 chained_irq_enter(irqchip, desc);
218 pending = readb(chip->base + GPIOMIS);
220 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
221 generic_handle_irq(irq_find_mapping(gc->irqdomain,
225 chained_irq_exit(irqchip, desc);
228 static void pl061_irq_mask(struct irq_data *d)
230 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
231 struct pl061_gpio *chip = gpiochip_get_data(gc);
232 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
235 spin_lock(&chip->lock);
236 gpioie = readb(chip->base + GPIOIE) & ~mask;
237 writeb(gpioie, chip->base + GPIOIE);
238 spin_unlock(&chip->lock);
241 static void pl061_irq_unmask(struct irq_data *d)
243 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
244 struct pl061_gpio *chip = gpiochip_get_data(gc);
245 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
248 spin_lock(&chip->lock);
249 gpioie = readb(chip->base + GPIOIE) | mask;
250 writeb(gpioie, chip->base + GPIOIE);
251 spin_unlock(&chip->lock);
255 * pl061_irq_ack() - ACK an edge IRQ
256 * @d: IRQ data for this IRQ
258 * This gets called from the edge IRQ handler to ACK the edge IRQ
259 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
260 * not needed: these go away when the level signal goes away.
262 static void pl061_irq_ack(struct irq_data *d)
264 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
265 struct pl061_gpio *chip = gpiochip_get_data(gc);
266 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
268 spin_lock(&chip->lock);
269 writeb(mask, chip->base + GPIOIC);
270 spin_unlock(&chip->lock);
273 static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
275 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
277 return irq_set_irq_wake(gc->irq_parent, state);
280 static struct irq_chip pl061_irqchip = {
282 .irq_ack = pl061_irq_ack,
283 .irq_mask = pl061_irq_mask,
284 .irq_unmask = pl061_irq_unmask,
285 .irq_set_type = pl061_irq_type,
286 .irq_set_wake = pl061_irq_set_wake,
289 static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
291 struct device *dev = &adev->dev;
292 struct pl061_platform_data *pdata = dev_get_platdata(dev);
293 struct pl061_gpio *chip;
294 int ret, irq, i, irq_base;
296 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
301 chip->gc.base = pdata->gpio_base;
302 irq_base = pdata->irq_base;
304 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
312 chip->base = devm_ioremap_resource(dev, &adev->res);
313 if (IS_ERR(chip->base))
314 return PTR_ERR(chip->base);
316 spin_lock_init(&chip->lock);
317 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
318 chip->gc.request = gpiochip_generic_request;
319 chip->gc.free = gpiochip_generic_free;
322 chip->gc.direction_input = pl061_direction_input;
323 chip->gc.direction_output = pl061_direction_output;
324 chip->gc.get = pl061_get_value;
325 chip->gc.set = pl061_set_value;
326 chip->gc.ngpio = PL061_GPIO_NR;
327 chip->gc.label = dev_name(dev);
328 chip->gc.parent = dev;
329 chip->gc.owner = THIS_MODULE;
331 ret = gpiochip_add_data(&chip->gc, chip);
338 writeb(0, chip->base + GPIOIE); /* disable irqs */
341 dev_err(&adev->dev, "invalid IRQ\n");
345 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
346 irq_base, handle_bad_irq,
349 dev_info(&adev->dev, "could not add irqchip\n");
352 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
353 irq, pl061_irq_handler);
355 for (i = 0; i < PL061_GPIO_NR; i++) {
357 if (pdata->directions & (BIT(i)))
358 pl061_direction_output(&chip->gc, i,
359 pdata->values & (BIT(i)));
361 pl061_direction_input(&chip->gc, i);
365 amba_set_drvdata(adev, chip);
366 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
373 static int pl061_suspend(struct device *dev)
375 struct pl061_gpio *chip = dev_get_drvdata(dev);
378 chip->csave_regs.gpio_data = 0;
379 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
380 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
381 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
382 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
383 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
385 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
386 if (chip->csave_regs.gpio_dir & (BIT(offset)))
387 chip->csave_regs.gpio_data |=
388 pl061_get_value(&chip->gc, offset) << offset;
394 static int pl061_resume(struct device *dev)
396 struct pl061_gpio *chip = dev_get_drvdata(dev);
399 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
400 if (chip->csave_regs.gpio_dir & (BIT(offset)))
401 pl061_direction_output(&chip->gc, offset,
402 chip->csave_regs.gpio_data &
405 pl061_direction_input(&chip->gc, offset);
408 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
409 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
410 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
411 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
416 static const struct dev_pm_ops pl061_dev_pm_ops = {
417 .suspend = pl061_suspend,
418 .resume = pl061_resume,
419 .freeze = pl061_suspend,
420 .restore = pl061_resume,
424 static struct amba_id pl061_ids[] = {
432 MODULE_DEVICE_TABLE(amba, pl061_ids);
434 static struct amba_driver pl061_gpio_driver = {
436 .name = "pl061_gpio",
438 .pm = &pl061_dev_pm_ops,
441 .id_table = pl061_ids,
442 .probe = pl061_probe,
445 static int __init pl061_gpio_init(void)
447 return amba_driver_register(&pl061_gpio_driver);
449 module_init(pl061_gpio_init);
452 MODULE_DESCRIPTION("PL061 GPIO driver");
453 MODULE_LICENSE("GPL");