2 * Copyright 2017 Valve Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <linux/fdtable.h>
26 #include <linux/file.h>
27 #include <linux/pid.h>
29 #include <drm/amdgpu_drm.h>
33 #include "amdgpu_vm.h"
35 int amdgpu_to_sched_priority(int amdgpu_priority,
36 enum drm_sched_priority *prio)
38 switch (amdgpu_priority) {
39 case AMDGPU_CTX_PRIORITY_VERY_HIGH:
40 *prio = DRM_SCHED_PRIORITY_HIGH;
42 case AMDGPU_CTX_PRIORITY_HIGH:
43 *prio = DRM_SCHED_PRIORITY_HIGH;
45 case AMDGPU_CTX_PRIORITY_NORMAL:
46 *prio = DRM_SCHED_PRIORITY_NORMAL;
48 case AMDGPU_CTX_PRIORITY_LOW:
49 case AMDGPU_CTX_PRIORITY_VERY_LOW:
50 *prio = DRM_SCHED_PRIORITY_MIN;
52 case AMDGPU_CTX_PRIORITY_UNSET:
53 *prio = DRM_SCHED_PRIORITY_UNSET;
56 WARN(1, "Invalid context priority %d\n", amdgpu_priority);
63 static int amdgpu_sched_process_priority_override(struct amdgpu_device *adev,
65 enum drm_sched_priority priority)
67 struct fd f = fdget(fd);
68 struct amdgpu_fpriv *fpriv;
69 struct amdgpu_ctx *ctx;
76 r = amdgpu_file_to_fpriv(f.file, &fpriv);
82 idr_for_each_entry(&fpriv->ctx_mgr.ctx_handles, ctx, id)
83 amdgpu_ctx_priority_override(ctx, priority);
89 static int amdgpu_sched_context_priority_override(struct amdgpu_device *adev,
92 enum drm_sched_priority priority)
94 struct fd f = fdget(fd);
95 struct amdgpu_fpriv *fpriv;
96 struct amdgpu_ctx *ctx;
102 r = amdgpu_file_to_fpriv(f.file, &fpriv);
108 ctx = amdgpu_ctx_get(fpriv, ctx_id);
115 amdgpu_ctx_priority_override(ctx, priority);
122 int amdgpu_sched_ioctl(struct drm_device *dev, void *data,
123 struct drm_file *filp)
125 union drm_amdgpu_sched *args = data;
126 struct amdgpu_device *adev = drm_to_adev(dev);
127 enum drm_sched_priority priority;
130 /* First check the op, then the op's argument.
132 switch (args->in.op) {
133 case AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE:
134 case AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE:
137 DRM_ERROR("Invalid sched op specified: %d\n", args->in.op);
141 r = amdgpu_to_sched_priority(args->in.priority, &priority);
145 switch (args->in.op) {
146 case AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE:
147 r = amdgpu_sched_process_priority_override(adev,
151 case AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE:
152 r = amdgpu_sched_context_priority_override(adev,