2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/firmware.h>
25 #include <drm/drm_exec.h>
27 #include "amdgpu_mes.h"
29 #include "soc15_common.h"
30 #include "amdgpu_mes_ctx.h"
32 #define AMDGPU_MES_MAX_NUM_OF_QUEUES_PER_PROCESS 1024
33 #define AMDGPU_ONE_DOORBELL_SIZE 8
35 int amdgpu_mes_doorbell_process_slice(struct amdgpu_device *adev)
37 return roundup(AMDGPU_ONE_DOORBELL_SIZE *
38 AMDGPU_MES_MAX_NUM_OF_QUEUES_PER_PROCESS,
42 static int amdgpu_mes_kernel_doorbell_get(struct amdgpu_device *adev,
43 int ip_type, uint64_t *doorbell_index)
45 unsigned int offset, found;
46 struct amdgpu_mes *mes = &adev->mes;
48 if (ip_type == AMDGPU_RING_TYPE_SDMA)
49 offset = adev->doorbell_index.sdma_engine[0];
53 found = find_next_zero_bit(mes->doorbell_bitmap, mes->num_mes_dbs, offset);
54 if (found >= mes->num_mes_dbs) {
55 DRM_WARN("No doorbell available\n");
59 set_bit(found, mes->doorbell_bitmap);
61 /* Get the absolute doorbell index on BAR */
62 *doorbell_index = mes->db_start_dw_offset + found * 2;
66 static void amdgpu_mes_kernel_doorbell_free(struct amdgpu_device *adev,
67 uint32_t doorbell_index)
69 unsigned int old, rel_index;
70 struct amdgpu_mes *mes = &adev->mes;
72 /* Find the relative index of the doorbell in this object */
73 rel_index = (doorbell_index - mes->db_start_dw_offset) / 2;
74 old = test_and_clear_bit(rel_index, mes->doorbell_bitmap);
78 static int amdgpu_mes_doorbell_init(struct amdgpu_device *adev)
81 struct amdgpu_mes *mes = &adev->mes;
83 /* Bitmap for dynamic allocation of kernel doorbells */
84 mes->doorbell_bitmap = bitmap_zalloc(PAGE_SIZE / sizeof(u32), GFP_KERNEL);
85 if (!mes->doorbell_bitmap) {
86 DRM_ERROR("Failed to allocate MES doorbell bitmap\n");
90 mes->num_mes_dbs = PAGE_SIZE / AMDGPU_ONE_DOORBELL_SIZE;
91 for (i = 0; i < AMDGPU_MES_PRIORITY_NUM_LEVELS; i++) {
92 adev->mes.aggregated_doorbells[i] = mes->db_start_dw_offset + i * 2;
93 set_bit(i, mes->doorbell_bitmap);
99 static int amdgpu_mes_event_log_init(struct amdgpu_device *adev)
103 if (!amdgpu_mes_log_enable)
106 r = amdgpu_bo_create_kernel(adev, AMDGPU_MES_LOG_BUFFER_SIZE, PAGE_SIZE,
107 AMDGPU_GEM_DOMAIN_GTT,
108 &adev->mes.event_log_gpu_obj,
109 &adev->mes.event_log_gpu_addr,
110 &adev->mes.event_log_cpu_addr);
112 dev_warn(adev->dev, "failed to create MES event log buffer (%d)", r);
116 memset(adev->mes.event_log_cpu_addr, 0, PAGE_SIZE);
122 static void amdgpu_mes_doorbell_free(struct amdgpu_device *adev)
124 bitmap_free(adev->mes.doorbell_bitmap);
127 int amdgpu_mes_init(struct amdgpu_device *adev)
131 adev->mes.adev = adev;
133 idr_init(&adev->mes.pasid_idr);
134 idr_init(&adev->mes.gang_id_idr);
135 idr_init(&adev->mes.queue_id_idr);
136 ida_init(&adev->mes.doorbell_ida);
137 spin_lock_init(&adev->mes.queue_id_lock);
138 spin_lock_init(&adev->mes.ring_lock);
139 mutex_init(&adev->mes.mutex_hidden);
141 adev->mes.total_max_queue = AMDGPU_FENCE_MES_QUEUE_ID_MASK;
142 adev->mes.vmid_mask_mmhub = 0xffffff00;
143 adev->mes.vmid_mask_gfxhub = 0xffffff00;
145 for (i = 0; i < AMDGPU_MES_MAX_COMPUTE_PIPES; i++) {
146 /* use only 1st MEC pipes */
147 if (i >= adev->gfx.mec.num_pipe_per_mec)
149 adev->mes.compute_hqd_mask[i] = 0xc;
152 for (i = 0; i < AMDGPU_MES_MAX_GFX_PIPES; i++)
153 adev->mes.gfx_hqd_mask[i] = i ? 0 : 0xfffffffe;
155 for (i = 0; i < AMDGPU_MES_MAX_SDMA_PIPES; i++) {
156 if (amdgpu_ip_version(adev, SDMA0_HWIP, 0) <
158 adev->mes.sdma_hqd_mask[i] = i ? 0 : 0x3fc;
159 /* zero sdma_hqd_mask for non-existent engine */
160 else if (adev->sdma.num_instances == 1)
161 adev->mes.sdma_hqd_mask[i] = i ? 0 : 0xfc;
163 adev->mes.sdma_hqd_mask[i] = 0xfc;
166 r = amdgpu_device_wb_get(adev, &adev->mes.sch_ctx_offs);
169 "(%d) ring trail_fence_offs wb alloc failed\n", r);
172 adev->mes.sch_ctx_gpu_addr =
173 adev->wb.gpu_addr + (adev->mes.sch_ctx_offs * 4);
174 adev->mes.sch_ctx_ptr =
175 (uint64_t *)&adev->wb.wb[adev->mes.sch_ctx_offs];
177 r = amdgpu_device_wb_get(adev, &adev->mes.query_status_fence_offs);
179 amdgpu_device_wb_free(adev, adev->mes.sch_ctx_offs);
181 "(%d) query_status_fence_offs wb alloc failed\n", r);
184 adev->mes.query_status_fence_gpu_addr =
185 adev->wb.gpu_addr + (adev->mes.query_status_fence_offs * 4);
186 adev->mes.query_status_fence_ptr =
187 (uint64_t *)&adev->wb.wb[adev->mes.query_status_fence_offs];
189 r = amdgpu_device_wb_get(adev, &adev->mes.read_val_offs);
191 amdgpu_device_wb_free(adev, adev->mes.sch_ctx_offs);
192 amdgpu_device_wb_free(adev, adev->mes.query_status_fence_offs);
194 "(%d) read_val_offs alloc failed\n", r);
197 adev->mes.read_val_gpu_addr =
198 adev->wb.gpu_addr + (adev->mes.read_val_offs * 4);
199 adev->mes.read_val_ptr =
200 (uint32_t *)&adev->wb.wb[adev->mes.read_val_offs];
202 r = amdgpu_mes_doorbell_init(adev);
206 r = amdgpu_mes_event_log_init(adev);
213 amdgpu_mes_doorbell_free(adev);
215 amdgpu_device_wb_free(adev, adev->mes.sch_ctx_offs);
216 amdgpu_device_wb_free(adev, adev->mes.query_status_fence_offs);
217 amdgpu_device_wb_free(adev, adev->mes.read_val_offs);
219 idr_destroy(&adev->mes.pasid_idr);
220 idr_destroy(&adev->mes.gang_id_idr);
221 idr_destroy(&adev->mes.queue_id_idr);
222 ida_destroy(&adev->mes.doorbell_ida);
223 mutex_destroy(&adev->mes.mutex_hidden);
227 void amdgpu_mes_fini(struct amdgpu_device *adev)
229 amdgpu_bo_free_kernel(&adev->mes.event_log_gpu_obj,
230 &adev->mes.event_log_gpu_addr,
231 &adev->mes.event_log_cpu_addr);
233 amdgpu_device_wb_free(adev, adev->mes.sch_ctx_offs);
234 amdgpu_device_wb_free(adev, adev->mes.query_status_fence_offs);
235 amdgpu_device_wb_free(adev, adev->mes.read_val_offs);
236 amdgpu_mes_doorbell_free(adev);
238 idr_destroy(&adev->mes.pasid_idr);
239 idr_destroy(&adev->mes.gang_id_idr);
240 idr_destroy(&adev->mes.queue_id_idr);
241 ida_destroy(&adev->mes.doorbell_ida);
242 mutex_destroy(&adev->mes.mutex_hidden);
245 static void amdgpu_mes_queue_free_mqd(struct amdgpu_mes_queue *q)
247 amdgpu_bo_free_kernel(&q->mqd_obj,
252 int amdgpu_mes_create_process(struct amdgpu_device *adev, int pasid,
253 struct amdgpu_vm *vm)
255 struct amdgpu_mes_process *process;
258 /* allocate the mes process buffer */
259 process = kzalloc(sizeof(struct amdgpu_mes_process), GFP_KERNEL);
261 DRM_ERROR("no more memory to create mes process\n");
265 /* allocate the process context bo and map it */
266 r = amdgpu_bo_create_kernel(adev, AMDGPU_MES_PROC_CTX_SIZE, PAGE_SIZE,
267 AMDGPU_GEM_DOMAIN_GTT,
268 &process->proc_ctx_bo,
269 &process->proc_ctx_gpu_addr,
270 &process->proc_ctx_cpu_ptr);
272 DRM_ERROR("failed to allocate process context bo\n");
273 goto clean_up_memory;
275 memset(process->proc_ctx_cpu_ptr, 0, AMDGPU_MES_PROC_CTX_SIZE);
278 * Avoid taking any other locks under MES lock to avoid circular
281 amdgpu_mes_lock(&adev->mes);
283 /* add the mes process to idr list */
284 r = idr_alloc(&adev->mes.pasid_idr, process, pasid, pasid + 1,
287 DRM_ERROR("failed to lock pasid=%d\n", pasid);
291 INIT_LIST_HEAD(&process->gang_list);
293 process->pasid = pasid;
294 process->process_quantum = adev->mes.default_process_quantum;
295 process->pd_gpu_addr = amdgpu_bo_gpu_offset(vm->root.bo);
297 amdgpu_mes_unlock(&adev->mes);
301 amdgpu_mes_unlock(&adev->mes);
302 amdgpu_bo_free_kernel(&process->proc_ctx_bo,
303 &process->proc_ctx_gpu_addr,
304 &process->proc_ctx_cpu_ptr);
310 void amdgpu_mes_destroy_process(struct amdgpu_device *adev, int pasid)
312 struct amdgpu_mes_process *process;
313 struct amdgpu_mes_gang *gang, *tmp1;
314 struct amdgpu_mes_queue *queue, *tmp2;
315 struct mes_remove_queue_input queue_input;
320 * Avoid taking any other locks under MES lock to avoid circular
323 amdgpu_mes_lock(&adev->mes);
325 process = idr_find(&adev->mes.pasid_idr, pasid);
327 DRM_WARN("pasid %d doesn't exist\n", pasid);
328 amdgpu_mes_unlock(&adev->mes);
332 /* Remove all queues from hardware */
333 list_for_each_entry_safe(gang, tmp1, &process->gang_list, list) {
334 list_for_each_entry_safe(queue, tmp2, &gang->queue_list, list) {
335 spin_lock_irqsave(&adev->mes.queue_id_lock, flags);
336 idr_remove(&adev->mes.queue_id_idr, queue->queue_id);
337 spin_unlock_irqrestore(&adev->mes.queue_id_lock, flags);
339 queue_input.doorbell_offset = queue->doorbell_off;
340 queue_input.gang_context_addr = gang->gang_ctx_gpu_addr;
342 r = adev->mes.funcs->remove_hw_queue(&adev->mes,
345 DRM_WARN("failed to remove hardware queue\n");
348 idr_remove(&adev->mes.gang_id_idr, gang->gang_id);
351 idr_remove(&adev->mes.pasid_idr, pasid);
352 amdgpu_mes_unlock(&adev->mes);
354 /* free all memory allocated by the process */
355 list_for_each_entry_safe(gang, tmp1, &process->gang_list, list) {
356 /* free all queues in the gang */
357 list_for_each_entry_safe(queue, tmp2, &gang->queue_list, list) {
358 amdgpu_mes_queue_free_mqd(queue);
359 list_del(&queue->list);
362 amdgpu_bo_free_kernel(&gang->gang_ctx_bo,
363 &gang->gang_ctx_gpu_addr,
364 &gang->gang_ctx_cpu_ptr);
365 list_del(&gang->list);
369 amdgpu_bo_free_kernel(&process->proc_ctx_bo,
370 &process->proc_ctx_gpu_addr,
371 &process->proc_ctx_cpu_ptr);
375 int amdgpu_mes_add_gang(struct amdgpu_device *adev, int pasid,
376 struct amdgpu_mes_gang_properties *gprops,
379 struct amdgpu_mes_process *process;
380 struct amdgpu_mes_gang *gang;
383 /* allocate the mes gang buffer */
384 gang = kzalloc(sizeof(struct amdgpu_mes_gang), GFP_KERNEL);
389 /* allocate the gang context bo and map it to cpu space */
390 r = amdgpu_bo_create_kernel(adev, AMDGPU_MES_GANG_CTX_SIZE, PAGE_SIZE,
391 AMDGPU_GEM_DOMAIN_GTT,
393 &gang->gang_ctx_gpu_addr,
394 &gang->gang_ctx_cpu_ptr);
396 DRM_ERROR("failed to allocate process context bo\n");
399 memset(gang->gang_ctx_cpu_ptr, 0, AMDGPU_MES_GANG_CTX_SIZE);
402 * Avoid taking any other locks under MES lock to avoid circular
405 amdgpu_mes_lock(&adev->mes);
407 process = idr_find(&adev->mes.pasid_idr, pasid);
409 DRM_ERROR("pasid %d doesn't exist\n", pasid);
414 /* add the mes gang to idr list */
415 r = idr_alloc(&adev->mes.gang_id_idr, gang, 1, 0,
418 DRM_ERROR("failed to allocate idr for gang\n");
425 INIT_LIST_HEAD(&gang->queue_list);
426 gang->process = process;
427 gang->priority = gprops->priority;
428 gang->gang_quantum = gprops->gang_quantum ?
429 gprops->gang_quantum : adev->mes.default_gang_quantum;
430 gang->global_priority_level = gprops->global_priority_level;
431 gang->inprocess_gang_priority = gprops->inprocess_gang_priority;
432 list_add_tail(&gang->list, &process->gang_list);
434 amdgpu_mes_unlock(&adev->mes);
438 amdgpu_mes_unlock(&adev->mes);
439 amdgpu_bo_free_kernel(&gang->gang_ctx_bo,
440 &gang->gang_ctx_gpu_addr,
441 &gang->gang_ctx_cpu_ptr);
447 int amdgpu_mes_remove_gang(struct amdgpu_device *adev, int gang_id)
449 struct amdgpu_mes_gang *gang;
452 * Avoid taking any other locks under MES lock to avoid circular
455 amdgpu_mes_lock(&adev->mes);
457 gang = idr_find(&adev->mes.gang_id_idr, gang_id);
459 DRM_ERROR("gang id %d doesn't exist\n", gang_id);
460 amdgpu_mes_unlock(&adev->mes);
464 if (!list_empty(&gang->queue_list)) {
465 DRM_ERROR("queue list is not empty\n");
466 amdgpu_mes_unlock(&adev->mes);
470 idr_remove(&adev->mes.gang_id_idr, gang->gang_id);
471 list_del(&gang->list);
472 amdgpu_mes_unlock(&adev->mes);
474 amdgpu_bo_free_kernel(&gang->gang_ctx_bo,
475 &gang->gang_ctx_gpu_addr,
476 &gang->gang_ctx_cpu_ptr);
483 int amdgpu_mes_suspend(struct amdgpu_device *adev)
486 struct amdgpu_mes_process *process;
487 struct amdgpu_mes_gang *gang;
488 struct mes_suspend_gang_input input;
492 * Avoid taking any other locks under MES lock to avoid circular
495 amdgpu_mes_lock(&adev->mes);
497 idp = &adev->mes.pasid_idr;
499 idr_for_each_entry(idp, process, pasid) {
500 list_for_each_entry(gang, &process->gang_list, list) {
501 r = adev->mes.funcs->suspend_gang(&adev->mes, &input);
503 DRM_ERROR("failed to suspend pasid %d gangid %d",
504 pasid, gang->gang_id);
508 amdgpu_mes_unlock(&adev->mes);
512 int amdgpu_mes_resume(struct amdgpu_device *adev)
515 struct amdgpu_mes_process *process;
516 struct amdgpu_mes_gang *gang;
517 struct mes_resume_gang_input input;
521 * Avoid taking any other locks under MES lock to avoid circular
524 amdgpu_mes_lock(&adev->mes);
526 idp = &adev->mes.pasid_idr;
528 idr_for_each_entry(idp, process, pasid) {
529 list_for_each_entry(gang, &process->gang_list, list) {
530 r = adev->mes.funcs->resume_gang(&adev->mes, &input);
532 DRM_ERROR("failed to resume pasid %d gangid %d",
533 pasid, gang->gang_id);
537 amdgpu_mes_unlock(&adev->mes);
541 static int amdgpu_mes_queue_alloc_mqd(struct amdgpu_device *adev,
542 struct amdgpu_mes_queue *q,
543 struct amdgpu_mes_queue_properties *p)
545 struct amdgpu_mqd *mqd_mgr = &adev->mqds[p->queue_type];
546 u32 mqd_size = mqd_mgr->mqd_size;
549 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
550 AMDGPU_GEM_DOMAIN_GTT,
552 &q->mqd_gpu_addr, &q->mqd_cpu_ptr);
554 dev_warn(adev->dev, "failed to create queue mqd bo (%d)", r);
557 memset(q->mqd_cpu_ptr, 0, mqd_size);
559 r = amdgpu_bo_reserve(q->mqd_obj, false);
560 if (unlikely(r != 0))
566 amdgpu_bo_free_kernel(&q->mqd_obj,
572 static void amdgpu_mes_queue_init_mqd(struct amdgpu_device *adev,
573 struct amdgpu_mes_queue *q,
574 struct amdgpu_mes_queue_properties *p)
576 struct amdgpu_mqd *mqd_mgr = &adev->mqds[p->queue_type];
577 struct amdgpu_mqd_prop mqd_prop = {0};
579 mqd_prop.mqd_gpu_addr = q->mqd_gpu_addr;
580 mqd_prop.hqd_base_gpu_addr = p->hqd_base_gpu_addr;
581 mqd_prop.rptr_gpu_addr = p->rptr_gpu_addr;
582 mqd_prop.wptr_gpu_addr = p->wptr_gpu_addr;
583 mqd_prop.queue_size = p->queue_size;
584 mqd_prop.use_doorbell = true;
585 mqd_prop.doorbell_index = p->doorbell_off;
586 mqd_prop.eop_gpu_addr = p->eop_gpu_addr;
587 mqd_prop.hqd_pipe_priority = p->hqd_pipe_priority;
588 mqd_prop.hqd_queue_priority = p->hqd_queue_priority;
589 mqd_prop.hqd_active = false;
591 if (p->queue_type == AMDGPU_RING_TYPE_GFX ||
592 p->queue_type == AMDGPU_RING_TYPE_COMPUTE) {
593 mutex_lock(&adev->srbm_mutex);
594 amdgpu_gfx_select_me_pipe_q(adev, p->ring->me, p->ring->pipe, 0, 0, 0);
597 mqd_mgr->init_mqd(adev, q->mqd_cpu_ptr, &mqd_prop);
599 if (p->queue_type == AMDGPU_RING_TYPE_GFX ||
600 p->queue_type == AMDGPU_RING_TYPE_COMPUTE) {
601 amdgpu_gfx_select_me_pipe_q(adev, 0, 0, 0, 0, 0);
602 mutex_unlock(&adev->srbm_mutex);
605 amdgpu_bo_unreserve(q->mqd_obj);
608 int amdgpu_mes_add_hw_queue(struct amdgpu_device *adev, int gang_id,
609 struct amdgpu_mes_queue_properties *qprops,
612 struct amdgpu_mes_queue *queue;
613 struct amdgpu_mes_gang *gang;
614 struct mes_add_queue_input queue_input;
618 memset(&queue_input, 0, sizeof(struct mes_add_queue_input));
620 /* allocate the mes queue buffer */
621 queue = kzalloc(sizeof(struct amdgpu_mes_queue), GFP_KERNEL);
623 DRM_ERROR("Failed to allocate memory for queue\n");
627 /* Allocate the queue mqd */
628 r = amdgpu_mes_queue_alloc_mqd(adev, queue, qprops);
630 goto clean_up_memory;
633 * Avoid taking any other locks under MES lock to avoid circular
636 amdgpu_mes_lock(&adev->mes);
638 gang = idr_find(&adev->mes.gang_id_idr, gang_id);
640 DRM_ERROR("gang id %d doesn't exist\n", gang_id);
645 /* add the mes gang to idr list */
646 spin_lock_irqsave(&adev->mes.queue_id_lock, flags);
647 r = idr_alloc(&adev->mes.queue_id_idr, queue, 1, 0,
650 spin_unlock_irqrestore(&adev->mes.queue_id_lock, flags);
653 spin_unlock_irqrestore(&adev->mes.queue_id_lock, flags);
654 *queue_id = queue->queue_id = r;
656 /* allocate a doorbell index for the queue */
657 r = amdgpu_mes_kernel_doorbell_get(adev,
659 &qprops->doorbell_off);
661 goto clean_up_queue_id;
663 /* initialize the queue mqd */
664 amdgpu_mes_queue_init_mqd(adev, queue, qprops);
666 /* add hw queue to mes */
667 queue_input.process_id = gang->process->pasid;
669 queue_input.page_table_base_addr =
670 adev->vm_manager.vram_base_offset + gang->process->pd_gpu_addr -
671 adev->gmc.vram_start;
673 queue_input.process_va_start = 0;
674 queue_input.process_va_end =
675 (adev->vm_manager.max_pfn - 1) << AMDGPU_GPU_PAGE_SHIFT;
676 queue_input.process_quantum = gang->process->process_quantum;
677 queue_input.process_context_addr = gang->process->proc_ctx_gpu_addr;
678 queue_input.gang_quantum = gang->gang_quantum;
679 queue_input.gang_context_addr = gang->gang_ctx_gpu_addr;
680 queue_input.inprocess_gang_priority = gang->inprocess_gang_priority;
681 queue_input.gang_global_priority_level = gang->global_priority_level;
682 queue_input.doorbell_offset = qprops->doorbell_off;
683 queue_input.mqd_addr = queue->mqd_gpu_addr;
684 queue_input.wptr_addr = qprops->wptr_gpu_addr;
685 queue_input.wptr_mc_addr = qprops->wptr_mc_addr;
686 queue_input.queue_type = qprops->queue_type;
687 queue_input.paging = qprops->paging;
688 queue_input.is_kfd_process = 0;
690 r = adev->mes.funcs->add_hw_queue(&adev->mes, &queue_input);
692 DRM_ERROR("failed to add hardware queue to MES, doorbell=0x%llx\n",
693 qprops->doorbell_off);
694 goto clean_up_doorbell;
697 DRM_DEBUG("MES hw queue was added, pasid=%d, gang id=%d, "
698 "queue type=%d, doorbell=0x%llx\n",
699 gang->process->pasid, gang_id, qprops->queue_type,
700 qprops->doorbell_off);
702 queue->ring = qprops->ring;
703 queue->doorbell_off = qprops->doorbell_off;
704 queue->wptr_gpu_addr = qprops->wptr_gpu_addr;
705 queue->queue_type = qprops->queue_type;
706 queue->paging = qprops->paging;
708 queue->ring->mqd_ptr = queue->mqd_cpu_ptr;
709 list_add_tail(&queue->list, &gang->queue_list);
711 amdgpu_mes_unlock(&adev->mes);
715 amdgpu_mes_kernel_doorbell_free(adev, qprops->doorbell_off);
717 spin_lock_irqsave(&adev->mes.queue_id_lock, flags);
718 idr_remove(&adev->mes.queue_id_idr, queue->queue_id);
719 spin_unlock_irqrestore(&adev->mes.queue_id_lock, flags);
721 amdgpu_mes_unlock(&adev->mes);
722 amdgpu_mes_queue_free_mqd(queue);
728 int amdgpu_mes_remove_hw_queue(struct amdgpu_device *adev, int queue_id)
731 struct amdgpu_mes_queue *queue;
732 struct amdgpu_mes_gang *gang;
733 struct mes_remove_queue_input queue_input;
737 * Avoid taking any other locks under MES lock to avoid circular
740 amdgpu_mes_lock(&adev->mes);
742 /* remove the mes gang from idr list */
743 spin_lock_irqsave(&adev->mes.queue_id_lock, flags);
745 queue = idr_find(&adev->mes.queue_id_idr, queue_id);
747 spin_unlock_irqrestore(&adev->mes.queue_id_lock, flags);
748 amdgpu_mes_unlock(&adev->mes);
749 DRM_ERROR("queue id %d doesn't exist\n", queue_id);
753 idr_remove(&adev->mes.queue_id_idr, queue_id);
754 spin_unlock_irqrestore(&adev->mes.queue_id_lock, flags);
756 DRM_DEBUG("try to remove queue, doorbell off = 0x%llx\n",
757 queue->doorbell_off);
760 queue_input.doorbell_offset = queue->doorbell_off;
761 queue_input.gang_context_addr = gang->gang_ctx_gpu_addr;
763 r = adev->mes.funcs->remove_hw_queue(&adev->mes, &queue_input);
765 DRM_ERROR("failed to remove hardware queue, queue id = %d\n",
768 list_del(&queue->list);
769 amdgpu_mes_kernel_doorbell_free(adev, queue->doorbell_off);
770 amdgpu_mes_unlock(&adev->mes);
772 amdgpu_mes_queue_free_mqd(queue);
777 int amdgpu_mes_map_legacy_queue(struct amdgpu_device *adev,
778 struct amdgpu_ring *ring)
780 struct mes_map_legacy_queue_input queue_input;
783 memset(&queue_input, 0, sizeof(queue_input));
785 queue_input.queue_type = ring->funcs->type;
786 queue_input.doorbell_offset = ring->doorbell_index;
787 queue_input.pipe_id = ring->pipe;
788 queue_input.queue_id = ring->queue;
789 queue_input.mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
790 queue_input.wptr_addr = ring->wptr_gpu_addr;
792 r = adev->mes.funcs->map_legacy_queue(&adev->mes, &queue_input);
794 DRM_ERROR("failed to map legacy queue\n");
799 int amdgpu_mes_unmap_legacy_queue(struct amdgpu_device *adev,
800 struct amdgpu_ring *ring,
801 enum amdgpu_unmap_queues_action action,
802 u64 gpu_addr, u64 seq)
804 struct mes_unmap_legacy_queue_input queue_input;
807 queue_input.action = action;
808 queue_input.queue_type = ring->funcs->type;
809 queue_input.doorbell_offset = ring->doorbell_index;
810 queue_input.pipe_id = ring->pipe;
811 queue_input.queue_id = ring->queue;
812 queue_input.trail_fence_addr = gpu_addr;
813 queue_input.trail_fence_data = seq;
815 r = adev->mes.funcs->unmap_legacy_queue(&adev->mes, &queue_input);
817 DRM_ERROR("failed to unmap legacy queue\n");
822 uint32_t amdgpu_mes_rreg(struct amdgpu_device *adev, uint32_t reg)
824 struct mes_misc_op_input op_input;
827 op_input.op = MES_MISC_OP_READ_REG;
828 op_input.read_reg.reg_offset = reg;
829 op_input.read_reg.buffer_addr = adev->mes.read_val_gpu_addr;
831 if (!adev->mes.funcs->misc_op) {
832 DRM_ERROR("mes rreg is not supported!\n");
836 r = adev->mes.funcs->misc_op(&adev->mes, &op_input);
838 DRM_ERROR("failed to read reg (0x%x)\n", reg);
840 val = *(adev->mes.read_val_ptr);
846 int amdgpu_mes_wreg(struct amdgpu_device *adev,
847 uint32_t reg, uint32_t val)
849 struct mes_misc_op_input op_input;
852 op_input.op = MES_MISC_OP_WRITE_REG;
853 op_input.write_reg.reg_offset = reg;
854 op_input.write_reg.reg_value = val;
856 if (!adev->mes.funcs->misc_op) {
857 DRM_ERROR("mes wreg is not supported!\n");
862 r = adev->mes.funcs->misc_op(&adev->mes, &op_input);
864 DRM_ERROR("failed to write reg (0x%x)\n", reg);
870 int amdgpu_mes_reg_write_reg_wait(struct amdgpu_device *adev,
871 uint32_t reg0, uint32_t reg1,
872 uint32_t ref, uint32_t mask)
874 struct mes_misc_op_input op_input;
877 op_input.op = MES_MISC_OP_WRM_REG_WR_WAIT;
878 op_input.wrm_reg.reg0 = reg0;
879 op_input.wrm_reg.reg1 = reg1;
880 op_input.wrm_reg.ref = ref;
881 op_input.wrm_reg.mask = mask;
883 if (!adev->mes.funcs->misc_op) {
884 DRM_ERROR("mes reg_write_reg_wait is not supported!\n");
889 r = adev->mes.funcs->misc_op(&adev->mes, &op_input);
891 DRM_ERROR("failed to reg_write_reg_wait\n");
897 int amdgpu_mes_reg_wait(struct amdgpu_device *adev, uint32_t reg,
898 uint32_t val, uint32_t mask)
900 struct mes_misc_op_input op_input;
903 op_input.op = MES_MISC_OP_WRM_REG_WAIT;
904 op_input.wrm_reg.reg0 = reg;
905 op_input.wrm_reg.ref = val;
906 op_input.wrm_reg.mask = mask;
908 if (!adev->mes.funcs->misc_op) {
909 DRM_ERROR("mes reg wait is not supported!\n");
914 r = adev->mes.funcs->misc_op(&adev->mes, &op_input);
916 DRM_ERROR("failed to reg_write_reg_wait\n");
922 int amdgpu_mes_set_shader_debugger(struct amdgpu_device *adev,
923 uint64_t process_context_addr,
924 uint32_t spi_gdbg_per_vmid_cntl,
925 const uint32_t *tcp_watch_cntl,
929 struct mes_misc_op_input op_input = {0};
932 if (!adev->mes.funcs->misc_op) {
933 DRM_ERROR("mes set shader debugger is not supported!\n");
937 op_input.op = MES_MISC_OP_SET_SHADER_DEBUGGER;
938 op_input.set_shader_debugger.process_context_addr = process_context_addr;
939 op_input.set_shader_debugger.flags.u32all = flags;
941 /* use amdgpu mes_flush_shader_debugger instead */
942 if (op_input.set_shader_debugger.flags.process_ctx_flush)
945 op_input.set_shader_debugger.spi_gdbg_per_vmid_cntl = spi_gdbg_per_vmid_cntl;
946 memcpy(op_input.set_shader_debugger.tcp_watch_cntl, tcp_watch_cntl,
947 sizeof(op_input.set_shader_debugger.tcp_watch_cntl));
949 if (((adev->mes.sched_version & AMDGPU_MES_API_VERSION_MASK) >>
950 AMDGPU_MES_API_VERSION_SHIFT) >= 14)
951 op_input.set_shader_debugger.trap_en = trap_en;
953 amdgpu_mes_lock(&adev->mes);
955 r = adev->mes.funcs->misc_op(&adev->mes, &op_input);
957 DRM_ERROR("failed to set_shader_debugger\n");
959 amdgpu_mes_unlock(&adev->mes);
964 int amdgpu_mes_flush_shader_debugger(struct amdgpu_device *adev,
965 uint64_t process_context_addr)
967 struct mes_misc_op_input op_input = {0};
970 if (!adev->mes.funcs->misc_op) {
971 DRM_ERROR("mes flush shader debugger is not supported!\n");
975 op_input.op = MES_MISC_OP_SET_SHADER_DEBUGGER;
976 op_input.set_shader_debugger.process_context_addr = process_context_addr;
977 op_input.set_shader_debugger.flags.process_ctx_flush = true;
979 amdgpu_mes_lock(&adev->mes);
981 r = adev->mes.funcs->misc_op(&adev->mes, &op_input);
983 DRM_ERROR("failed to set_shader_debugger\n");
985 amdgpu_mes_unlock(&adev->mes);
991 amdgpu_mes_ring_to_queue_props(struct amdgpu_device *adev,
992 struct amdgpu_ring *ring,
993 struct amdgpu_mes_queue_properties *props)
995 props->queue_type = ring->funcs->type;
996 props->hqd_base_gpu_addr = ring->gpu_addr;
997 props->rptr_gpu_addr = ring->rptr_gpu_addr;
998 props->wptr_gpu_addr = ring->wptr_gpu_addr;
999 props->wptr_mc_addr =
1000 ring->mes_ctx->meta_data_mc_addr + ring->wptr_offs;
1001 props->queue_size = ring->ring_size;
1002 props->eop_gpu_addr = ring->eop_gpu_addr;
1003 props->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_NORMAL;
1004 props->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MINIMUM;
1005 props->paging = false;
1009 #define DEFINE_AMDGPU_MES_CTX_GET_OFFS_ENG(_eng) \
1011 if (id_offs < AMDGPU_MES_CTX_MAX_OFFS) \
1012 return offsetof(struct amdgpu_mes_ctx_meta_data, \
1013 _eng[ring->idx].slots[id_offs]); \
1014 else if (id_offs == AMDGPU_MES_CTX_RING_OFFS) \
1015 return offsetof(struct amdgpu_mes_ctx_meta_data, \
1016 _eng[ring->idx].ring); \
1017 else if (id_offs == AMDGPU_MES_CTX_IB_OFFS) \
1018 return offsetof(struct amdgpu_mes_ctx_meta_data, \
1019 _eng[ring->idx].ib); \
1020 else if (id_offs == AMDGPU_MES_CTX_PADDING_OFFS) \
1021 return offsetof(struct amdgpu_mes_ctx_meta_data, \
1022 _eng[ring->idx].padding); \
1025 int amdgpu_mes_ctx_get_offs(struct amdgpu_ring *ring, unsigned int id_offs)
1027 switch (ring->funcs->type) {
1028 case AMDGPU_RING_TYPE_GFX:
1029 DEFINE_AMDGPU_MES_CTX_GET_OFFS_ENG(gfx);
1031 case AMDGPU_RING_TYPE_COMPUTE:
1032 DEFINE_AMDGPU_MES_CTX_GET_OFFS_ENG(compute);
1034 case AMDGPU_RING_TYPE_SDMA:
1035 DEFINE_AMDGPU_MES_CTX_GET_OFFS_ENG(sdma);
1045 int amdgpu_mes_add_ring(struct amdgpu_device *adev, int gang_id,
1046 int queue_type, int idx,
1047 struct amdgpu_mes_ctx_data *ctx_data,
1048 struct amdgpu_ring **out)
1050 struct amdgpu_ring *ring;
1051 struct amdgpu_mes_gang *gang;
1052 struct amdgpu_mes_queue_properties qprops = {0};
1053 int r, queue_id, pasid;
1056 * Avoid taking any other locks under MES lock to avoid circular
1057 * lock dependencies.
1059 amdgpu_mes_lock(&adev->mes);
1060 gang = idr_find(&adev->mes.gang_id_idr, gang_id);
1062 DRM_ERROR("gang id %d doesn't exist\n", gang_id);
1063 amdgpu_mes_unlock(&adev->mes);
1066 pasid = gang->process->pasid;
1068 ring = kzalloc(sizeof(struct amdgpu_ring), GFP_KERNEL);
1070 amdgpu_mes_unlock(&adev->mes);
1074 ring->ring_obj = NULL;
1075 ring->use_doorbell = true;
1076 ring->is_mes_queue = true;
1077 ring->mes_ctx = ctx_data;
1079 ring->no_scheduler = true;
1081 if (queue_type == AMDGPU_RING_TYPE_COMPUTE) {
1082 int offset = offsetof(struct amdgpu_mes_ctx_meta_data,
1083 compute[ring->idx].mec_hpd);
1084 ring->eop_gpu_addr =
1085 amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
1088 switch (queue_type) {
1089 case AMDGPU_RING_TYPE_GFX:
1090 ring->funcs = adev->gfx.gfx_ring[0].funcs;
1091 ring->me = adev->gfx.gfx_ring[0].me;
1092 ring->pipe = adev->gfx.gfx_ring[0].pipe;
1094 case AMDGPU_RING_TYPE_COMPUTE:
1095 ring->funcs = adev->gfx.compute_ring[0].funcs;
1096 ring->me = adev->gfx.compute_ring[0].me;
1097 ring->pipe = adev->gfx.compute_ring[0].pipe;
1099 case AMDGPU_RING_TYPE_SDMA:
1100 ring->funcs = adev->sdma.instance[0].ring.funcs;
1106 r = amdgpu_ring_init(adev, ring, 1024, NULL, 0,
1107 AMDGPU_RING_PRIO_DEFAULT, NULL);
1109 goto clean_up_memory;
1111 amdgpu_mes_ring_to_queue_props(adev, ring, &qprops);
1113 dma_fence_wait(gang->process->vm->last_update, false);
1114 dma_fence_wait(ctx_data->meta_data_va->last_pt_update, false);
1115 amdgpu_mes_unlock(&adev->mes);
1117 r = amdgpu_mes_add_hw_queue(adev, gang_id, &qprops, &queue_id);
1121 ring->hw_queue_id = queue_id;
1122 ring->doorbell_index = qprops.doorbell_off;
1124 if (queue_type == AMDGPU_RING_TYPE_GFX)
1125 sprintf(ring->name, "gfx_%d.%d.%d", pasid, gang_id, queue_id);
1126 else if (queue_type == AMDGPU_RING_TYPE_COMPUTE)
1127 sprintf(ring->name, "compute_%d.%d.%d", pasid, gang_id,
1129 else if (queue_type == AMDGPU_RING_TYPE_SDMA)
1130 sprintf(ring->name, "sdma_%d.%d.%d", pasid, gang_id,
1139 amdgpu_ring_fini(ring);
1142 amdgpu_mes_unlock(&adev->mes);
1146 void amdgpu_mes_remove_ring(struct amdgpu_device *adev,
1147 struct amdgpu_ring *ring)
1152 amdgpu_mes_remove_hw_queue(adev, ring->hw_queue_id);
1153 del_timer_sync(&ring->fence_drv.fallback_timer);
1154 amdgpu_ring_fini(ring);
1158 uint32_t amdgpu_mes_get_aggregated_doorbell_index(struct amdgpu_device *adev,
1159 enum amdgpu_mes_priority_level prio)
1161 return adev->mes.aggregated_doorbells[prio];
1164 int amdgpu_mes_ctx_alloc_meta_data(struct amdgpu_device *adev,
1165 struct amdgpu_mes_ctx_data *ctx_data)
1169 r = amdgpu_bo_create_kernel(adev,
1170 sizeof(struct amdgpu_mes_ctx_meta_data),
1171 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1172 &ctx_data->meta_data_obj,
1173 &ctx_data->meta_data_mc_addr,
1174 &ctx_data->meta_data_ptr);
1176 dev_warn(adev->dev, "(%d) create CTX bo failed\n", r);
1180 if (!ctx_data->meta_data_obj)
1183 memset(ctx_data->meta_data_ptr, 0,
1184 sizeof(struct amdgpu_mes_ctx_meta_data));
1189 void amdgpu_mes_ctx_free_meta_data(struct amdgpu_mes_ctx_data *ctx_data)
1191 if (ctx_data->meta_data_obj)
1192 amdgpu_bo_free_kernel(&ctx_data->meta_data_obj,
1193 &ctx_data->meta_data_mc_addr,
1194 &ctx_data->meta_data_ptr);
1197 int amdgpu_mes_ctx_map_meta_data(struct amdgpu_device *adev,
1198 struct amdgpu_vm *vm,
1199 struct amdgpu_mes_ctx_data *ctx_data)
1201 struct amdgpu_bo_va *bo_va;
1202 struct amdgpu_sync sync;
1203 struct drm_exec exec;
1206 amdgpu_sync_create(&sync);
1208 drm_exec_init(&exec, 0, 0);
1209 drm_exec_until_all_locked(&exec) {
1210 r = drm_exec_lock_obj(&exec,
1211 &ctx_data->meta_data_obj->tbo.base);
1212 drm_exec_retry_on_contention(&exec);
1214 goto error_fini_exec;
1216 r = amdgpu_vm_lock_pd(vm, &exec, 0);
1217 drm_exec_retry_on_contention(&exec);
1219 goto error_fini_exec;
1222 bo_va = amdgpu_vm_bo_add(adev, vm, ctx_data->meta_data_obj);
1224 DRM_ERROR("failed to create bo_va for meta data BO\n");
1226 goto error_fini_exec;
1229 r = amdgpu_vm_bo_map(adev, bo_va, ctx_data->meta_data_gpu_addr, 0,
1230 sizeof(struct amdgpu_mes_ctx_meta_data),
1231 AMDGPU_PTE_READABLE | AMDGPU_PTE_WRITEABLE |
1232 AMDGPU_PTE_EXECUTABLE);
1235 DRM_ERROR("failed to do bo_map on meta data, err=%d\n", r);
1236 goto error_del_bo_va;
1239 r = amdgpu_vm_bo_update(adev, bo_va, false);
1241 DRM_ERROR("failed to do vm_bo_update on meta data\n");
1242 goto error_del_bo_va;
1244 amdgpu_sync_fence(&sync, bo_va->last_pt_update);
1246 r = amdgpu_vm_update_pdes(adev, vm, false);
1248 DRM_ERROR("failed to update pdes on meta data\n");
1249 goto error_del_bo_va;
1251 amdgpu_sync_fence(&sync, vm->last_update);
1253 amdgpu_sync_wait(&sync, false);
1254 drm_exec_fini(&exec);
1256 amdgpu_sync_free(&sync);
1257 ctx_data->meta_data_va = bo_va;
1261 amdgpu_vm_bo_del(adev, bo_va);
1264 drm_exec_fini(&exec);
1265 amdgpu_sync_free(&sync);
1269 int amdgpu_mes_ctx_unmap_meta_data(struct amdgpu_device *adev,
1270 struct amdgpu_mes_ctx_data *ctx_data)
1272 struct amdgpu_bo_va *bo_va = ctx_data->meta_data_va;
1273 struct amdgpu_bo *bo = ctx_data->meta_data_obj;
1274 struct amdgpu_vm *vm = bo_va->base.vm;
1275 struct dma_fence *fence;
1276 struct drm_exec exec;
1279 drm_exec_init(&exec, 0, 0);
1280 drm_exec_until_all_locked(&exec) {
1281 r = drm_exec_lock_obj(&exec,
1282 &ctx_data->meta_data_obj->tbo.base);
1283 drm_exec_retry_on_contention(&exec);
1287 r = amdgpu_vm_lock_pd(vm, &exec, 0);
1288 drm_exec_retry_on_contention(&exec);
1293 amdgpu_vm_bo_del(adev, bo_va);
1294 if (!amdgpu_vm_ready(vm))
1297 r = dma_resv_get_singleton(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP,
1302 amdgpu_bo_fence(bo, fence, true);
1306 r = amdgpu_vm_clear_freed(adev, vm, &fence);
1310 dma_fence_wait(fence, false);
1311 amdgpu_bo_fence(bo, fence, true);
1312 dma_fence_put(fence);
1315 if (unlikely(r < 0))
1316 dev_err(adev->dev, "failed to clear page tables (%ld)\n", r);
1317 drm_exec_fini(&exec);
1322 static int amdgpu_mes_test_create_gang_and_queues(struct amdgpu_device *adev,
1323 int pasid, int *gang_id,
1324 int queue_type, int num_queue,
1325 struct amdgpu_ring **added_rings,
1326 struct amdgpu_mes_ctx_data *ctx_data)
1328 struct amdgpu_ring *ring;
1329 struct amdgpu_mes_gang_properties gprops = {0};
1332 /* create a gang for the process */
1333 gprops.priority = AMDGPU_MES_PRIORITY_LEVEL_NORMAL;
1334 gprops.gang_quantum = adev->mes.default_gang_quantum;
1335 gprops.inprocess_gang_priority = AMDGPU_MES_PRIORITY_LEVEL_NORMAL;
1336 gprops.priority_level = AMDGPU_MES_PRIORITY_LEVEL_NORMAL;
1337 gprops.global_priority_level = AMDGPU_MES_PRIORITY_LEVEL_NORMAL;
1339 r = amdgpu_mes_add_gang(adev, pasid, &gprops, gang_id);
1341 DRM_ERROR("failed to add gang\n");
1345 /* create queues for the gang */
1346 for (j = 0; j < num_queue; j++) {
1347 r = amdgpu_mes_add_ring(adev, *gang_id, queue_type, j,
1350 DRM_ERROR("failed to add ring\n");
1354 DRM_INFO("ring %s was added\n", ring->name);
1355 added_rings[j] = ring;
1361 static int amdgpu_mes_test_queues(struct amdgpu_ring **added_rings)
1363 struct amdgpu_ring *ring;
1366 for (i = 0; i < AMDGPU_MES_CTX_MAX_RINGS; i++) {
1367 ring = added_rings[i];
1371 r = amdgpu_ring_test_helper(ring);
1375 r = amdgpu_ring_test_ib(ring, 1000 * 10);
1377 DRM_DEV_ERROR(ring->adev->dev,
1378 "ring %s ib test failed (%d)\n",
1382 DRM_INFO("ring %s ib test pass\n", ring->name);
1388 int amdgpu_mes_self_test(struct amdgpu_device *adev)
1390 struct amdgpu_vm *vm = NULL;
1391 struct amdgpu_mes_ctx_data ctx_data = {0};
1392 struct amdgpu_ring *added_rings[AMDGPU_MES_CTX_MAX_RINGS] = { NULL };
1393 int gang_ids[3] = {0};
1394 int queue_types[][2] = { { AMDGPU_RING_TYPE_GFX, 1 },
1395 { AMDGPU_RING_TYPE_COMPUTE, 1 },
1396 { AMDGPU_RING_TYPE_SDMA, 1} };
1397 int i, r, pasid, k = 0;
1399 pasid = amdgpu_pasid_alloc(16);
1401 dev_warn(adev->dev, "No more PASIDs available!");
1405 vm = kzalloc(sizeof(*vm), GFP_KERNEL);
1411 r = amdgpu_vm_init(adev, vm, -1);
1413 DRM_ERROR("failed to initialize vm\n");
1417 r = amdgpu_mes_ctx_alloc_meta_data(adev, &ctx_data);
1419 DRM_ERROR("failed to alloc ctx meta data\n");
1423 ctx_data.meta_data_gpu_addr = AMDGPU_VA_RESERVED_BOTTOM;
1424 r = amdgpu_mes_ctx_map_meta_data(adev, vm, &ctx_data);
1426 DRM_ERROR("failed to map ctx meta data\n");
1430 r = amdgpu_mes_create_process(adev, pasid, vm);
1432 DRM_ERROR("failed to create MES process\n");
1436 for (i = 0; i < ARRAY_SIZE(queue_types); i++) {
1437 /* On GFX v10.3, fw hasn't supported to map sdma queue. */
1438 if (amdgpu_ip_version(adev, GC_HWIP, 0) >=
1439 IP_VERSION(10, 3, 0) &&
1440 amdgpu_ip_version(adev, GC_HWIP, 0) <
1441 IP_VERSION(11, 0, 0) &&
1442 queue_types[i][0] == AMDGPU_RING_TYPE_SDMA)
1445 r = amdgpu_mes_test_create_gang_and_queues(adev, pasid,
1454 k += queue_types[i][1];
1457 /* start ring test and ib test for MES queues */
1458 amdgpu_mes_test_queues(added_rings);
1461 /* remove all queues */
1462 for (i = 0; i < ARRAY_SIZE(added_rings); i++) {
1463 if (!added_rings[i])
1465 amdgpu_mes_remove_ring(adev, added_rings[i]);
1468 for (i = 0; i < ARRAY_SIZE(gang_ids); i++) {
1471 amdgpu_mes_remove_gang(adev, gang_ids[i]);
1474 amdgpu_mes_destroy_process(adev, pasid);
1477 amdgpu_mes_ctx_unmap_meta_data(adev, &ctx_data);
1480 amdgpu_vm_fini(adev, vm);
1484 amdgpu_pasid_free(pasid);
1486 amdgpu_mes_ctx_free_meta_data(&ctx_data);
1491 int amdgpu_mes_init_microcode(struct amdgpu_device *adev, int pipe)
1493 const struct mes_firmware_header_v1_0 *mes_hdr;
1494 struct amdgpu_firmware_info *info;
1495 char ucode_prefix[30];
1497 bool need_retry = false;
1500 amdgpu_ucode_ip_version_decode(adev, GC_HWIP, ucode_prefix,
1501 sizeof(ucode_prefix));
1502 if (adev->enable_uni_mes && pipe == AMDGPU_MES_SCHED_PIPE) {
1503 snprintf(fw_name, sizeof(fw_name),
1504 "amdgpu/%s_uni_mes.bin", ucode_prefix);
1505 } else if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(11, 0, 0) &&
1506 amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(12, 0, 0)) {
1507 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mes%s.bin",
1509 pipe == AMDGPU_MES_SCHED_PIPE ? "_2" : "1");
1512 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mes%s.bin",
1514 pipe == AMDGPU_MES_SCHED_PIPE ? "" : "1");
1517 r = amdgpu_ucode_request(adev, &adev->mes.fw[pipe], fw_name);
1518 if (r && need_retry && pipe == AMDGPU_MES_SCHED_PIPE) {
1519 dev_info(adev->dev, "try to fall back to %s_mes.bin\n", ucode_prefix);
1520 r = amdgpu_ucode_request(adev, &adev->mes.fw[pipe],
1521 "amdgpu/%s_mes.bin", ucode_prefix);
1527 mes_hdr = (const struct mes_firmware_header_v1_0 *)
1528 adev->mes.fw[pipe]->data;
1529 adev->mes.uc_start_addr[pipe] =
1530 le32_to_cpu(mes_hdr->mes_uc_start_addr_lo) |
1531 ((uint64_t)(le32_to_cpu(mes_hdr->mes_uc_start_addr_hi)) << 32);
1532 adev->mes.data_start_addr[pipe] =
1533 le32_to_cpu(mes_hdr->mes_data_start_addr_lo) |
1534 ((uint64_t)(le32_to_cpu(mes_hdr->mes_data_start_addr_hi)) << 32);
1536 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
1537 int ucode, ucode_data;
1539 if (pipe == AMDGPU_MES_SCHED_PIPE) {
1540 ucode = AMDGPU_UCODE_ID_CP_MES;
1541 ucode_data = AMDGPU_UCODE_ID_CP_MES_DATA;
1543 ucode = AMDGPU_UCODE_ID_CP_MES1;
1544 ucode_data = AMDGPU_UCODE_ID_CP_MES1_DATA;
1547 info = &adev->firmware.ucode[ucode];
1548 info->ucode_id = ucode;
1549 info->fw = adev->mes.fw[pipe];
1550 adev->firmware.fw_size +=
1551 ALIGN(le32_to_cpu(mes_hdr->mes_ucode_size_bytes),
1554 info = &adev->firmware.ucode[ucode_data];
1555 info->ucode_id = ucode_data;
1556 info->fw = adev->mes.fw[pipe];
1557 adev->firmware.fw_size +=
1558 ALIGN(le32_to_cpu(mes_hdr->mes_ucode_data_size_bytes),
1564 amdgpu_ucode_release(&adev->mes.fw[pipe]);
1568 #if defined(CONFIG_DEBUG_FS)
1570 static int amdgpu_debugfs_mes_event_log_show(struct seq_file *m, void *unused)
1572 struct amdgpu_device *adev = m->private;
1573 uint32_t *mem = (uint32_t *)(adev->mes.event_log_cpu_addr);
1575 seq_hex_dump(m, "", DUMP_PREFIX_OFFSET, 32, 4,
1576 mem, AMDGPU_MES_LOG_BUFFER_SIZE, false);
1581 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_mes_event_log);
1585 void amdgpu_debugfs_mes_event_log_init(struct amdgpu_device *adev)
1588 #if defined(CONFIG_DEBUG_FS)
1589 struct drm_minor *minor = adev_to_drm(adev)->primary;
1590 struct dentry *root = minor->debugfs_root;
1591 if (adev->enable_mes && amdgpu_mes_log_enable)
1592 debugfs_create_file("amdgpu_mes_event_log", 0444, root,
1593 adev, &amdgpu_debugfs_mes_event_log_fops);