2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include <linux/seq_file.h>
30 #include <linux/slab.h>
32 #include <drm/amdgpu_drm.h>
36 #include "amdgpu_trace.h"
38 #define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
39 #define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT msecs_to_jiffies(2000)
43 * IBs (Indirect Buffers) and areas of GPU accessible memory where
44 * commands are stored. You can put a pointer to the IB in the
45 * command ring and the hw will fetch the commands from the IB
46 * and execute them. Generally userspace acceleration drivers
47 * produce command buffers which are send to the kernel and
48 * put in IBs for execution by the requested ring.
52 * amdgpu_ib_get - request an IB (Indirect Buffer)
54 * @adev: amdgpu_device pointer
55 * @vm: amdgpu_vm pointer
56 * @size: requested IB size
57 * @pool_type: IB pool type (delayed, immediate, direct)
58 * @ib: IB object returned
60 * Request an IB (all asics). IBs are allocated using the
62 * Returns 0 on success, error on failure.
64 int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
65 unsigned size, enum amdgpu_ib_pool_type pool_type,
71 r = amdgpu_sa_bo_new(&adev->ib_pools[pool_type],
74 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
78 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
79 /* flush the cache before commit the IB */
80 ib->flags = AMDGPU_IB_FLAG_EMIT_MEM_SYNC;
83 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
90 * amdgpu_ib_free - free an IB (Indirect Buffer)
92 * @adev: amdgpu_device pointer
93 * @ib: IB object to free
94 * @f: the fence SA bo need wait on for the ib alloation
96 * Free an IB (all asics).
98 void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
101 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
105 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
107 * @ring: ring index the IB is associated with
108 * @num_ibs: number of IBs to schedule
109 * @ibs: IB objects to schedule
110 * @job: job to schedule
111 * @f: fence created during this submission
113 * Schedule an IB on the associated ring (all asics).
114 * Returns 0 on success, error on failure.
116 * On SI, there are two parallel engines fed from the primary ring,
117 * the CE (Constant Engine) and the DE (Drawing Engine). Since
118 * resource descriptors have moved to memory, the CE allows you to
119 * prime the caches while the DE is updating register state so that
120 * the resource descriptors will be already in cache when the draw is
121 * processed. To accomplish this, the userspace driver submits two
122 * IBs, one for the CE and one for the DE. If there is a CE IB (called
123 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
124 * to SI there was just a DE IB.
126 int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
127 struct amdgpu_ib *ibs, struct amdgpu_job *job,
128 struct dma_fence **f)
130 struct amdgpu_device *adev = ring->adev;
131 struct amdgpu_ib *ib = &ibs[0];
132 struct dma_fence *tmp = NULL;
133 bool need_ctx_switch;
134 unsigned patch_offset = ~0;
135 struct amdgpu_vm *vm;
137 uint32_t status = 0, alloc_size;
138 unsigned fence_flags = 0;
143 bool need_pipe_sync = false;
148 /* ring tests don't use a job */
151 fence_ctx = job->base.s_fence ?
152 job->base.s_fence->scheduled.context : 0;
158 if (!ring->sched.ready && !ring->is_mes_queue) {
159 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
163 if (vm && !job->vmid && !ring->is_mes_queue) {
164 dev_err(adev->dev, "VM IB without ID\n");
168 if ((ib->flags & AMDGPU_IB_FLAGS_SECURE) &&
169 (!ring->funcs->secure_submission_supported)) {
170 dev_err(adev->dev, "secure submissions not supported on ring <%s>\n", ring->name);
174 alloc_size = ring->funcs->emit_frame_size + num_ibs *
175 ring->funcs->emit_ib_size;
177 r = amdgpu_ring_alloc(ring, alloc_size);
179 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
183 need_ctx_switch = ring->current_ctx != fence_ctx;
184 if (ring->funcs->emit_pipeline_sync && job &&
185 ((tmp = amdgpu_sync_get_fence(&job->explicit_sync)) ||
186 (amdgpu_sriov_vf(adev) && need_ctx_switch) ||
187 amdgpu_vm_need_pipeline_sync(ring, job))) {
188 need_pipe_sync = true;
191 trace_amdgpu_ib_pipe_sync(job, tmp);
196 if ((ib->flags & AMDGPU_IB_FLAG_EMIT_MEM_SYNC) && ring->funcs->emit_mem_sync)
197 ring->funcs->emit_mem_sync(ring);
199 if (ring->funcs->emit_wave_limit &&
200 ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH)
201 ring->funcs->emit_wave_limit(ring, true);
203 if (ring->funcs->insert_start)
204 ring->funcs->insert_start(ring);
207 r = amdgpu_vm_flush(ring, job, need_pipe_sync);
209 amdgpu_ring_undo(ring);
214 amdgpu_ring_ib_begin(ring);
215 if (job && ring->funcs->init_cond_exec)
216 patch_offset = amdgpu_ring_init_cond_exec(ring);
218 amdgpu_device_flush_hdp(adev, ring);
221 status |= AMDGPU_HAVE_CTX_SWITCH;
223 if (job && ring->funcs->emit_cntxcntl) {
224 status |= job->preamble_status;
225 status |= job->preemption_status;
226 amdgpu_ring_emit_cntxcntl(ring, status);
229 /* Setup initial TMZiness and send it off.
232 if (job && ring->funcs->emit_frame_cntl) {
233 secure = ib->flags & AMDGPU_IB_FLAGS_SECURE;
234 amdgpu_ring_emit_frame_cntl(ring, true, secure);
237 for (i = 0; i < num_ibs; ++i) {
240 if (job && ring->funcs->emit_frame_cntl) {
241 if (secure != !!(ib->flags & AMDGPU_IB_FLAGS_SECURE)) {
242 amdgpu_ring_emit_frame_cntl(ring, false, secure);
244 amdgpu_ring_emit_frame_cntl(ring, true, secure);
248 amdgpu_ring_emit_ib(ring, job, ib, status);
249 status &= ~AMDGPU_HAVE_CTX_SWITCH;
252 if (job && ring->funcs->emit_frame_cntl)
253 amdgpu_ring_emit_frame_cntl(ring, false, secure);
255 amdgpu_device_invalidate_hdp(adev, ring);
257 if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
258 fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;
260 /* wrap the last IB with fence */
261 if (job && job->uf_addr) {
262 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
263 fence_flags | AMDGPU_FENCE_FLAG_64BIT);
266 r = amdgpu_fence_emit(ring, f, job, fence_flags);
268 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
269 if (job && job->vmid)
270 amdgpu_vmid_reset(adev, ring->vm_hub, job->vmid);
271 amdgpu_ring_undo(ring);
275 if (ring->funcs->insert_end)
276 ring->funcs->insert_end(ring);
278 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
279 amdgpu_ring_patch_cond_exec(ring, patch_offset);
281 ring->current_ctx = fence_ctx;
282 if (vm && ring->funcs->emit_switch_buffer)
283 amdgpu_ring_emit_switch_buffer(ring);
285 if (ring->funcs->emit_wave_limit &&
286 ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH)
287 ring->funcs->emit_wave_limit(ring, false);
289 amdgpu_ring_ib_end(ring);
290 amdgpu_ring_commit(ring);
295 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
297 * @adev: amdgpu_device pointer
299 * Initialize the suballocator to manage a pool of memory
300 * for use as IBs (all asics).
301 * Returns 0 on success, error on failure.
303 int amdgpu_ib_pool_init(struct amdgpu_device *adev)
307 if (adev->ib_pool_ready)
310 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) {
311 r = amdgpu_sa_bo_manager_init(adev, &adev->ib_pools[i],
312 AMDGPU_IB_POOL_SIZE, 256,
313 AMDGPU_GEM_DOMAIN_GTT);
317 adev->ib_pool_ready = true;
323 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
328 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
330 * @adev: amdgpu_device pointer
332 * Tear down the suballocator managing the pool of memory
333 * for use as IBs (all asics).
335 void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
339 if (!adev->ib_pool_ready)
342 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++)
343 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
344 adev->ib_pool_ready = false;
348 * amdgpu_ib_ring_tests - test IBs on the rings
350 * @adev: amdgpu_device pointer
352 * Test an IB (Indirect Buffer) on each ring.
353 * If the test fails, disable the ring.
354 * Returns 0 on success, error if the primary GFX ring
357 int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
359 long tmo_gfx, tmo_mm;
363 tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
364 if (amdgpu_sriov_vf(adev)) {
365 /* for MM engines in hypervisor side they are not scheduled together
366 * with CP and SDMA engines, so even in exclusive mode MM engine could
367 * still running on other VF thus the IB TEST TIMEOUT for MM engines
368 * under SR-IOV should be set to a long time. 8 sec should be enough
369 * for the MM comes back to this VF.
371 tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
374 if (amdgpu_sriov_runtime(adev)) {
375 /* for CP & SDMA engines since they are scheduled together so
376 * need to make the timeout width enough to cover the time
377 * cost waiting for it coming back under RUNTIME only
379 tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
380 } else if (adev->gmc.xgmi.hive_id) {
381 tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT;
384 for (i = 0; i < adev->num_rings; ++i) {
385 struct amdgpu_ring *ring = adev->rings[i];
388 /* KIQ rings don't have an IB test because we never submit IBs
389 * to them and they have no interrupt support.
391 if (!ring->sched.ready || !ring->funcs->test_ib)
394 if (adev->enable_mes &&
395 ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
398 /* MM engine need more time */
399 if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
400 ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
401 ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
402 ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
403 ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC ||
404 ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
409 r = amdgpu_ring_test_ib(ring, tmo);
411 DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n",
416 ring->sched.ready = false;
417 DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n",
420 if (ring == &adev->gfx.gfx_ring[0]) {
421 /* oh, oh, that's really bad */
422 adev->accel_working = false;
435 #if defined(CONFIG_DEBUG_FS)
437 static int amdgpu_debugfs_sa_info_show(struct seq_file *m, void *unused)
439 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
441 seq_printf(m, "--------------------- DELAYED --------------------- \n");
442 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DELAYED],
444 seq_printf(m, "-------------------- IMMEDIATE -------------------- \n");
445 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_IMMEDIATE],
447 seq_printf(m, "--------------------- DIRECT ---------------------- \n");
448 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DIRECT], m);
453 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_sa_info);
457 void amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
459 #if defined(CONFIG_DEBUG_FS)
460 struct drm_minor *minor = adev_to_drm(adev)->primary;
461 struct dentry *root = minor->debugfs_root;
463 debugfs_create_file("amdgpu_sa_info", 0444, root, adev,
464 &amdgpu_debugfs_sa_info_fops);