2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #ifndef AMDGPU_DOORBELL_H
25 #define AMDGPU_DOORBELL_H
28 * GPU doorbell structures, functions & helpers
30 struct amdgpu_doorbell {
36 /* Number of doorbells reserved for amdgpu kernel driver */
37 u32 num_kernel_doorbells;
40 /* Reserved doorbells for amdgpu (including multimedia).
41 * KFD can use all the rest in the 2M doorbell bar.
42 * For asic before vega10, doorbell is 32-bit, so the
43 * index/offset is in dword. For vega10 and after, doorbell
44 * can be 64-bit, so the index defined is in qword.
46 struct amdgpu_doorbell_index {
56 uint32_t userqueue_start;
57 uint32_t userqueue_end;
60 uint32_t gfx_userqueue_start;
61 uint32_t gfx_userqueue_end;
62 uint32_t sdma_engine[16];
84 uint32_t first_non_cp;
86 uint32_t max_assignment;
87 /* Per engine SDMA doorbell size in dword */
88 uint32_t sdma_doorbell_range;
91 typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
93 AMDGPU_DOORBELL_KIQ = 0x000,
94 AMDGPU_DOORBELL_HIQ = 0x001,
95 AMDGPU_DOORBELL_DIQ = 0x002,
96 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
97 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
98 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
99 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
100 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
101 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
102 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
103 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
104 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
105 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
106 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
107 AMDGPU_DOORBELL_IH = 0x1E8,
108 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
109 AMDGPU_DOORBELL_INVALID = 0xFFFF
110 } AMDGPU_DOORBELL_ASSIGNMENT;
112 typedef enum _AMDGPU_VEGA20_DOORBELL_ASSIGNMENT
114 /* Compute + GFX: 0~255 */
115 AMDGPU_VEGA20_DOORBELL_KIQ = 0x000,
116 AMDGPU_VEGA20_DOORBELL_HIQ = 0x001,
117 AMDGPU_VEGA20_DOORBELL_DIQ = 0x002,
118 AMDGPU_VEGA20_DOORBELL_MEC_RING0 = 0x003,
119 AMDGPU_VEGA20_DOORBELL_MEC_RING1 = 0x004,
120 AMDGPU_VEGA20_DOORBELL_MEC_RING2 = 0x005,
121 AMDGPU_VEGA20_DOORBELL_MEC_RING3 = 0x006,
122 AMDGPU_VEGA20_DOORBELL_MEC_RING4 = 0x007,
123 AMDGPU_VEGA20_DOORBELL_MEC_RING5 = 0x008,
124 AMDGPU_VEGA20_DOORBELL_MEC_RING6 = 0x009,
125 AMDGPU_VEGA20_DOORBELL_MEC_RING7 = 0x00A,
126 AMDGPU_VEGA20_DOORBELL_USERQUEUE_START = 0x00B,
127 AMDGPU_VEGA20_DOORBELL_USERQUEUE_END = 0x08A,
128 AMDGPU_VEGA20_DOORBELL_GFX_RING0 = 0x08B,
130 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE0 = 0x100,
131 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE1 = 0x10A,
132 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE2 = 0x114,
133 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE3 = 0x11E,
134 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE4 = 0x128,
135 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE5 = 0x132,
136 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE6 = 0x13C,
137 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE7 = 0x146,
139 AMDGPU_VEGA20_DOORBELL_IH = 0x178,
141 * overlap the doorbell assignment with VCN as they are mutually exclusive
142 * VCN engine's doorbell is 32 bit and two VCN ring share one QWORD
144 AMDGPU_VEGA20_DOORBELL64_VCN0_1 = 0x188, /* VNC0 */
145 AMDGPU_VEGA20_DOORBELL64_VCN2_3 = 0x189,
146 AMDGPU_VEGA20_DOORBELL64_VCN4_5 = 0x18A,
147 AMDGPU_VEGA20_DOORBELL64_VCN6_7 = 0x18B,
149 AMDGPU_VEGA20_DOORBELL64_VCN8_9 = 0x18C, /* VNC1 */
150 AMDGPU_VEGA20_DOORBELL64_VCNa_b = 0x18D,
151 AMDGPU_VEGA20_DOORBELL64_VCNc_d = 0x18E,
152 AMDGPU_VEGA20_DOORBELL64_VCNe_f = 0x18F,
154 AMDGPU_VEGA20_DOORBELL64_UVD_RING0_1 = 0x188,
155 AMDGPU_VEGA20_DOORBELL64_UVD_RING2_3 = 0x189,
156 AMDGPU_VEGA20_DOORBELL64_UVD_RING4_5 = 0x18A,
157 AMDGPU_VEGA20_DOORBELL64_UVD_RING6_7 = 0x18B,
159 AMDGPU_VEGA20_DOORBELL64_VCE_RING0_1 = 0x18C,
160 AMDGPU_VEGA20_DOORBELL64_VCE_RING2_3 = 0x18D,
161 AMDGPU_VEGA20_DOORBELL64_VCE_RING4_5 = 0x18E,
162 AMDGPU_VEGA20_DOORBELL64_VCE_RING6_7 = 0x18F,
164 AMDGPU_VEGA20_DOORBELL64_FIRST_NON_CP = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE0,
165 AMDGPU_VEGA20_DOORBELL64_LAST_NON_CP = AMDGPU_VEGA20_DOORBELL64_VCE_RING6_7,
167 /* kiq/kcq from second XCD. Max 8 XCDs */
168 AMDGPU_VEGA20_DOORBELL_XCC1_KIQ_START = 0x190,
169 /* 8 compute rings per GC. Max to 0x1CE */
170 AMDGPU_VEGA20_DOORBELL_XCC1_MEC_RING0_START = 0x197,
172 /* AID1 SDMA: 0x1D0 ~ 0x1F7 */
173 AMDGPU_VEGA20_DOORBELL_AID1_sDMA_START = 0x1D0,
175 AMDGPU_VEGA20_DOORBELL_MAX_ASSIGNMENT = 0x1F7,
176 AMDGPU_VEGA20_DOORBELL_INVALID = 0xFFFF
177 } AMDGPU_VEGA20_DOORBELL_ASSIGNMENT;
179 typedef enum _AMDGPU_NAVI10_DOORBELL_ASSIGNMENT
181 /* Compute + GFX: 0~255 */
182 AMDGPU_NAVI10_DOORBELL_KIQ = 0x000,
183 AMDGPU_NAVI10_DOORBELL_HIQ = 0x001,
184 AMDGPU_NAVI10_DOORBELL_DIQ = 0x002,
185 AMDGPU_NAVI10_DOORBELL_MEC_RING0 = 0x003,
186 AMDGPU_NAVI10_DOORBELL_MEC_RING1 = 0x004,
187 AMDGPU_NAVI10_DOORBELL_MEC_RING2 = 0x005,
188 AMDGPU_NAVI10_DOORBELL_MEC_RING3 = 0x006,
189 AMDGPU_NAVI10_DOORBELL_MEC_RING4 = 0x007,
190 AMDGPU_NAVI10_DOORBELL_MEC_RING5 = 0x008,
191 AMDGPU_NAVI10_DOORBELL_MEC_RING6 = 0x009,
192 AMDGPU_NAVI10_DOORBELL_MEC_RING7 = 0x00A,
193 AMDGPU_NAVI10_DOORBELL_MES_RING0 = 0x00B,
194 AMDGPU_NAVI10_DOORBELL_MES_RING1 = 0x00C,
195 AMDGPU_NAVI10_DOORBELL_USERQUEUE_START = 0x00D,
196 AMDGPU_NAVI10_DOORBELL_USERQUEUE_END = 0x08A,
197 AMDGPU_NAVI10_DOORBELL_GFX_RING0 = 0x08B,
198 AMDGPU_NAVI10_DOORBELL_GFX_RING1 = 0x08C,
199 AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START = 0x08D,
200 AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END = 0x0FF,
203 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0 = 0x100,
204 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1 = 0x10A,
205 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2 = 0x114,
206 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3 = 0x11E,
208 AMDGPU_NAVI10_DOORBELL_IH = 0x178,
210 * overlap the doorbell assignment with VCN as they are mutually exclusive
211 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
213 AMDGPU_NAVI10_DOORBELL64_VCN0_1 = 0x188, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
214 AMDGPU_NAVI10_DOORBELL64_VCN2_3 = 0x189,
215 AMDGPU_NAVI10_DOORBELL64_VCN4_5 = 0x18A,
216 AMDGPU_NAVI10_DOORBELL64_VCN6_7 = 0x18B,
218 AMDGPU_NAVI10_DOORBELL64_VCN8_9 = 0x18C,
219 AMDGPU_NAVI10_DOORBELL64_VCNa_b = 0x18D,
220 AMDGPU_NAVI10_DOORBELL64_VCNc_d = 0x18E,
221 AMDGPU_NAVI10_DOORBELL64_VCNe_f = 0x18F,
223 AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0,
224 AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP = AMDGPU_NAVI10_DOORBELL64_VCNe_f,
226 AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT = 0x18F,
227 AMDGPU_NAVI10_DOORBELL_INVALID = 0xFFFF
228 } AMDGPU_NAVI10_DOORBELL_ASSIGNMENT;
231 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
233 typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
236 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
237 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
238 * Compute related doorbells are allocated from 0x00 to 0x8a
242 /* kernel scheduling */
243 AMDGPU_DOORBELL64_KIQ = 0x00,
245 /* HSA interface queue and debug queue */
246 AMDGPU_DOORBELL64_HIQ = 0x01,
247 AMDGPU_DOORBELL64_DIQ = 0x02,
249 /* Compute engines */
250 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
251 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
252 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
253 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
254 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
255 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
256 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
257 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
259 /* User queue doorbell range (128 doorbells) */
260 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
261 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
263 /* Graphics engine */
264 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
267 * Other graphics doorbells can be allocated here: from 0x8c to 0xdf
268 * Graphics voltage island aperture 1
269 * default non-graphics QWORD index is 0xe0 - 0xFF inclusive
272 /* For vega10 sriov, the sdma doorbell must be fixed as follow
273 * to keep the same setting with host driver, or it will
276 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
277 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
278 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
279 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
281 /* Interrupt handler */
282 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
283 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
284 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
286 /* VCN engine use 32 bits doorbell */
287 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
288 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
289 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
290 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
292 /* overlap the doorbell assignment with VCN as they are mutually exclusive
293 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
295 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
296 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
297 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
298 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
300 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
301 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
302 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
303 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
305 AMDGPU_DOORBELL64_FIRST_NON_CP = AMDGPU_DOORBELL64_sDMA_ENGINE0,
306 AMDGPU_DOORBELL64_LAST_NON_CP = AMDGPU_DOORBELL64_VCE_RING6_7,
308 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
309 AMDGPU_DOORBELL64_INVALID = 0xFFFF
310 } AMDGPU_DOORBELL64_ASSIGNMENT;
312 typedef enum _AMDGPU_DOORBELL_ASSIGNMENT_LAYOUT1
314 /* KIQ: 0~7 for maximum 8 XCD */
315 AMDGPU_DOORBELL_LAYOUT1_KIQ_START = 0x000,
316 AMDGPU_DOORBELL_LAYOUT1_HIQ = 0x008,
317 AMDGPU_DOORBELL_LAYOUT1_DIQ = 0x009,
318 /* Compute: 0x0A ~ 0x49 */
319 AMDGPU_DOORBELL_LAYOUT1_MEC_RING_START = 0x00A,
320 AMDGPU_DOORBELL_LAYOUT1_MEC_RING_END = 0x049,
321 AMDGPU_DOORBELL_LAYOUT1_USERQUEUE_START = 0x04A,
322 AMDGPU_DOORBELL_LAYOUT1_USERQUEUE_END = 0x0C9,
323 /* SDMA: 0x100 ~ 0x19F */
324 AMDGPU_DOORBELL_LAYOUT1_sDMA_ENGINE_START = 0x100,
325 AMDGPU_DOORBELL_LAYOUT1_sDMA_ENGINE_END = 0x19F,
326 /* IH: 0x1A0 ~ 0x1AF */
327 AMDGPU_DOORBELL_LAYOUT1_IH = 0x1A0,
328 /* VCN: 0x1B0 ~ 0x1C2 */
329 AMDGPU_DOORBELL_LAYOUT1_VCN_START = 0x1B0,
330 AMDGPU_DOORBELL_LAYOUT1_VCN_END = 0x1C2,
332 AMDGPU_DOORBELL_LAYOUT1_FIRST_NON_CP = AMDGPU_DOORBELL_LAYOUT1_sDMA_ENGINE_START,
333 AMDGPU_DOORBELL_LAYOUT1_LAST_NON_CP = AMDGPU_DOORBELL_LAYOUT1_VCN_END,
335 AMDGPU_DOORBELL_LAYOUT1_MAX_ASSIGNMENT = 0x1C2,
336 AMDGPU_DOORBELL_LAYOUT1_INVALID = 0xFFFF
337 } AMDGPU_DOORBELL_ASSIGNMENT_LAYOUT1;
339 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
340 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
341 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
342 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
344 #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
345 #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
346 #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
347 #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))