2 * Samsung SoC MIPI DSI Master driver.
4 * Copyright (c) 2014 Samsung Electronics Co., Ltd
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <asm/unaligned.h>
16 #include <drm/drm_crtc_helper.h>
17 #include <drm/drm_mipi_dsi.h>
18 #include <drm/drm_panel.h>
19 #include <drm/drm_atomic_helper.h>
21 #include <linux/clk.h>
22 #include <linux/gpio/consumer.h>
23 #include <linux/irq.h>
24 #include <linux/of_device.h>
25 #include <linux/of_gpio.h>
26 #include <linux/of_graph.h>
27 #include <linux/phy/phy.h>
28 #include <linux/regulator/consumer.h>
29 #include <linux/component.h>
31 #include <video/mipi_display.h>
32 #include <video/videomode.h>
34 #include "exynos_drm_crtc.h"
35 #include "exynos_drm_drv.h"
37 /* returns true iff both arguments logically differs */
38 #define NEQV(a, b) (!(a) ^ !(b))
41 #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
42 #define DSIM_STOP_STATE_CLK (1 << 8)
43 #define DSIM_TX_READY_HS_CLK (1 << 10)
44 #define DSIM_PLL_STABLE (1 << 31)
47 #define DSIM_FUNCRST (1 << 16)
48 #define DSIM_SWRST (1 << 0)
51 #define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
52 #define DSIM_BTA_TIMEOUT(x) ((x) << 16)
55 #define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
56 #define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
57 #define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
58 #define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
59 #define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
60 #define DSIM_BYTE_CLKEN (1 << 24)
61 #define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
62 #define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
63 #define DSIM_PLL_BYPASS (1 << 27)
64 #define DSIM_ESC_CLKEN (1 << 28)
65 #define DSIM_TX_REQUEST_HSCLK (1 << 31)
68 #define DSIM_LANE_EN_CLK (1 << 0)
69 #define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
70 #define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
71 #define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
72 #define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
73 #define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
74 #define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
75 #define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
76 #define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
77 #define DSIM_SUB_VC (((x) & 0x3) << 16)
78 #define DSIM_MAIN_VC (((x) & 0x3) << 18)
79 #define DSIM_HSA_MODE (1 << 20)
80 #define DSIM_HBP_MODE (1 << 21)
81 #define DSIM_HFP_MODE (1 << 22)
82 #define DSIM_HSE_MODE (1 << 23)
83 #define DSIM_AUTO_MODE (1 << 24)
84 #define DSIM_VIDEO_MODE (1 << 25)
85 #define DSIM_BURST_MODE (1 << 26)
86 #define DSIM_SYNC_INFORM (1 << 27)
87 #define DSIM_EOT_DISABLE (1 << 28)
88 #define DSIM_MFLUSH_VS (1 << 29)
89 /* This flag is valid only for exynos3250/3472/5260/5430 */
90 #define DSIM_CLKLANE_STOP (1 << 30)
93 #define DSIM_TX_TRIGGER_RST (1 << 4)
94 #define DSIM_TX_LPDT_LP (1 << 6)
95 #define DSIM_CMD_LPDT_LP (1 << 7)
96 #define DSIM_FORCE_BTA (1 << 16)
97 #define DSIM_FORCE_STOP_STATE (1 << 20)
98 #define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
99 #define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
102 #define DSIM_MAIN_STAND_BY (1 << 31)
103 #define DSIM_MAIN_VRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 16)
104 #define DSIM_MAIN_HRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 0)
107 #define DSIM_CMD_ALLOW(x) ((x) << 28)
108 #define DSIM_STABLE_VFP(x) ((x) << 16)
109 #define DSIM_MAIN_VBP(x) ((x) << 0)
110 #define DSIM_CMD_ALLOW_MASK (0xf << 28)
111 #define DSIM_STABLE_VFP_MASK (0x7ff << 16)
112 #define DSIM_MAIN_VBP_MASK (0x7ff << 0)
115 #define DSIM_MAIN_HFP(x) ((x) << 16)
116 #define DSIM_MAIN_HBP(x) ((x) << 0)
117 #define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
118 #define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
121 #define DSIM_MAIN_VSA(x) ((x) << 22)
122 #define DSIM_MAIN_HSA(x) ((x) << 0)
123 #define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
124 #define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
127 #define DSIM_SUB_STANDY(x) ((x) << 31)
128 #define DSIM_SUB_VRESOL(x) ((x) << 16)
129 #define DSIM_SUB_HRESOL(x) ((x) << 0)
130 #define DSIM_SUB_STANDY_MASK ((0x1) << 31)
131 #define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
132 #define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
135 #define DSIM_INT_PLL_STABLE (1 << 31)
136 #define DSIM_INT_SW_RST_RELEASE (1 << 30)
137 #define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
138 #define DSIM_INT_SFR_HDR_FIFO_EMPTY (1 << 28)
139 #define DSIM_INT_BTA (1 << 25)
140 #define DSIM_INT_FRAME_DONE (1 << 24)
141 #define DSIM_INT_RX_TIMEOUT (1 << 21)
142 #define DSIM_INT_BTA_TIMEOUT (1 << 20)
143 #define DSIM_INT_RX_DONE (1 << 18)
144 #define DSIM_INT_RX_TE (1 << 17)
145 #define DSIM_INT_RX_ACK (1 << 16)
146 #define DSIM_INT_RX_ECC_ERR (1 << 15)
147 #define DSIM_INT_RX_CRC_ERR (1 << 14)
150 #define DSIM_RX_DATA_FULL (1 << 25)
151 #define DSIM_RX_DATA_EMPTY (1 << 24)
152 #define DSIM_SFR_HEADER_FULL (1 << 23)
153 #define DSIM_SFR_HEADER_EMPTY (1 << 22)
154 #define DSIM_SFR_PAYLOAD_FULL (1 << 21)
155 #define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
156 #define DSIM_I80_HEADER_FULL (1 << 19)
157 #define DSIM_I80_HEADER_EMPTY (1 << 18)
158 #define DSIM_I80_PAYLOAD_FULL (1 << 17)
159 #define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
160 #define DSIM_SD_HEADER_FULL (1 << 15)
161 #define DSIM_SD_HEADER_EMPTY (1 << 14)
162 #define DSIM_SD_PAYLOAD_FULL (1 << 13)
163 #define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
164 #define DSIM_MD_HEADER_FULL (1 << 11)
165 #define DSIM_MD_HEADER_EMPTY (1 << 10)
166 #define DSIM_MD_PAYLOAD_FULL (1 << 9)
167 #define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
168 #define DSIM_RX_FIFO (1 << 4)
169 #define DSIM_SFR_FIFO (1 << 3)
170 #define DSIM_I80_FIFO (1 << 2)
171 #define DSIM_SD_FIFO (1 << 1)
172 #define DSIM_MD_FIFO (1 << 0)
175 #define DSIM_AFC_EN (1 << 14)
176 #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
179 #define DSIM_FREQ_BAND(x) ((x) << 24)
180 #define DSIM_PLL_EN (1 << 23)
181 #define DSIM_PLL_P(x) ((x) << 13)
182 #define DSIM_PLL_M(x) ((x) << 4)
183 #define DSIM_PLL_S(x) ((x) << 1)
186 #define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
187 #define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP (1 << 30)
188 #define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP (1 << 14)
191 #define DSIM_PHYTIMING_LPX(x) ((x) << 8)
192 #define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
194 /* DSIM_PHYTIMING1 */
195 #define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
196 #define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
197 #define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
198 #define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
200 /* DSIM_PHYTIMING2 */
201 #define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
202 #define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
203 #define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
205 #define DSI_MAX_BUS_WIDTH 4
206 #define DSI_NUM_VIRTUAL_CHANNELS 4
207 #define DSI_TX_FIFO_SIZE 2048
208 #define DSI_RX_FIFO_SIZE 256
209 #define DSI_XFER_TIMEOUT_MS 100
210 #define DSI_RX_FIFO_EMPTY 0x30800002
212 #define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
214 static char *clk_names[5] = { "bus_clk", "sclk_mipi",
215 "phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
216 "sclk_rgb_vclk_to_dsim0" };
218 enum exynos_dsi_transfer_type {
223 struct exynos_dsi_transfer {
224 struct list_head list;
225 struct completion completed;
227 struct mipi_dsi_packet packet;
236 #define DSIM_STATE_ENABLED BIT(0)
237 #define DSIM_STATE_INITIALIZED BIT(1)
238 #define DSIM_STATE_CMD_LPM BIT(2)
239 #define DSIM_STATE_VIDOUT_AVAILABLE BIT(3)
241 struct exynos_dsi_driver_data {
242 const unsigned int *reg_ofs;
243 unsigned int plltmr_reg;
244 unsigned int has_freqband:1;
245 unsigned int has_clklane_stop:1;
246 unsigned int num_clks;
247 unsigned int max_freq;
248 unsigned int wait_for_reset;
249 unsigned int num_bits_resol;
250 const unsigned int *reg_values;
254 struct drm_encoder encoder;
255 struct mipi_dsi_host dsi_host;
256 struct drm_connector connector;
257 struct drm_panel *panel;
258 struct drm_bridge *out_bridge;
261 void __iomem *reg_base;
264 struct regulator_bulk_data supplies[2];
276 struct drm_property *brightness;
277 struct completion completed;
279 spinlock_t transfer_lock; /* protects transfer_list */
280 struct list_head transfer_list;
282 const struct exynos_dsi_driver_data *driver_data;
283 struct device_node *in_bridge_node;
286 #define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
287 #define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
289 static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
291 return container_of(e, struct exynos_dsi, encoder);
295 DSIM_STATUS_REG, /* Status register */
296 DSIM_SWRST_REG, /* Software reset register */
297 DSIM_CLKCTRL_REG, /* Clock control register */
298 DSIM_TIMEOUT_REG, /* Time out register */
299 DSIM_CONFIG_REG, /* Configuration register */
300 DSIM_ESCMODE_REG, /* Escape mode register */
302 DSIM_MVPORCH_REG, /* Main display Vporch register */
303 DSIM_MHPORCH_REG, /* Main display Hporch register */
304 DSIM_MSYNC_REG, /* Main display sync area register */
305 DSIM_INTSRC_REG, /* Interrupt source register */
306 DSIM_INTMSK_REG, /* Interrupt mask register */
307 DSIM_PKTHDR_REG, /* Packet Header FIFO register */
308 DSIM_PAYLOAD_REG, /* Payload FIFO register */
309 DSIM_RXFIFO_REG, /* Read FIFO register */
310 DSIM_FIFOCTRL_REG, /* FIFO status and control register */
311 DSIM_PLLCTRL_REG, /* PLL control register */
319 static inline void exynos_dsi_write(struct exynos_dsi *dsi, enum reg_idx idx,
323 writel(val, dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
326 static inline u32 exynos_dsi_read(struct exynos_dsi *dsi, enum reg_idx idx)
328 return readl(dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
331 static const unsigned int exynos_reg_ofs[] = {
332 [DSIM_STATUS_REG] = 0x00,
333 [DSIM_SWRST_REG] = 0x04,
334 [DSIM_CLKCTRL_REG] = 0x08,
335 [DSIM_TIMEOUT_REG] = 0x0c,
336 [DSIM_CONFIG_REG] = 0x10,
337 [DSIM_ESCMODE_REG] = 0x14,
338 [DSIM_MDRESOL_REG] = 0x18,
339 [DSIM_MVPORCH_REG] = 0x1c,
340 [DSIM_MHPORCH_REG] = 0x20,
341 [DSIM_MSYNC_REG] = 0x24,
342 [DSIM_INTSRC_REG] = 0x2c,
343 [DSIM_INTMSK_REG] = 0x30,
344 [DSIM_PKTHDR_REG] = 0x34,
345 [DSIM_PAYLOAD_REG] = 0x38,
346 [DSIM_RXFIFO_REG] = 0x3c,
347 [DSIM_FIFOCTRL_REG] = 0x44,
348 [DSIM_PLLCTRL_REG] = 0x4c,
349 [DSIM_PHYCTRL_REG] = 0x5c,
350 [DSIM_PHYTIMING_REG] = 0x64,
351 [DSIM_PHYTIMING1_REG] = 0x68,
352 [DSIM_PHYTIMING2_REG] = 0x6c,
355 static const unsigned int exynos5433_reg_ofs[] = {
356 [DSIM_STATUS_REG] = 0x04,
357 [DSIM_SWRST_REG] = 0x0C,
358 [DSIM_CLKCTRL_REG] = 0x10,
359 [DSIM_TIMEOUT_REG] = 0x14,
360 [DSIM_CONFIG_REG] = 0x18,
361 [DSIM_ESCMODE_REG] = 0x1C,
362 [DSIM_MDRESOL_REG] = 0x20,
363 [DSIM_MVPORCH_REG] = 0x24,
364 [DSIM_MHPORCH_REG] = 0x28,
365 [DSIM_MSYNC_REG] = 0x2C,
366 [DSIM_INTSRC_REG] = 0x34,
367 [DSIM_INTMSK_REG] = 0x38,
368 [DSIM_PKTHDR_REG] = 0x3C,
369 [DSIM_PAYLOAD_REG] = 0x40,
370 [DSIM_RXFIFO_REG] = 0x44,
371 [DSIM_FIFOCTRL_REG] = 0x4C,
372 [DSIM_PLLCTRL_REG] = 0x94,
373 [DSIM_PHYCTRL_REG] = 0xA4,
374 [DSIM_PHYTIMING_REG] = 0xB4,
375 [DSIM_PHYTIMING1_REG] = 0xB8,
376 [DSIM_PHYTIMING2_REG] = 0xBC,
388 PHYTIMING_CLK_PREPARE,
392 PHYTIMING_HS_PREPARE,
397 static const unsigned int reg_values[] = {
398 [RESET_TYPE] = DSIM_SWRST,
400 [STOP_STATE_CNT] = 0xf,
401 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
402 [PHYCTRL_VREG_LP] = 0,
403 [PHYCTRL_SLEW_UP] = 0,
404 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
405 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
406 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
407 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
408 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
409 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
410 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
411 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
412 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
415 static const unsigned int exynos5422_reg_values[] = {
416 [RESET_TYPE] = DSIM_SWRST,
418 [STOP_STATE_CNT] = 0xf,
419 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
420 [PHYCTRL_VREG_LP] = 0,
421 [PHYCTRL_SLEW_UP] = 0,
422 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
423 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
424 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
425 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
426 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
427 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
428 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
429 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
430 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
433 static const unsigned int exynos5433_reg_values[] = {
434 [RESET_TYPE] = DSIM_FUNCRST,
436 [STOP_STATE_CNT] = 0xa,
437 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
438 [PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
439 [PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
440 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
441 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
442 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
443 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
444 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
445 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
446 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
447 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
448 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
451 static const struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
452 .reg_ofs = exynos_reg_ofs,
455 .has_clklane_stop = 1,
459 .num_bits_resol = 11,
460 .reg_values = reg_values,
463 static const struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
464 .reg_ofs = exynos_reg_ofs,
467 .has_clklane_stop = 1,
471 .num_bits_resol = 11,
472 .reg_values = reg_values,
475 static const struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
476 .reg_ofs = exynos_reg_ofs,
481 .num_bits_resol = 11,
482 .reg_values = reg_values,
485 static const struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
486 .reg_ofs = exynos5433_reg_ofs,
488 .has_clklane_stop = 1,
492 .num_bits_resol = 12,
493 .reg_values = exynos5433_reg_values,
496 static const struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
497 .reg_ofs = exynos5433_reg_ofs,
499 .has_clklane_stop = 1,
503 .num_bits_resol = 12,
504 .reg_values = exynos5422_reg_values,
507 static const struct of_device_id exynos_dsi_of_match[] = {
508 { .compatible = "samsung,exynos3250-mipi-dsi",
509 .data = &exynos3_dsi_driver_data },
510 { .compatible = "samsung,exynos4210-mipi-dsi",
511 .data = &exynos4_dsi_driver_data },
512 { .compatible = "samsung,exynos5410-mipi-dsi",
513 .data = &exynos5_dsi_driver_data },
514 { .compatible = "samsung,exynos5422-mipi-dsi",
515 .data = &exynos5422_dsi_driver_data },
516 { .compatible = "samsung,exynos5433-mipi-dsi",
517 .data = &exynos5433_dsi_driver_data },
521 static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
523 if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
526 dev_err(dsi->dev, "timeout waiting for reset\n");
529 static void exynos_dsi_reset(struct exynos_dsi *dsi)
531 u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE];
533 reinit_completion(&dsi->completed);
534 exynos_dsi_write(dsi, DSIM_SWRST_REG, reset_val);
538 #define MHZ (1000*1000)
541 static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
542 unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
544 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
545 unsigned long best_freq = 0;
546 u32 min_delta = 0xffffffff;
548 u8 _p, uninitialized_var(best_p);
549 u16 _m, uninitialized_var(best_m);
550 u8 _s, uninitialized_var(best_s);
552 p_min = DIV_ROUND_UP(fin, (12 * MHZ));
553 p_max = fin / (6 * MHZ);
555 for (_p = p_min; _p <= p_max; ++_p) {
556 for (_s = 0; _s <= 5; ++_s) {
560 tmp = (u64)fout * (_p << _s);
563 if (_m < 41 || _m > 125)
568 if (tmp < 500 * MHZ ||
569 tmp > driver_data->max_freq * MHZ)
573 do_div(tmp, _p << _s);
575 delta = abs(fout - tmp);
576 if (delta < min_delta) {
595 static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
598 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
599 unsigned long fin, fout;
605 fin = dsi->pll_clk_rate;
606 fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
609 "failed to find PLL PMS for requested frequency\n");
612 dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
614 writel(driver_data->reg_values[PLL_TIMER],
615 dsi->reg_base + driver_data->plltmr_reg);
617 reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
619 if (driver_data->has_freqband) {
620 static const unsigned long freq_bands[] = {
621 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
622 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
623 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
624 770 * MHZ, 870 * MHZ, 950 * MHZ,
628 for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
629 if (fout < freq_bands[band])
632 dev_dbg(dsi->dev, "band %d\n", band);
634 reg |= DSIM_FREQ_BAND(band);
637 exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
641 if (timeout-- == 0) {
642 dev_err(dsi->dev, "PLL failed to stabilize\n");
645 reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
646 } while ((reg & DSIM_PLL_STABLE) == 0);
651 static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
653 unsigned long hs_clk, byte_clk, esc_clk;
654 unsigned long esc_div;
657 hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
659 dev_err(dsi->dev, "failed to configure DSI PLL\n");
663 byte_clk = hs_clk / 8;
664 esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
665 esc_clk = byte_clk / esc_div;
667 if (esc_clk > 20 * MHZ) {
669 esc_clk = byte_clk / esc_div;
672 dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
673 hs_clk, byte_clk, esc_clk);
675 reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
676 reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
677 | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
678 | DSIM_BYTE_CLK_SRC_MASK);
679 reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
680 | DSIM_ESC_PRESCALER(esc_div)
681 | DSIM_LANE_ESC_CLK_EN_CLK
682 | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
683 | DSIM_BYTE_CLK_SRC(0)
684 | DSIM_TX_REQUEST_HSCLK;
685 exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
690 static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
692 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
693 const unsigned int *reg_values = driver_data->reg_values;
696 if (driver_data->has_freqband)
699 /* B D-PHY: D-PHY Master & Slave Analog Block control */
700 reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
701 reg_values[PHYCTRL_SLEW_UP];
702 exynos_dsi_write(dsi, DSIM_PHYCTRL_REG, reg);
705 * T LPX: Transmitted length of any Low-Power state period
706 * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
709 reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
710 exynos_dsi_write(dsi, DSIM_PHYTIMING_REG, reg);
713 * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
714 * Line state immediately before the HS-0 Line state starting the
716 * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
717 * transmitting the Clock.
718 * T CLK_POST: Time that the transmitter continues to send HS clock
719 * after the last associated Data Lane has transitioned to LP Mode
720 * Interval is defined as the period from the end of T HS-TRAIL to
721 * the beginning of T CLK-TRAIL
722 * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
723 * the last payload clock bit of a HS transmission burst
725 reg = reg_values[PHYTIMING_CLK_PREPARE] |
726 reg_values[PHYTIMING_CLK_ZERO] |
727 reg_values[PHYTIMING_CLK_POST] |
728 reg_values[PHYTIMING_CLK_TRAIL];
730 exynos_dsi_write(dsi, DSIM_PHYTIMING1_REG, reg);
733 * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
734 * Line state immediately before the HS-0 Line state starting the
736 * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
737 * transmitting the Sync sequence.
738 * T HS-TRAIL: Time that the transmitter drives the flipped differential
739 * state after last payload data bit of a HS transmission burst
741 reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
742 reg_values[PHYTIMING_HS_TRAIL];
743 exynos_dsi_write(dsi, DSIM_PHYTIMING2_REG, reg);
746 static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
750 reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
751 reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
752 | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
753 exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
755 reg = exynos_dsi_read(dsi, DSIM_PLLCTRL_REG);
757 exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
760 static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
762 u32 reg = exynos_dsi_read(dsi, DSIM_CONFIG_REG);
763 reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
765 exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
768 static int exynos_dsi_init_link(struct exynos_dsi *dsi)
770 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
775 /* Initialize FIFO pointers */
776 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
778 exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
780 usleep_range(9000, 11000);
783 exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
784 usleep_range(9000, 11000);
786 /* DSI configuration */
790 * The first bit of mode_flags specifies display configuration.
791 * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
792 * mode, otherwise it will support command mode.
794 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
795 reg |= DSIM_VIDEO_MODE;
798 * The user manual describes that following bits are ignored in
801 if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
802 reg |= DSIM_MFLUSH_VS;
803 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
804 reg |= DSIM_SYNC_INFORM;
805 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
806 reg |= DSIM_BURST_MODE;
807 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
808 reg |= DSIM_AUTO_MODE;
809 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
810 reg |= DSIM_HSE_MODE;
811 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
812 reg |= DSIM_HFP_MODE;
813 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
814 reg |= DSIM_HBP_MODE;
815 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
816 reg |= DSIM_HSA_MODE;
819 if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
820 reg |= DSIM_EOT_DISABLE;
822 switch (dsi->format) {
823 case MIPI_DSI_FMT_RGB888:
824 reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
826 case MIPI_DSI_FMT_RGB666:
827 reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
829 case MIPI_DSI_FMT_RGB666_PACKED:
830 reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
832 case MIPI_DSI_FMT_RGB565:
833 reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
836 dev_err(dsi->dev, "invalid pixel format\n");
841 * Use non-continuous clock mode if the periparal wants and
842 * host controller supports
844 * In non-continous clock mode, host controller will turn off
845 * the HS clock between high-speed transmissions to reduce
848 if (driver_data->has_clklane_stop &&
849 dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
850 reg |= DSIM_CLKLANE_STOP;
852 exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
854 lanes_mask = BIT(dsi->lanes) - 1;
855 exynos_dsi_enable_lane(dsi, lanes_mask);
857 /* Check clock and data lane state are stop state */
860 if (timeout-- == 0) {
861 dev_err(dsi->dev, "waiting for bus lanes timed out\n");
865 reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
866 if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
867 != DSIM_STOP_STATE_DAT(lanes_mask))
869 } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
871 reg = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
872 reg &= ~DSIM_STOP_STATE_CNT_MASK;
873 reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
874 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, reg);
876 reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
877 exynos_dsi_write(dsi, DSIM_TIMEOUT_REG, reg);
882 static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
884 struct drm_display_mode *m = &dsi->encoder.crtc->state->adjusted_mode;
885 unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
888 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
889 reg = DSIM_CMD_ALLOW(0xf)
890 | DSIM_STABLE_VFP(m->vsync_start - m->vdisplay)
891 | DSIM_MAIN_VBP(m->vtotal - m->vsync_end);
892 exynos_dsi_write(dsi, DSIM_MVPORCH_REG, reg);
894 reg = DSIM_MAIN_HFP(m->hsync_start - m->hdisplay)
895 | DSIM_MAIN_HBP(m->htotal - m->hsync_end);
896 exynos_dsi_write(dsi, DSIM_MHPORCH_REG, reg);
898 reg = DSIM_MAIN_VSA(m->vsync_end - m->vsync_start)
899 | DSIM_MAIN_HSA(m->hsync_end - m->hsync_start);
900 exynos_dsi_write(dsi, DSIM_MSYNC_REG, reg);
902 reg = DSIM_MAIN_HRESOL(m->hdisplay, num_bits_resol) |
903 DSIM_MAIN_VRESOL(m->vdisplay, num_bits_resol);
905 exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
907 dev_dbg(dsi->dev, "LCD size = %dx%d\n", m->hdisplay, m->vdisplay);
910 static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
914 reg = exynos_dsi_read(dsi, DSIM_MDRESOL_REG);
916 reg |= DSIM_MAIN_STAND_BY;
918 reg &= ~DSIM_MAIN_STAND_BY;
919 exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
922 static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
927 u32 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
929 if (!(reg & DSIM_SFR_HEADER_FULL))
933 usleep_range(950, 1050);
939 static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
941 u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
944 v |= DSIM_CMD_LPDT_LP;
946 v &= ~DSIM_CMD_LPDT_LP;
948 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
951 static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
953 u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
955 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
958 static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
959 struct exynos_dsi_transfer *xfer)
961 struct device *dev = dsi->dev;
962 struct mipi_dsi_packet *pkt = &xfer->packet;
963 const u8 *payload = pkt->payload + xfer->tx_done;
964 u16 length = pkt->payload_length - xfer->tx_done;
965 bool first = !xfer->tx_done;
968 dev_dbg(dev, "< xfer %pK: tx len %u, done %u, rx len %u, done %u\n",
969 xfer, length, xfer->tx_done, xfer->rx_len, xfer->rx_done);
971 if (length > DSI_TX_FIFO_SIZE)
972 length = DSI_TX_FIFO_SIZE;
974 xfer->tx_done += length;
977 while (length >= 4) {
978 reg = get_unaligned_le32(payload);
979 exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
987 reg |= payload[2] << 16;
990 reg |= payload[1] << 8;
994 exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
998 /* Send packet header */
1002 reg = get_unaligned_le32(pkt->header);
1003 if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
1004 dev_err(dev, "waiting for header FIFO timed out\n");
1008 if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
1009 dsi->state & DSIM_STATE_CMD_LPM)) {
1010 exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
1011 dsi->state ^= DSIM_STATE_CMD_LPM;
1014 exynos_dsi_write(dsi, DSIM_PKTHDR_REG, reg);
1016 if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
1017 exynos_dsi_force_bta(dsi);
1020 static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
1021 struct exynos_dsi_transfer *xfer)
1023 u8 *payload = xfer->rx_payload + xfer->rx_done;
1024 bool first = !xfer->rx_done;
1025 struct device *dev = dsi->dev;
1030 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
1032 switch (reg & 0x3f) {
1033 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
1034 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1035 if (xfer->rx_len >= 2) {
1036 payload[1] = reg >> 16;
1040 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1041 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1042 payload[0] = reg >> 8;
1044 xfer->rx_len = xfer->rx_done;
1047 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1048 dev_err(dev, "DSI Error Report: 0x%04x\n",
1049 (reg >> 8) & 0xffff);
1054 length = (reg >> 8) & 0xffff;
1055 if (length > xfer->rx_len) {
1057 "response too long (%u > %u bytes), stripping\n",
1058 xfer->rx_len, length);
1059 length = xfer->rx_len;
1060 } else if (length < xfer->rx_len)
1061 xfer->rx_len = length;
1064 length = xfer->rx_len - xfer->rx_done;
1065 xfer->rx_done += length;
1067 /* Receive payload */
1068 while (length >= 4) {
1069 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
1070 payload[0] = (reg >> 0) & 0xff;
1071 payload[1] = (reg >> 8) & 0xff;
1072 payload[2] = (reg >> 16) & 0xff;
1073 payload[3] = (reg >> 24) & 0xff;
1079 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
1082 payload[2] = (reg >> 16) & 0xff;
1085 payload[1] = (reg >> 8) & 0xff;
1088 payload[0] = reg & 0xff;
1092 if (xfer->rx_done == xfer->rx_len)
1096 length = DSI_RX_FIFO_SIZE / 4;
1098 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
1099 if (reg == DSI_RX_FIFO_EMPTY)
1104 static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
1106 unsigned long flags;
1107 struct exynos_dsi_transfer *xfer;
1111 spin_lock_irqsave(&dsi->transfer_lock, flags);
1113 if (list_empty(&dsi->transfer_list)) {
1114 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1118 xfer = list_first_entry(&dsi->transfer_list,
1119 struct exynos_dsi_transfer, list);
1121 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1123 if (xfer->packet.payload_length &&
1124 xfer->tx_done == xfer->packet.payload_length)
1125 /* waiting for RX */
1128 exynos_dsi_send_to_fifo(dsi, xfer);
1130 if (xfer->packet.payload_length || xfer->rx_len)
1134 complete(&xfer->completed);
1136 spin_lock_irqsave(&dsi->transfer_lock, flags);
1138 list_del_init(&xfer->list);
1139 start = !list_empty(&dsi->transfer_list);
1141 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1147 static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
1149 struct exynos_dsi_transfer *xfer;
1150 unsigned long flags;
1153 spin_lock_irqsave(&dsi->transfer_lock, flags);
1155 if (list_empty(&dsi->transfer_list)) {
1156 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1160 xfer = list_first_entry(&dsi->transfer_list,
1161 struct exynos_dsi_transfer, list);
1163 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1166 "> xfer %pK, tx_len %zu, tx_done %u, rx_len %u, rx_done %u\n",
1167 xfer, xfer->packet.payload_length, xfer->tx_done, xfer->rx_len,
1170 if (xfer->tx_done != xfer->packet.payload_length)
1173 if (xfer->rx_done != xfer->rx_len)
1174 exynos_dsi_read_from_fifo(dsi, xfer);
1176 if (xfer->rx_done != xfer->rx_len)
1179 spin_lock_irqsave(&dsi->transfer_lock, flags);
1181 list_del_init(&xfer->list);
1182 start = !list_empty(&dsi->transfer_list);
1184 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1188 complete(&xfer->completed);
1193 static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
1194 struct exynos_dsi_transfer *xfer)
1196 unsigned long flags;
1199 spin_lock_irqsave(&dsi->transfer_lock, flags);
1201 if (!list_empty(&dsi->transfer_list) &&
1202 xfer == list_first_entry(&dsi->transfer_list,
1203 struct exynos_dsi_transfer, list)) {
1204 list_del_init(&xfer->list);
1205 start = !list_empty(&dsi->transfer_list);
1206 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1208 exynos_dsi_transfer_start(dsi);
1212 list_del_init(&xfer->list);
1214 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1217 static int exynos_dsi_transfer(struct exynos_dsi *dsi,
1218 struct exynos_dsi_transfer *xfer)
1220 unsigned long flags;
1225 xfer->result = -ETIMEDOUT;
1226 init_completion(&xfer->completed);
1228 spin_lock_irqsave(&dsi->transfer_lock, flags);
1230 stopped = list_empty(&dsi->transfer_list);
1231 list_add_tail(&xfer->list, &dsi->transfer_list);
1233 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1236 exynos_dsi_transfer_start(dsi);
1238 wait_for_completion_timeout(&xfer->completed,
1239 msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
1240 if (xfer->result == -ETIMEDOUT) {
1241 struct mipi_dsi_packet *pkt = &xfer->packet;
1242 exynos_dsi_remove_transfer(dsi, xfer);
1243 dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 4, pkt->header,
1244 (int)pkt->payload_length, pkt->payload);
1248 /* Also covers hardware timeout condition */
1249 return xfer->result;
1252 static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
1254 struct exynos_dsi *dsi = dev_id;
1257 status = exynos_dsi_read(dsi, DSIM_INTSRC_REG);
1259 static unsigned long int j;
1260 if (printk_timed_ratelimit(&j, 500))
1261 dev_warn(dsi->dev, "spurious interrupt\n");
1264 exynos_dsi_write(dsi, DSIM_INTSRC_REG, status);
1266 if (status & DSIM_INT_SW_RST_RELEASE) {
1267 u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1268 DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_RX_ECC_ERR |
1269 DSIM_INT_SW_RST_RELEASE);
1270 exynos_dsi_write(dsi, DSIM_INTMSK_REG, mask);
1271 complete(&dsi->completed);
1275 if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1276 DSIM_INT_PLL_STABLE)))
1279 if (exynos_dsi_transfer_finish(dsi))
1280 exynos_dsi_transfer_start(dsi);
1285 static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
1287 struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
1288 struct drm_encoder *encoder = &dsi->encoder;
1290 if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
1291 exynos_drm_crtc_te_handler(encoder->crtc);
1296 static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
1298 enable_irq(dsi->irq);
1300 if (gpio_is_valid(dsi->te_gpio))
1301 enable_irq(gpio_to_irq(dsi->te_gpio));
1304 static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
1306 if (gpio_is_valid(dsi->te_gpio))
1307 disable_irq(gpio_to_irq(dsi->te_gpio));
1309 disable_irq(dsi->irq);
1312 static int exynos_dsi_init(struct exynos_dsi *dsi)
1314 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1316 exynos_dsi_reset(dsi);
1317 exynos_dsi_enable_irq(dsi);
1319 if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
1320 exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
1322 exynos_dsi_enable_clock(dsi);
1323 if (driver_data->wait_for_reset)
1324 exynos_dsi_wait_for_reset(dsi);
1325 exynos_dsi_set_phy_ctrl(dsi);
1326 exynos_dsi_init_link(dsi);
1331 static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi,
1332 struct device *panel)
1337 dsi->te_gpio = of_get_named_gpio(panel->of_node, "te-gpios", 0);
1338 if (dsi->te_gpio == -ENOENT)
1341 if (!gpio_is_valid(dsi->te_gpio)) {
1343 dev_err(dsi->dev, "cannot get te-gpios, %d\n", ret);
1347 ret = gpio_request(dsi->te_gpio, "te_gpio");
1349 dev_err(dsi->dev, "gpio request failed with %d\n", ret);
1353 te_gpio_irq = gpio_to_irq(dsi->te_gpio);
1354 irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
1356 ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
1357 IRQF_TRIGGER_RISING, "TE", dsi);
1359 dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
1360 gpio_free(dsi->te_gpio);
1368 static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
1370 if (gpio_is_valid(dsi->te_gpio)) {
1371 free_irq(gpio_to_irq(dsi->te_gpio), dsi);
1372 gpio_free(dsi->te_gpio);
1373 dsi->te_gpio = -ENOENT;
1377 static void exynos_dsi_enable(struct drm_encoder *encoder)
1379 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1382 if (dsi->state & DSIM_STATE_ENABLED)
1385 pm_runtime_get_sync(dsi->dev);
1386 dsi->state |= DSIM_STATE_ENABLED;
1389 ret = drm_panel_prepare(dsi->panel);
1393 drm_bridge_pre_enable(dsi->out_bridge);
1396 exynos_dsi_set_display_mode(dsi);
1397 exynos_dsi_set_display_enable(dsi, true);
1400 ret = drm_panel_enable(dsi->panel);
1402 goto err_display_disable;
1404 drm_bridge_enable(dsi->out_bridge);
1407 dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
1410 err_display_disable:
1411 exynos_dsi_set_display_enable(dsi, false);
1412 drm_panel_unprepare(dsi->panel);
1415 dsi->state &= ~DSIM_STATE_ENABLED;
1416 pm_runtime_put(dsi->dev);
1419 static void exynos_dsi_disable(struct drm_encoder *encoder)
1421 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1423 if (!(dsi->state & DSIM_STATE_ENABLED))
1426 dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
1428 drm_panel_disable(dsi->panel);
1429 drm_bridge_disable(dsi->out_bridge);
1430 exynos_dsi_set_display_enable(dsi, false);
1431 drm_panel_unprepare(dsi->panel);
1432 drm_bridge_post_disable(dsi->out_bridge);
1433 dsi->state &= ~DSIM_STATE_ENABLED;
1434 pm_runtime_put_sync(dsi->dev);
1437 static enum drm_connector_status
1438 exynos_dsi_detect(struct drm_connector *connector, bool force)
1440 return connector->status;
1443 static void exynos_dsi_connector_destroy(struct drm_connector *connector)
1445 drm_connector_unregister(connector);
1446 drm_connector_cleanup(connector);
1447 connector->dev = NULL;
1450 static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
1451 .detect = exynos_dsi_detect,
1452 .fill_modes = drm_helper_probe_single_connector_modes,
1453 .destroy = exynos_dsi_connector_destroy,
1454 .reset = drm_atomic_helper_connector_reset,
1455 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1456 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1459 static int exynos_dsi_get_modes(struct drm_connector *connector)
1461 struct exynos_dsi *dsi = connector_to_dsi(connector);
1464 return dsi->panel->funcs->get_modes(dsi->panel);
1469 static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
1470 .get_modes = exynos_dsi_get_modes,
1473 static int exynos_dsi_create_connector(struct drm_encoder *encoder)
1475 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1476 struct drm_connector *connector = &dsi->connector;
1479 connector->polled = DRM_CONNECTOR_POLL_HPD;
1481 ret = drm_connector_init(encoder->dev, connector,
1482 &exynos_dsi_connector_funcs,
1483 DRM_MODE_CONNECTOR_DSI);
1485 DRM_ERROR("Failed to initialize connector with drm\n");
1489 connector->status = connector_status_disconnected;
1490 drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
1491 drm_connector_attach_encoder(connector, encoder);
1496 static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
1497 .enable = exynos_dsi_enable,
1498 .disable = exynos_dsi_disable,
1501 static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
1502 .destroy = drm_encoder_cleanup,
1505 MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
1507 static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
1508 struct mipi_dsi_device *device)
1510 struct exynos_dsi *dsi = host_to_dsi(host);
1511 struct drm_encoder *encoder = &dsi->encoder;
1512 struct drm_device *drm = encoder->dev;
1513 struct drm_bridge *out_bridge;
1515 out_bridge = of_drm_find_bridge(device->dev.of_node);
1517 drm_bridge_attach(encoder, out_bridge, NULL);
1518 dsi->out_bridge = out_bridge;
1519 encoder->bridge = NULL;
1521 int ret = exynos_dsi_create_connector(encoder);
1524 DRM_ERROR("failed to create connector ret = %d\n", ret);
1525 drm_encoder_cleanup(encoder);
1529 dsi->panel = of_drm_find_panel(device->dev.of_node);
1531 drm_panel_attach(dsi->panel, &dsi->connector);
1532 dsi->connector.status = connector_status_connected;
1537 * This is a temporary solution and should be made by more generic way.
1539 * If attached panel device is for command mode one, dsi should register
1540 * TE interrupt handler.
1542 if (!(device->mode_flags & MIPI_DSI_MODE_VIDEO)) {
1543 int ret = exynos_dsi_register_te_irq(dsi, &device->dev);
1548 mutex_lock(&drm->mode_config.mutex);
1550 dsi->lanes = device->lanes;
1551 dsi->format = device->format;
1552 dsi->mode_flags = device->mode_flags;
1553 exynos_drm_crtc_get_by_type(drm, EXYNOS_DISPLAY_TYPE_LCD)->i80_mode =
1554 !(dsi->mode_flags & MIPI_DSI_MODE_VIDEO);
1556 mutex_unlock(&drm->mode_config.mutex);
1558 if (drm->mode_config.poll_enabled)
1559 drm_kms_helper_hotplug_event(drm);
1564 static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
1565 struct mipi_dsi_device *device)
1567 struct exynos_dsi *dsi = host_to_dsi(host);
1568 struct drm_device *drm = dsi->encoder.dev;
1571 mutex_lock(&drm->mode_config.mutex);
1572 exynos_dsi_disable(&dsi->encoder);
1573 drm_panel_detach(dsi->panel);
1575 dsi->connector.status = connector_status_disconnected;
1576 mutex_unlock(&drm->mode_config.mutex);
1578 if (dsi->out_bridge->funcs->detach)
1579 dsi->out_bridge->funcs->detach(dsi->out_bridge);
1580 dsi->out_bridge = NULL;
1583 if (drm->mode_config.poll_enabled)
1584 drm_kms_helper_hotplug_event(drm);
1586 exynos_dsi_unregister_te_irq(dsi);
1591 static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
1592 const struct mipi_dsi_msg *msg)
1594 struct exynos_dsi *dsi = host_to_dsi(host);
1595 struct exynos_dsi_transfer xfer;
1598 if (!(dsi->state & DSIM_STATE_ENABLED))
1601 if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
1602 ret = exynos_dsi_init(dsi);
1605 dsi->state |= DSIM_STATE_INITIALIZED;
1608 ret = mipi_dsi_create_packet(&xfer.packet, msg);
1612 xfer.rx_len = msg->rx_len;
1613 xfer.rx_payload = msg->rx_buf;
1614 xfer.flags = msg->flags;
1616 ret = exynos_dsi_transfer(dsi, &xfer);
1617 return (ret < 0) ? ret : xfer.rx_done;
1620 static const struct mipi_dsi_host_ops exynos_dsi_ops = {
1621 .attach = exynos_dsi_host_attach,
1622 .detach = exynos_dsi_host_detach,
1623 .transfer = exynos_dsi_host_transfer,
1626 static int exynos_dsi_of_read_u32(const struct device_node *np,
1627 const char *propname, u32 *out_value)
1629 int ret = of_property_read_u32(np, propname, out_value);
1632 pr_err("%pOF: failed to get '%s' property\n", np, propname);
1642 static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
1644 struct device *dev = dsi->dev;
1645 struct device_node *node = dev->of_node;
1648 ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
1649 &dsi->pll_clk_rate);
1653 ret = exynos_dsi_of_read_u32(node, "samsung,burst-clock-frequency",
1654 &dsi->burst_clk_rate);
1658 ret = exynos_dsi_of_read_u32(node, "samsung,esc-clock-frequency",
1659 &dsi->esc_clk_rate);
1663 dsi->in_bridge_node = of_graph_get_remote_node(node, DSI_PORT_IN, 0);
1668 static int exynos_dsi_bind(struct device *dev, struct device *master,
1671 struct drm_encoder *encoder = dev_get_drvdata(dev);
1672 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1673 struct drm_device *drm_dev = data;
1674 struct drm_bridge *in_bridge;
1677 drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
1678 DRM_MODE_ENCODER_TMDS, NULL);
1680 drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
1682 ret = exynos_drm_set_possible_crtcs(encoder, EXYNOS_DISPLAY_TYPE_LCD);
1686 if (dsi->in_bridge_node) {
1687 in_bridge = of_drm_find_bridge(dsi->in_bridge_node);
1689 drm_bridge_attach(encoder, in_bridge, NULL);
1692 return mipi_dsi_host_register(&dsi->dsi_host);
1695 static void exynos_dsi_unbind(struct device *dev, struct device *master,
1698 struct drm_encoder *encoder = dev_get_drvdata(dev);
1699 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1701 exynos_dsi_disable(encoder);
1703 mipi_dsi_host_unregister(&dsi->dsi_host);
1706 static const struct component_ops exynos_dsi_component_ops = {
1707 .bind = exynos_dsi_bind,
1708 .unbind = exynos_dsi_unbind,
1711 static int exynos_dsi_probe(struct platform_device *pdev)
1713 struct device *dev = &pdev->dev;
1714 struct resource *res;
1715 struct exynos_dsi *dsi;
1718 dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1722 /* To be checked as invalid one */
1723 dsi->te_gpio = -ENOENT;
1725 init_completion(&dsi->completed);
1726 spin_lock_init(&dsi->transfer_lock);
1727 INIT_LIST_HEAD(&dsi->transfer_list);
1729 dsi->dsi_host.ops = &exynos_dsi_ops;
1730 dsi->dsi_host.dev = dev;
1733 dsi->driver_data = of_device_get_match_data(dev);
1735 ret = exynos_dsi_parse_dt(dsi);
1739 dsi->supplies[0].supply = "vddcore";
1740 dsi->supplies[1].supply = "vddio";
1741 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
1744 dev_info(dev, "failed to get regulators: %d\n", ret);
1745 return -EPROBE_DEFER;
1748 dsi->clks = devm_kcalloc(dev,
1749 dsi->driver_data->num_clks, sizeof(*dsi->clks),
1754 for (i = 0; i < dsi->driver_data->num_clks; i++) {
1755 dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
1756 if (IS_ERR(dsi->clks[i])) {
1757 if (strcmp(clk_names[i], "sclk_mipi") == 0) {
1758 strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
1763 dev_info(dev, "failed to get the clock: %s\n",
1765 return PTR_ERR(dsi->clks[i]);
1769 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1770 dsi->reg_base = devm_ioremap_resource(dev, res);
1771 if (IS_ERR(dsi->reg_base)) {
1772 dev_err(dev, "failed to remap io region\n");
1773 return PTR_ERR(dsi->reg_base);
1776 dsi->phy = devm_phy_get(dev, "dsim");
1777 if (IS_ERR(dsi->phy)) {
1778 dev_info(dev, "failed to get dsim phy\n");
1779 return PTR_ERR(dsi->phy);
1782 dsi->irq = platform_get_irq(pdev, 0);
1784 dev_err(dev, "failed to request dsi irq resource\n");
1788 irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
1789 ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
1790 exynos_dsi_irq, IRQF_ONESHOT,
1791 dev_name(dev), dsi);
1793 dev_err(dev, "failed to request dsi irq\n");
1797 platform_set_drvdata(pdev, &dsi->encoder);
1799 pm_runtime_enable(dev);
1801 return component_add(dev, &exynos_dsi_component_ops);
1804 static int exynos_dsi_remove(struct platform_device *pdev)
1806 struct exynos_dsi *dsi = platform_get_drvdata(pdev);
1808 of_node_put(dsi->in_bridge_node);
1810 pm_runtime_disable(&pdev->dev);
1812 component_del(&pdev->dev, &exynos_dsi_component_ops);
1817 static int __maybe_unused exynos_dsi_suspend(struct device *dev)
1819 struct drm_encoder *encoder = dev_get_drvdata(dev);
1820 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1821 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1824 usleep_range(10000, 20000);
1826 if (dsi->state & DSIM_STATE_INITIALIZED) {
1827 dsi->state &= ~DSIM_STATE_INITIALIZED;
1829 exynos_dsi_disable_clock(dsi);
1831 exynos_dsi_disable_irq(dsi);
1834 dsi->state &= ~DSIM_STATE_CMD_LPM;
1836 phy_power_off(dsi->phy);
1838 for (i = driver_data->num_clks - 1; i > -1; i--)
1839 clk_disable_unprepare(dsi->clks[i]);
1841 ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1843 dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
1848 static int __maybe_unused exynos_dsi_resume(struct device *dev)
1850 struct drm_encoder *encoder = dev_get_drvdata(dev);
1851 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1852 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1855 ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1857 dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
1861 for (i = 0; i < driver_data->num_clks; i++) {
1862 ret = clk_prepare_enable(dsi->clks[i]);
1867 ret = phy_power_on(dsi->phy);
1869 dev_err(dsi->dev, "cannot enable phy %d\n", ret);
1877 clk_disable_unprepare(dsi->clks[i]);
1878 regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1883 static const struct dev_pm_ops exynos_dsi_pm_ops = {
1884 SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
1885 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1886 pm_runtime_force_resume)
1889 struct platform_driver dsi_driver = {
1890 .probe = exynos_dsi_probe,
1891 .remove = exynos_dsi_remove,
1893 .name = "exynos-dsi",
1894 .owner = THIS_MODULE,
1895 .pm = &exynos_dsi_pm_ops,
1896 .of_match_table = exynos_dsi_of_match,
1902 MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
1903 MODULE_LICENSE("GPL v2");