2 * Copyright 2021 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/delay.h>
24 #include <linux/kernel.h>
25 #include <linux/firmware.h>
26 #include <linux/module.h>
27 #include <linux/pci.h>
29 #include "amdgpu_gfx.h"
30 #include "amdgpu_psp.h"
31 #include "amdgpu_smu.h"
32 #include "amdgpu_atomfirmware.h"
33 #include "imu_v11_0.h"
37 #include "gc/gc_11_0_0_offset.h"
38 #include "gc/gc_11_0_0_sh_mask.h"
39 #include "smuio/smuio_13_0_6_offset.h"
40 #include "smuio/smuio_13_0_6_sh_mask.h"
41 #include "navi10_enum.h"
42 #include "ivsrcid/gfx/irqsrcs_gfx_11_0_0.h"
46 #include "clearstate_gfx11.h"
47 #include "v11_structs.h"
48 #include "gfx_v11_0.h"
49 #include "gfx_v11_0_3.h"
50 #include "nbio_v4_3.h"
51 #include "mes_v11_0.h"
53 #define GFX11_NUM_GFX_RINGS 1
54 #define GFX11_MEC_HPD_SIZE 2048
56 #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
57 #define RLC_PG_DELAY_3_DEFAULT_GC_11_0_1 0x1388
59 #define regCGTT_WD_CLK_CTRL 0x5086
60 #define regCGTT_WD_CLK_CTRL_BASE_IDX 1
61 #define regRLC_RLCS_BOOTLOAD_STATUS_gc_11_0_1 0x4e7e
62 #define regRLC_RLCS_BOOTLOAD_STATUS_gc_11_0_1_BASE_IDX 1
64 MODULE_FIRMWARE("amdgpu/gc_11_0_0_pfp.bin");
65 MODULE_FIRMWARE("amdgpu/gc_11_0_0_me.bin");
66 MODULE_FIRMWARE("amdgpu/gc_11_0_0_mec.bin");
67 MODULE_FIRMWARE("amdgpu/gc_11_0_0_rlc.bin");
68 MODULE_FIRMWARE("amdgpu/gc_11_0_0_toc.bin");
69 MODULE_FIRMWARE("amdgpu/gc_11_0_1_pfp.bin");
70 MODULE_FIRMWARE("amdgpu/gc_11_0_1_me.bin");
71 MODULE_FIRMWARE("amdgpu/gc_11_0_1_mec.bin");
72 MODULE_FIRMWARE("amdgpu/gc_11_0_1_rlc.bin");
73 MODULE_FIRMWARE("amdgpu/gc_11_0_2_pfp.bin");
74 MODULE_FIRMWARE("amdgpu/gc_11_0_2_me.bin");
75 MODULE_FIRMWARE("amdgpu/gc_11_0_2_mec.bin");
76 MODULE_FIRMWARE("amdgpu/gc_11_0_2_rlc.bin");
77 MODULE_FIRMWARE("amdgpu/gc_11_0_3_pfp.bin");
78 MODULE_FIRMWARE("amdgpu/gc_11_0_3_me.bin");
79 MODULE_FIRMWARE("amdgpu/gc_11_0_3_mec.bin");
80 MODULE_FIRMWARE("amdgpu/gc_11_0_3_rlc.bin");
81 MODULE_FIRMWARE("amdgpu/gc_11_0_4_pfp.bin");
82 MODULE_FIRMWARE("amdgpu/gc_11_0_4_me.bin");
83 MODULE_FIRMWARE("amdgpu/gc_11_0_4_mec.bin");
84 MODULE_FIRMWARE("amdgpu/gc_11_0_4_rlc.bin");
86 static const struct soc15_reg_golden golden_settings_gc_11_0_1[] =
88 SOC15_REG_GOLDEN_VALUE(GC, 0, regCGTT_GS_NGG_CLK_CTRL, 0x9fff8fff, 0x00000010),
89 SOC15_REG_GOLDEN_VALUE(GC, 0, regCGTT_WD_CLK_CTRL, 0xffff8fff, 0x00000010),
90 SOC15_REG_GOLDEN_VALUE(GC, 0, regCPF_GCR_CNTL, 0x0007ffff, 0x0000c200),
91 SOC15_REG_GOLDEN_VALUE(GC, 0, regGL2C_CTRL3, 0xffff001b, 0x00f01988),
92 SOC15_REG_GOLDEN_VALUE(GC, 0, regPA_CL_ENHANCE, 0xf0ffffff, 0x00880007),
93 SOC15_REG_GOLDEN_VALUE(GC, 0, regPA_SC_ENHANCE_3, 0xfffffffd, 0x00000008),
94 SOC15_REG_GOLDEN_VALUE(GC, 0, regPA_SC_VRS_SURFACE_CNTL_1, 0xfff891ff, 0x55480100),
95 SOC15_REG_GOLDEN_VALUE(GC, 0, regTA_CNTL_AUX, 0xf7f7ffff, 0x01030000),
96 SOC15_REG_GOLDEN_VALUE(GC, 0, regTCP_CNTL2, 0xfcffffff, 0x0000000a)
99 #define DEFAULT_SH_MEM_CONFIG \
100 ((SH_MEM_ADDRESS_MODE_64 << SH_MEM_CONFIG__ADDRESS_MODE__SHIFT) | \
101 (SH_MEM_ALIGNMENT_MODE_UNALIGNED << SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT) | \
102 (3 << SH_MEM_CONFIG__INITIAL_INST_PREFETCH__SHIFT))
104 static void gfx_v11_0_disable_gpa_mode(struct amdgpu_device *adev);
105 static void gfx_v11_0_set_ring_funcs(struct amdgpu_device *adev);
106 static void gfx_v11_0_set_irq_funcs(struct amdgpu_device *adev);
107 static void gfx_v11_0_set_gds_init(struct amdgpu_device *adev);
108 static void gfx_v11_0_set_rlc_funcs(struct amdgpu_device *adev);
109 static void gfx_v11_0_set_mqd_funcs(struct amdgpu_device *adev);
110 static void gfx_v11_0_set_imu_funcs(struct amdgpu_device *adev);
111 static int gfx_v11_0_get_cu_info(struct amdgpu_device *adev,
112 struct amdgpu_cu_info *cu_info);
113 static uint64_t gfx_v11_0_get_gpu_clock_counter(struct amdgpu_device *adev);
114 static void gfx_v11_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
115 u32 sh_num, u32 instance);
116 static u32 gfx_v11_0_get_wgp_active_bitmap_per_sh(struct amdgpu_device *adev);
118 static void gfx_v11_0_ring_emit_de_meta(struct amdgpu_ring *ring, bool resume);
119 static void gfx_v11_0_ring_emit_frame_cntl(struct amdgpu_ring *ring, bool start, bool secure);
120 static void gfx_v11_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
122 static int gfx_v11_0_wait_for_rlc_autoload_complete(struct amdgpu_device *adev);
123 static void gfx_v11_0_ring_invalidate_tlbs(struct amdgpu_ring *ring,
124 uint16_t pasid, uint32_t flush_type,
125 bool all_hub, uint8_t dst_sel);
126 static void gfx_v11_0_set_safe_mode(struct amdgpu_device *adev);
127 static void gfx_v11_0_unset_safe_mode(struct amdgpu_device *adev);
128 static void gfx_v11_0_update_perf_clk(struct amdgpu_device *adev,
131 static void gfx11_kiq_set_resources(struct amdgpu_ring *kiq_ring, uint64_t queue_mask)
133 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
134 amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
135 PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
136 amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
137 amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
138 amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
139 amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
140 amdgpu_ring_write(kiq_ring, 0); /* oac mask */
141 amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
144 static void gfx11_kiq_map_queues(struct amdgpu_ring *kiq_ring,
145 struct amdgpu_ring *ring)
147 uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
148 uint64_t wptr_addr = ring->wptr_gpu_addr;
149 uint32_t me = 0, eng_sel = 0;
151 switch (ring->funcs->type) {
152 case AMDGPU_RING_TYPE_COMPUTE:
156 case AMDGPU_RING_TYPE_GFX:
160 case AMDGPU_RING_TYPE_MES:
168 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
169 /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
170 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
171 PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
172 PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
173 PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
174 PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
175 PACKET3_MAP_QUEUES_ME((me)) |
176 PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
177 PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
178 PACKET3_MAP_QUEUES_ENGINE_SEL(eng_sel) |
179 PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
180 amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
181 amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
182 amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
183 amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
184 amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
187 static void gfx11_kiq_unmap_queues(struct amdgpu_ring *kiq_ring,
188 struct amdgpu_ring *ring,
189 enum amdgpu_unmap_queues_action action,
190 u64 gpu_addr, u64 seq)
192 struct amdgpu_device *adev = kiq_ring->adev;
193 uint32_t eng_sel = ring->funcs->type == AMDGPU_RING_TYPE_GFX ? 4 : 0;
195 if (adev->enable_mes && !adev->gfx.kiq.ring.sched.ready) {
196 amdgpu_mes_unmap_legacy_queue(adev, ring, action, gpu_addr, seq);
200 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
201 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
202 PACKET3_UNMAP_QUEUES_ACTION(action) |
203 PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
204 PACKET3_UNMAP_QUEUES_ENGINE_SEL(eng_sel) |
205 PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
206 amdgpu_ring_write(kiq_ring,
207 PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
209 if (action == PREEMPT_QUEUES_NO_UNMAP) {
210 amdgpu_ring_write(kiq_ring, lower_32_bits(gpu_addr));
211 amdgpu_ring_write(kiq_ring, upper_32_bits(gpu_addr));
212 amdgpu_ring_write(kiq_ring, seq);
214 amdgpu_ring_write(kiq_ring, 0);
215 amdgpu_ring_write(kiq_ring, 0);
216 amdgpu_ring_write(kiq_ring, 0);
220 static void gfx11_kiq_query_status(struct amdgpu_ring *kiq_ring,
221 struct amdgpu_ring *ring,
225 uint32_t eng_sel = ring->funcs->type == AMDGPU_RING_TYPE_GFX ? 4 : 0;
227 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_QUERY_STATUS, 5));
228 amdgpu_ring_write(kiq_ring,
229 PACKET3_QUERY_STATUS_CONTEXT_ID(0) |
230 PACKET3_QUERY_STATUS_INTERRUPT_SEL(0) |
231 PACKET3_QUERY_STATUS_COMMAND(2));
232 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
233 PACKET3_QUERY_STATUS_DOORBELL_OFFSET(ring->doorbell_index) |
234 PACKET3_QUERY_STATUS_ENG_SEL(eng_sel));
235 amdgpu_ring_write(kiq_ring, lower_32_bits(addr));
236 amdgpu_ring_write(kiq_ring, upper_32_bits(addr));
237 amdgpu_ring_write(kiq_ring, lower_32_bits(seq));
238 amdgpu_ring_write(kiq_ring, upper_32_bits(seq));
241 static void gfx11_kiq_invalidate_tlbs(struct amdgpu_ring *kiq_ring,
242 uint16_t pasid, uint32_t flush_type,
245 gfx_v11_0_ring_invalidate_tlbs(kiq_ring, pasid, flush_type, all_hub, 1);
248 static const struct kiq_pm4_funcs gfx_v11_0_kiq_pm4_funcs = {
249 .kiq_set_resources = gfx11_kiq_set_resources,
250 .kiq_map_queues = gfx11_kiq_map_queues,
251 .kiq_unmap_queues = gfx11_kiq_unmap_queues,
252 .kiq_query_status = gfx11_kiq_query_status,
253 .kiq_invalidate_tlbs = gfx11_kiq_invalidate_tlbs,
254 .set_resources_size = 8,
255 .map_queues_size = 7,
256 .unmap_queues_size = 6,
257 .query_status_size = 7,
258 .invalidate_tlbs_size = 2,
261 static void gfx_v11_0_set_kiq_pm4_funcs(struct amdgpu_device *adev)
263 adev->gfx.kiq.pmf = &gfx_v11_0_kiq_pm4_funcs;
266 static void gfx_v11_0_init_golden_registers(struct amdgpu_device *adev)
268 switch (adev->ip_versions[GC_HWIP][0]) {
269 case IP_VERSION(11, 0, 1):
270 case IP_VERSION(11, 0, 4):
271 soc15_program_register_sequence(adev,
272 golden_settings_gc_11_0_1,
273 (const u32)ARRAY_SIZE(golden_settings_gc_11_0_1));
280 static void gfx_v11_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
281 bool wc, uint32_t reg, uint32_t val)
283 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
284 amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
285 WRITE_DATA_DST_SEL(0) | (wc ? WR_CONFIRM : 0));
286 amdgpu_ring_write(ring, reg);
287 amdgpu_ring_write(ring, 0);
288 amdgpu_ring_write(ring, val);
291 static void gfx_v11_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
292 int mem_space, int opt, uint32_t addr0,
293 uint32_t addr1, uint32_t ref, uint32_t mask,
296 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
297 amdgpu_ring_write(ring,
298 /* memory (1) or register (0) */
299 (WAIT_REG_MEM_MEM_SPACE(mem_space) |
300 WAIT_REG_MEM_OPERATION(opt) | /* wait */
301 WAIT_REG_MEM_FUNCTION(3) | /* equal */
302 WAIT_REG_MEM_ENGINE(eng_sel)));
305 BUG_ON(addr0 & 0x3); /* Dword align */
306 amdgpu_ring_write(ring, addr0);
307 amdgpu_ring_write(ring, addr1);
308 amdgpu_ring_write(ring, ref);
309 amdgpu_ring_write(ring, mask);
310 amdgpu_ring_write(ring, inv); /* poll interval */
313 static int gfx_v11_0_ring_test_ring(struct amdgpu_ring *ring)
315 struct amdgpu_device *adev = ring->adev;
316 uint32_t scratch = SOC15_REG_OFFSET(GC, 0, regSCRATCH_REG0);
321 WREG32(scratch, 0xCAFEDEAD);
322 r = amdgpu_ring_alloc(ring, 5);
324 DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
329 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ) {
330 gfx_v11_0_ring_emit_wreg(ring, scratch, 0xDEADBEEF);
332 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
333 amdgpu_ring_write(ring, scratch -
334 PACKET3_SET_UCONFIG_REG_START);
335 amdgpu_ring_write(ring, 0xDEADBEEF);
337 amdgpu_ring_commit(ring);
339 for (i = 0; i < adev->usec_timeout; i++) {
340 tmp = RREG32(scratch);
341 if (tmp == 0xDEADBEEF)
343 if (amdgpu_emu_mode == 1)
349 if (i >= adev->usec_timeout)
354 static int gfx_v11_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
356 struct amdgpu_device *adev = ring->adev;
358 struct dma_fence *f = NULL;
361 volatile uint32_t *cpu_ptr;
364 /* MES KIQ fw hasn't indirect buffer support for now */
365 if (adev->enable_mes_kiq &&
366 ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
369 memset(&ib, 0, sizeof(ib));
371 if (ring->is_mes_queue) {
372 uint32_t padding, offset;
374 offset = amdgpu_mes_ctx_get_offs(ring, AMDGPU_MES_CTX_IB_OFFS);
375 padding = amdgpu_mes_ctx_get_offs(ring,
376 AMDGPU_MES_CTX_PADDING_OFFS);
378 ib.gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
379 ib.ptr = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset);
381 gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, padding);
382 cpu_ptr = amdgpu_mes_ctx_get_offs_cpu_addr(ring, padding);
383 *cpu_ptr = cpu_to_le32(0xCAFEDEAD);
385 r = amdgpu_device_wb_get(adev, &index);
389 gpu_addr = adev->wb.gpu_addr + (index * 4);
390 adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
391 cpu_ptr = &adev->wb.wb[index];
393 r = amdgpu_ib_get(adev, NULL, 16, AMDGPU_IB_POOL_DIRECT, &ib);
395 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
400 ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
401 ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
402 ib.ptr[2] = lower_32_bits(gpu_addr);
403 ib.ptr[3] = upper_32_bits(gpu_addr);
404 ib.ptr[4] = 0xDEADBEEF;
407 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
411 r = dma_fence_wait_timeout(f, false, timeout);
419 if (le32_to_cpu(*cpu_ptr) == 0xDEADBEEF)
424 if (!ring->is_mes_queue)
425 amdgpu_ib_free(adev, &ib, NULL);
428 if (!ring->is_mes_queue)
429 amdgpu_device_wb_free(adev, index);
433 static void gfx_v11_0_free_microcode(struct amdgpu_device *adev)
435 amdgpu_ucode_release(&adev->gfx.pfp_fw);
436 amdgpu_ucode_release(&adev->gfx.me_fw);
437 amdgpu_ucode_release(&adev->gfx.rlc_fw);
438 amdgpu_ucode_release(&adev->gfx.mec_fw);
440 kfree(adev->gfx.rlc.register_list_format);
443 static int gfx_v11_0_init_toc_microcode(struct amdgpu_device *adev, const char *ucode_prefix)
445 const struct psp_firmware_header_v1_0 *toc_hdr;
449 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_toc.bin", ucode_prefix);
450 err = amdgpu_ucode_request(adev, &adev->psp.toc_fw, fw_name);
454 toc_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.toc_fw->data;
455 adev->psp.toc.fw_version = le32_to_cpu(toc_hdr->header.ucode_version);
456 adev->psp.toc.feature_version = le32_to_cpu(toc_hdr->sos.fw_version);
457 adev->psp.toc.size_bytes = le32_to_cpu(toc_hdr->header.ucode_size_bytes);
458 adev->psp.toc.start_addr = (uint8_t *)toc_hdr +
459 le32_to_cpu(toc_hdr->header.ucode_array_offset_bytes);
462 amdgpu_ucode_release(&adev->psp.toc_fw);
466 static int gfx_v11_0_init_microcode(struct amdgpu_device *adev)
469 char ucode_prefix[30];
471 const struct rlc_firmware_header_v2_0 *rlc_hdr;
472 uint16_t version_major;
473 uint16_t version_minor;
477 amdgpu_ucode_ip_version_decode(adev, GC_HWIP, ucode_prefix, sizeof(ucode_prefix));
479 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", ucode_prefix);
480 err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw, fw_name);
483 /* check pfp fw hdr version to decide if enable rs64 for gfx11.*/
484 adev->gfx.rs64_enable = amdgpu_ucode_hdr_version(
485 (union amdgpu_firmware_header *)
486 adev->gfx.pfp_fw->data, 2, 0);
487 if (adev->gfx.rs64_enable) {
488 dev_info(adev->dev, "CP RS64 enable\n");
489 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_PFP);
490 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_PFP_P0_STACK);
491 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_PFP_P1_STACK);
493 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_PFP);
496 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", ucode_prefix);
497 err = amdgpu_ucode_request(adev, &adev->gfx.me_fw, fw_name);
500 if (adev->gfx.rs64_enable) {
501 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_ME);
502 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_ME_P0_STACK);
503 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_ME_P1_STACK);
505 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_ME);
508 if (!amdgpu_sriov_vf(adev)) {
509 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", ucode_prefix);
510 err = amdgpu_ucode_request(adev, &adev->gfx.rlc_fw, fw_name);
513 rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
514 version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
515 version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
516 err = amdgpu_gfx_rlc_init_microcode(adev, version_major, version_minor);
521 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", ucode_prefix);
522 err = amdgpu_ucode_request(adev, &adev->gfx.mec_fw, fw_name);
525 if (adev->gfx.rs64_enable) {
526 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_MEC);
527 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_MEC_P0_STACK);
528 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_MEC_P1_STACK);
529 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_MEC_P2_STACK);
530 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_RS64_MEC_P3_STACK);
532 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC1);
533 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC1_JT);
536 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO)
537 err = gfx_v11_0_init_toc_microcode(adev, ucode_prefix);
539 /* only one MEC for gfx 11.0.0. */
540 adev->gfx.mec2_fw = NULL;
544 amdgpu_ucode_release(&adev->gfx.pfp_fw);
545 amdgpu_ucode_release(&adev->gfx.me_fw);
546 amdgpu_ucode_release(&adev->gfx.rlc_fw);
547 amdgpu_ucode_release(&adev->gfx.mec_fw);
553 static u32 gfx_v11_0_get_csb_size(struct amdgpu_device *adev)
556 const struct cs_section_def *sect = NULL;
557 const struct cs_extent_def *ext = NULL;
559 /* begin clear state */
561 /* context control state */
564 for (sect = gfx11_cs_data; sect->section != NULL; ++sect) {
565 for (ext = sect->section; ext->extent != NULL; ++ext) {
566 if (sect->id == SECT_CONTEXT)
567 count += 2 + ext->reg_count;
573 /* set PA_SC_TILE_STEERING_OVERRIDE */
575 /* end clear state */
583 static void gfx_v11_0_get_csb_buffer(struct amdgpu_device *adev,
584 volatile u32 *buffer)
587 const struct cs_section_def *sect = NULL;
588 const struct cs_extent_def *ext = NULL;
591 if (adev->gfx.rlc.cs_data == NULL)
596 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
597 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
599 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
600 buffer[count++] = cpu_to_le32(0x80000000);
601 buffer[count++] = cpu_to_le32(0x80000000);
603 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
604 for (ext = sect->section; ext->extent != NULL; ++ext) {
605 if (sect->id == SECT_CONTEXT) {
607 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
608 buffer[count++] = cpu_to_le32(ext->reg_index -
609 PACKET3_SET_CONTEXT_REG_START);
610 for (i = 0; i < ext->reg_count; i++)
611 buffer[count++] = cpu_to_le32(ext->extent[i]);
619 SOC15_REG_OFFSET(GC, 0, regPA_SC_TILE_STEERING_OVERRIDE) - PACKET3_SET_CONTEXT_REG_START;
620 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
621 buffer[count++] = cpu_to_le32(ctx_reg_offset);
622 buffer[count++] = cpu_to_le32(adev->gfx.config.pa_sc_tile_steering_override);
624 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
625 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
627 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
628 buffer[count++] = cpu_to_le32(0);
631 static void gfx_v11_0_rlc_fini(struct amdgpu_device *adev)
633 /* clear state block */
634 amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
635 &adev->gfx.rlc.clear_state_gpu_addr,
636 (void **)&adev->gfx.rlc.cs_ptr);
638 /* jump table block */
639 amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
640 &adev->gfx.rlc.cp_table_gpu_addr,
641 (void **)&adev->gfx.rlc.cp_table_ptr);
644 static void gfx_v11_0_init_rlcg_reg_access_ctrl(struct amdgpu_device *adev)
646 struct amdgpu_rlcg_reg_access_ctrl *reg_access_ctrl;
648 reg_access_ctrl = &adev->gfx.rlc.reg_access_ctrl;
649 reg_access_ctrl->scratch_reg0 = SOC15_REG_OFFSET(GC, 0, regSCRATCH_REG0);
650 reg_access_ctrl->scratch_reg1 = SOC15_REG_OFFSET(GC, 0, regSCRATCH_REG1);
651 reg_access_ctrl->scratch_reg2 = SOC15_REG_OFFSET(GC, 0, regSCRATCH_REG2);
652 reg_access_ctrl->scratch_reg3 = SOC15_REG_OFFSET(GC, 0, regSCRATCH_REG3);
653 reg_access_ctrl->grbm_cntl = SOC15_REG_OFFSET(GC, 0, regGRBM_GFX_CNTL);
654 reg_access_ctrl->grbm_idx = SOC15_REG_OFFSET(GC, 0, regGRBM_GFX_INDEX);
655 reg_access_ctrl->spare_int = SOC15_REG_OFFSET(GC, 0, regRLC_SPARE_INT_0);
656 adev->gfx.rlc.rlcg_reg_access_supported = true;
659 static int gfx_v11_0_rlc_init(struct amdgpu_device *adev)
661 const struct cs_section_def *cs_data;
664 adev->gfx.rlc.cs_data = gfx11_cs_data;
666 cs_data = adev->gfx.rlc.cs_data;
669 /* init clear state block */
670 r = amdgpu_gfx_rlc_init_csb(adev);
675 /* init spm vmid with 0xf */
676 if (adev->gfx.rlc.funcs->update_spm_vmid)
677 adev->gfx.rlc.funcs->update_spm_vmid(adev, 0xf);
682 static void gfx_v11_0_mec_fini(struct amdgpu_device *adev)
684 amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
685 amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
686 amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_data_obj, NULL, NULL);
689 static void gfx_v11_0_me_init(struct amdgpu_device *adev)
691 bitmap_zero(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
693 amdgpu_gfx_graphics_queue_acquire(adev);
696 static int gfx_v11_0_mec_init(struct amdgpu_device *adev)
702 bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
704 /* take ownership of the relevant compute queues */
705 amdgpu_gfx_compute_queue_acquire(adev);
706 mec_hpd_size = adev->gfx.num_compute_rings * GFX11_MEC_HPD_SIZE;
709 r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
710 AMDGPU_GEM_DOMAIN_GTT,
711 &adev->gfx.mec.hpd_eop_obj,
712 &adev->gfx.mec.hpd_eop_gpu_addr,
715 dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
716 gfx_v11_0_mec_fini(adev);
720 memset(hpd, 0, mec_hpd_size);
722 amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
723 amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
729 static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t wave, uint32_t address)
731 WREG32_SOC15(GC, 0, regSQ_IND_INDEX,
732 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
733 (address << SQ_IND_INDEX__INDEX__SHIFT));
734 return RREG32_SOC15(GC, 0, regSQ_IND_DATA);
737 static void wave_read_regs(struct amdgpu_device *adev, uint32_t wave,
738 uint32_t thread, uint32_t regno,
739 uint32_t num, uint32_t *out)
741 WREG32_SOC15(GC, 0, regSQ_IND_INDEX,
742 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
743 (regno << SQ_IND_INDEX__INDEX__SHIFT) |
744 (thread << SQ_IND_INDEX__WORKITEM_ID__SHIFT) |
745 (SQ_IND_INDEX__AUTO_INCR_MASK));
747 *(out++) = RREG32_SOC15(GC, 0, regSQ_IND_DATA);
750 static void gfx_v11_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
752 /* in gfx11 the SIMD_ID is specified as part of the INSTANCE
753 * field when performing a select_se_sh so it should be
757 /* type 3 wave data */
758 dst[(*no_fields)++] = 3;
759 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_STATUS);
760 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_PC_LO);
761 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_PC_HI);
762 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_EXEC_LO);
763 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_EXEC_HI);
764 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_HW_ID1);
765 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_HW_ID2);
766 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_GPR_ALLOC);
767 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_LDS_ALLOC);
768 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_TRAPSTS);
769 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_STS);
770 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_STS2);
771 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_DBG1);
772 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_M0);
773 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_MODE);
776 static void gfx_v11_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
777 uint32_t wave, uint32_t start,
778 uint32_t size, uint32_t *dst)
783 adev, wave, 0, start + SQIND_WAVE_SGPRS_OFFSET, size,
787 static void gfx_v11_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
788 uint32_t wave, uint32_t thread,
789 uint32_t start, uint32_t size,
794 start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
797 static void gfx_v11_0_select_me_pipe_q(struct amdgpu_device *adev,
798 u32 me, u32 pipe, u32 q, u32 vm)
800 soc21_grbm_select(adev, me, pipe, q, vm);
803 static const struct amdgpu_gfx_funcs gfx_v11_0_gfx_funcs = {
804 .get_gpu_clock_counter = &gfx_v11_0_get_gpu_clock_counter,
805 .select_se_sh = &gfx_v11_0_select_se_sh,
806 .read_wave_data = &gfx_v11_0_read_wave_data,
807 .read_wave_sgprs = &gfx_v11_0_read_wave_sgprs,
808 .read_wave_vgprs = &gfx_v11_0_read_wave_vgprs,
809 .select_me_pipe_q = &gfx_v11_0_select_me_pipe_q,
810 .update_perfmon_mgcg = &gfx_v11_0_update_perf_clk,
813 static int gfx_v11_0_gpu_early_init(struct amdgpu_device *adev)
816 switch (adev->ip_versions[GC_HWIP][0]) {
817 case IP_VERSION(11, 0, 0):
818 case IP_VERSION(11, 0, 2):
819 adev->gfx.config.max_hw_contexts = 8;
820 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
821 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
822 adev->gfx.config.sc_hiz_tile_fifo_size = 0;
823 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
825 case IP_VERSION(11, 0, 3):
826 adev->gfx.ras = &gfx_v11_0_3_ras;
827 adev->gfx.config.max_hw_contexts = 8;
828 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
829 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
830 adev->gfx.config.sc_hiz_tile_fifo_size = 0;
831 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
833 case IP_VERSION(11, 0, 1):
834 case IP_VERSION(11, 0, 4):
835 adev->gfx.config.max_hw_contexts = 8;
836 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
837 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
838 adev->gfx.config.sc_hiz_tile_fifo_size = 0x80;
839 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x300;
849 static int gfx_v11_0_gfx_ring_init(struct amdgpu_device *adev, int ring_id,
850 int me, int pipe, int queue)
853 struct amdgpu_ring *ring;
854 unsigned int irq_type;
856 ring = &adev->gfx.gfx_ring[ring_id];
862 ring->ring_obj = NULL;
863 ring->use_doorbell = true;
866 ring->doorbell_index = adev->doorbell_index.gfx_ring0 << 1;
868 ring->doorbell_index = adev->doorbell_index.gfx_ring1 << 1;
869 ring->vm_hub = AMDGPU_GFXHUB_0;
870 sprintf(ring->name, "gfx_%d.%d.%d", ring->me, ring->pipe, ring->queue);
872 irq_type = AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP + ring->pipe;
873 r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq, irq_type,
874 AMDGPU_RING_PRIO_DEFAULT, NULL);
880 static int gfx_v11_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
881 int mec, int pipe, int queue)
885 struct amdgpu_ring *ring;
886 unsigned int hw_prio;
888 ring = &adev->gfx.compute_ring[ring_id];
895 ring->ring_obj = NULL;
896 ring->use_doorbell = true;
897 ring->doorbell_index = (adev->doorbell_index.mec_ring0 + ring_id) << 1;
898 ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
899 + (ring_id * GFX11_MEC_HPD_SIZE);
900 ring->vm_hub = AMDGPU_GFXHUB_0;
901 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
903 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
904 + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
906 hw_prio = amdgpu_gfx_is_high_priority_compute_queue(adev, ring) ?
907 AMDGPU_GFX_PIPE_PRIO_HIGH : AMDGPU_GFX_PIPE_PRIO_NORMAL;
908 /* type-2 packets are deprecated on MEC, use type-3 instead */
909 r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq, irq_type,
918 SOC21_FIRMWARE_ID id;
921 } rlc_autoload_info[SOC21_FIRMWARE_ID_MAX];
923 static void gfx_v11_0_parse_rlc_toc(struct amdgpu_device *adev, void *rlc_toc)
925 RLC_TABLE_OF_CONTENT *ucode = rlc_toc;
927 while (ucode && (ucode->id > SOC21_FIRMWARE_ID_INVALID) &&
928 (ucode->id < SOC21_FIRMWARE_ID_MAX)) {
929 rlc_autoload_info[ucode->id].id = ucode->id;
930 rlc_autoload_info[ucode->id].offset = ucode->offset * 4;
931 rlc_autoload_info[ucode->id].size = ucode->size * 4;
937 static uint32_t gfx_v11_0_calc_toc_total_size(struct amdgpu_device *adev)
939 uint32_t total_size = 0;
940 SOC21_FIRMWARE_ID id;
942 gfx_v11_0_parse_rlc_toc(adev, adev->psp.toc.start_addr);
944 for (id = SOC21_FIRMWARE_ID_RLC_G_UCODE; id < SOC21_FIRMWARE_ID_MAX; id++)
945 total_size += rlc_autoload_info[id].size;
947 /* In case the offset in rlc toc ucode is aligned */
948 if (total_size < rlc_autoload_info[SOC21_FIRMWARE_ID_MAX-1].offset)
949 total_size = rlc_autoload_info[SOC21_FIRMWARE_ID_MAX-1].offset +
950 rlc_autoload_info[SOC21_FIRMWARE_ID_MAX-1].size;
955 static int gfx_v11_0_rlc_autoload_buffer_init(struct amdgpu_device *adev)
960 total_size = gfx_v11_0_calc_toc_total_size(adev);
962 r = amdgpu_bo_create_reserved(adev, total_size, 64 * 1024,
963 AMDGPU_GEM_DOMAIN_VRAM |
964 AMDGPU_GEM_DOMAIN_GTT,
965 &adev->gfx.rlc.rlc_autoload_bo,
966 &adev->gfx.rlc.rlc_autoload_gpu_addr,
967 (void **)&adev->gfx.rlc.rlc_autoload_ptr);
970 dev_err(adev->dev, "(%d) failed to create fw autoload bo\n", r);
977 static void gfx_v11_0_rlc_backdoor_autoload_copy_ucode(struct amdgpu_device *adev,
978 SOC21_FIRMWARE_ID id,
981 uint32_t *fw_autoload_mask)
984 uint32_t toc_fw_size;
985 char *ptr = adev->gfx.rlc.rlc_autoload_ptr;
987 if (id <= SOC21_FIRMWARE_ID_INVALID || id >= SOC21_FIRMWARE_ID_MAX)
990 toc_offset = rlc_autoload_info[id].offset;
991 toc_fw_size = rlc_autoload_info[id].size;
994 fw_size = toc_fw_size;
996 if (fw_size > toc_fw_size)
997 fw_size = toc_fw_size;
999 memcpy(ptr + toc_offset, fw_data, fw_size);
1001 if (fw_size < toc_fw_size)
1002 memset(ptr + toc_offset + fw_size, 0, toc_fw_size - fw_size);
1004 if ((id != SOC21_FIRMWARE_ID_RS64_PFP) && (id != SOC21_FIRMWARE_ID_RS64_ME))
1005 *(uint64_t *)fw_autoload_mask |= 1ULL << id;
1008 static void gfx_v11_0_rlc_backdoor_autoload_copy_toc_ucode(struct amdgpu_device *adev,
1009 uint32_t *fw_autoload_mask)
1015 *(uint64_t *)fw_autoload_mask |= 0x1;
1017 DRM_DEBUG("rlc autoload enabled fw: 0x%llx\n", *(uint64_t *)fw_autoload_mask);
1019 data = adev->psp.toc.start_addr;
1020 size = rlc_autoload_info[SOC21_FIRMWARE_ID_RLC_TOC].size;
1022 toc_ptr = (uint64_t *)data + size / 8 - 1;
1023 *toc_ptr = *(uint64_t *)fw_autoload_mask;
1025 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RLC_TOC,
1026 data, size, fw_autoload_mask);
1029 static void gfx_v11_0_rlc_backdoor_autoload_copy_gfx_ucode(struct amdgpu_device *adev,
1030 uint32_t *fw_autoload_mask)
1032 const __le32 *fw_data;
1034 const struct gfx_firmware_header_v1_0 *cp_hdr;
1035 const struct gfx_firmware_header_v2_0 *cpv2_hdr;
1036 const struct rlc_firmware_header_v2_0 *rlc_hdr;
1037 const struct rlc_firmware_header_v2_2 *rlcv22_hdr;
1038 uint16_t version_major, version_minor;
1040 if (adev->gfx.rs64_enable) {
1042 cpv2_hdr = (const struct gfx_firmware_header_v2_0 *)
1043 adev->gfx.pfp_fw->data;
1045 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
1046 le32_to_cpu(cpv2_hdr->ucode_offset_bytes));
1047 fw_size = le32_to_cpu(cpv2_hdr->ucode_size_bytes);
1048 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_PFP,
1049 fw_data, fw_size, fw_autoload_mask);
1051 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
1052 le32_to_cpu(cpv2_hdr->data_offset_bytes));
1053 fw_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
1054 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_PFP_P0_STACK,
1055 fw_data, fw_size, fw_autoload_mask);
1056 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_PFP_P1_STACK,
1057 fw_data, fw_size, fw_autoload_mask);
1059 cpv2_hdr = (const struct gfx_firmware_header_v2_0 *)
1060 adev->gfx.me_fw->data;
1062 fw_data = (const __le32 *)(adev->gfx.me_fw->data +
1063 le32_to_cpu(cpv2_hdr->ucode_offset_bytes));
1064 fw_size = le32_to_cpu(cpv2_hdr->ucode_size_bytes);
1065 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_ME,
1066 fw_data, fw_size, fw_autoload_mask);
1068 fw_data = (const __le32 *)(adev->gfx.me_fw->data +
1069 le32_to_cpu(cpv2_hdr->data_offset_bytes));
1070 fw_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
1071 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_ME_P0_STACK,
1072 fw_data, fw_size, fw_autoload_mask);
1073 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_ME_P1_STACK,
1074 fw_data, fw_size, fw_autoload_mask);
1076 cpv2_hdr = (const struct gfx_firmware_header_v2_0 *)
1077 adev->gfx.mec_fw->data;
1079 fw_data = (const __le32 *) (adev->gfx.mec_fw->data +
1080 le32_to_cpu(cpv2_hdr->ucode_offset_bytes));
1081 fw_size = le32_to_cpu(cpv2_hdr->ucode_size_bytes);
1082 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_MEC,
1083 fw_data, fw_size, fw_autoload_mask);
1085 fw_data = (const __le32 *) (adev->gfx.mec_fw->data +
1086 le32_to_cpu(cpv2_hdr->data_offset_bytes));
1087 fw_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
1088 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_MEC_P0_STACK,
1089 fw_data, fw_size, fw_autoload_mask);
1090 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_MEC_P1_STACK,
1091 fw_data, fw_size, fw_autoload_mask);
1092 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_MEC_P2_STACK,
1093 fw_data, fw_size, fw_autoload_mask);
1094 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RS64_MEC_P3_STACK,
1095 fw_data, fw_size, fw_autoload_mask);
1098 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1099 adev->gfx.pfp_fw->data;
1100 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
1101 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
1102 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
1103 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_CP_PFP,
1104 fw_data, fw_size, fw_autoload_mask);
1107 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1108 adev->gfx.me_fw->data;
1109 fw_data = (const __le32 *)(adev->gfx.me_fw->data +
1110 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
1111 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
1112 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_CP_ME,
1113 fw_data, fw_size, fw_autoload_mask);
1116 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1117 adev->gfx.mec_fw->data;
1118 fw_data = (const __le32 *) (adev->gfx.mec_fw->data +
1119 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes));
1120 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) -
1121 cp_hdr->jt_size * 4;
1122 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_CP_MEC,
1123 fw_data, fw_size, fw_autoload_mask);
1127 rlc_hdr = (const struct rlc_firmware_header_v2_0 *)
1128 adev->gfx.rlc_fw->data;
1129 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1130 le32_to_cpu(rlc_hdr->header.ucode_array_offset_bytes));
1131 fw_size = le32_to_cpu(rlc_hdr->header.ucode_size_bytes);
1132 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RLC_G_UCODE,
1133 fw_data, fw_size, fw_autoload_mask);
1135 version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
1136 version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
1137 if (version_major == 2) {
1138 if (version_minor >= 2) {
1139 rlcv22_hdr = (const struct rlc_firmware_header_v2_2 *)adev->gfx.rlc_fw->data;
1141 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1142 le32_to_cpu(rlcv22_hdr->rlc_iram_ucode_offset_bytes));
1143 fw_size = le32_to_cpu(rlcv22_hdr->rlc_iram_ucode_size_bytes);
1144 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RLX6_UCODE,
1145 fw_data, fw_size, fw_autoload_mask);
1147 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1148 le32_to_cpu(rlcv22_hdr->rlc_dram_ucode_offset_bytes));
1149 fw_size = le32_to_cpu(rlcv22_hdr->rlc_dram_ucode_size_bytes);
1150 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev, SOC21_FIRMWARE_ID_RLX6_DRAM_BOOT,
1151 fw_data, fw_size, fw_autoload_mask);
1156 static void gfx_v11_0_rlc_backdoor_autoload_copy_sdma_ucode(struct amdgpu_device *adev,
1157 uint32_t *fw_autoload_mask)
1159 const __le32 *fw_data;
1161 const struct sdma_firmware_header_v2_0 *sdma_hdr;
1163 sdma_hdr = (const struct sdma_firmware_header_v2_0 *)
1164 adev->sdma.instance[0].fw->data;
1165 fw_data = (const __le32 *) (adev->sdma.instance[0].fw->data +
1166 le32_to_cpu(sdma_hdr->header.ucode_array_offset_bytes));
1167 fw_size = le32_to_cpu(sdma_hdr->ctx_ucode_size_bytes);
1169 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev,
1170 SOC21_FIRMWARE_ID_SDMA_UCODE_TH0, fw_data, fw_size, fw_autoload_mask);
1172 fw_data = (const __le32 *) (adev->sdma.instance[0].fw->data +
1173 le32_to_cpu(sdma_hdr->ctl_ucode_offset));
1174 fw_size = le32_to_cpu(sdma_hdr->ctl_ucode_size_bytes);
1176 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev,
1177 SOC21_FIRMWARE_ID_SDMA_UCODE_TH1, fw_data, fw_size, fw_autoload_mask);
1180 static void gfx_v11_0_rlc_backdoor_autoload_copy_mes_ucode(struct amdgpu_device *adev,
1181 uint32_t *fw_autoload_mask)
1183 const __le32 *fw_data;
1185 const struct mes_firmware_header_v1_0 *mes_hdr;
1186 int pipe, ucode_id, data_id;
1188 for (pipe = 0; pipe < 2; pipe++) {
1190 ucode_id = SOC21_FIRMWARE_ID_RS64_MES_P0;
1191 data_id = SOC21_FIRMWARE_ID_RS64_MES_P0_STACK;
1193 ucode_id = SOC21_FIRMWARE_ID_RS64_MES_P1;
1194 data_id = SOC21_FIRMWARE_ID_RS64_MES_P1_STACK;
1197 mes_hdr = (const struct mes_firmware_header_v1_0 *)
1198 adev->mes.fw[pipe]->data;
1200 fw_data = (const __le32 *)(adev->mes.fw[pipe]->data +
1201 le32_to_cpu(mes_hdr->mes_ucode_offset_bytes));
1202 fw_size = le32_to_cpu(mes_hdr->mes_ucode_size_bytes);
1204 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev,
1205 ucode_id, fw_data, fw_size, fw_autoload_mask);
1207 fw_data = (const __le32 *)(adev->mes.fw[pipe]->data +
1208 le32_to_cpu(mes_hdr->mes_ucode_data_offset_bytes));
1209 fw_size = le32_to_cpu(mes_hdr->mes_ucode_data_size_bytes);
1211 gfx_v11_0_rlc_backdoor_autoload_copy_ucode(adev,
1212 data_id, fw_data, fw_size, fw_autoload_mask);
1216 static int gfx_v11_0_rlc_backdoor_autoload_enable(struct amdgpu_device *adev)
1218 uint32_t rlc_g_offset, rlc_g_size;
1220 uint32_t autoload_fw_id[2];
1222 memset(autoload_fw_id, 0, sizeof(uint32_t) * 2);
1224 /* RLC autoload sequence 2: copy ucode */
1225 gfx_v11_0_rlc_backdoor_autoload_copy_sdma_ucode(adev, autoload_fw_id);
1226 gfx_v11_0_rlc_backdoor_autoload_copy_gfx_ucode(adev, autoload_fw_id);
1227 gfx_v11_0_rlc_backdoor_autoload_copy_mes_ucode(adev, autoload_fw_id);
1228 gfx_v11_0_rlc_backdoor_autoload_copy_toc_ucode(adev, autoload_fw_id);
1230 rlc_g_offset = rlc_autoload_info[SOC21_FIRMWARE_ID_RLC_G_UCODE].offset;
1231 rlc_g_size = rlc_autoload_info[SOC21_FIRMWARE_ID_RLC_G_UCODE].size;
1232 gpu_addr = adev->gfx.rlc.rlc_autoload_gpu_addr + rlc_g_offset;
1234 WREG32_SOC15(GC, 0, regGFX_IMU_RLC_BOOTLOADER_ADDR_HI, upper_32_bits(gpu_addr));
1235 WREG32_SOC15(GC, 0, regGFX_IMU_RLC_BOOTLOADER_ADDR_LO, lower_32_bits(gpu_addr));
1237 WREG32_SOC15(GC, 0, regGFX_IMU_RLC_BOOTLOADER_SIZE, rlc_g_size);
1239 /* RLC autoload sequence 3: load IMU fw */
1240 if (adev->gfx.imu.funcs->load_microcode)
1241 adev->gfx.imu.funcs->load_microcode(adev);
1242 /* RLC autoload sequence 4 init IMU fw */
1243 if (adev->gfx.imu.funcs->setup_imu)
1244 adev->gfx.imu.funcs->setup_imu(adev);
1245 if (adev->gfx.imu.funcs->start_imu)
1246 adev->gfx.imu.funcs->start_imu(adev);
1248 /* RLC autoload sequence 5 disable gpa mode */
1249 gfx_v11_0_disable_gpa_mode(adev);
1254 static int gfx_v11_0_sw_init(void *handle)
1256 int i, j, k, r, ring_id = 0;
1257 struct amdgpu_kiq *kiq;
1258 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1260 adev->gfxhub.funcs->init(adev);
1262 switch (adev->ip_versions[GC_HWIP][0]) {
1263 case IP_VERSION(11, 0, 0):
1264 case IP_VERSION(11, 0, 2):
1265 case IP_VERSION(11, 0, 3):
1266 adev->gfx.me.num_me = 1;
1267 adev->gfx.me.num_pipe_per_me = 1;
1268 adev->gfx.me.num_queue_per_pipe = 1;
1269 adev->gfx.mec.num_mec = 2;
1270 adev->gfx.mec.num_pipe_per_mec = 4;
1271 adev->gfx.mec.num_queue_per_pipe = 4;
1273 case IP_VERSION(11, 0, 1):
1274 case IP_VERSION(11, 0, 4):
1275 adev->gfx.me.num_me = 1;
1276 adev->gfx.me.num_pipe_per_me = 1;
1277 adev->gfx.me.num_queue_per_pipe = 1;
1278 adev->gfx.mec.num_mec = 1;
1279 adev->gfx.mec.num_pipe_per_mec = 4;
1280 adev->gfx.mec.num_queue_per_pipe = 4;
1283 adev->gfx.me.num_me = 1;
1284 adev->gfx.me.num_pipe_per_me = 1;
1285 adev->gfx.me.num_queue_per_pipe = 1;
1286 adev->gfx.mec.num_mec = 1;
1287 adev->gfx.mec.num_pipe_per_mec = 4;
1288 adev->gfx.mec.num_queue_per_pipe = 8;
1292 /* Enable CG flag in one VF mode for enabling RLC safe mode enter/exit */
1293 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 3) &&
1294 amdgpu_sriov_is_pp_one_vf(adev))
1295 adev->cg_flags = AMD_CG_SUPPORT_GFX_CGCG;
1298 r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
1299 GFX_11_0_0__SRCID__CP_EOP_INTERRUPT,
1300 &adev->gfx.eop_irq);
1304 /* Privileged reg */
1305 r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
1306 GFX_11_0_0__SRCID__CP_PRIV_REG_FAULT,
1307 &adev->gfx.priv_reg_irq);
1311 /* Privileged inst */
1312 r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
1313 GFX_11_0_0__SRCID__CP_PRIV_INSTR_FAULT,
1314 &adev->gfx.priv_inst_irq);
1319 r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
1320 GFX_11_0_0__SRCID__RLC_GC_FED_INTERRUPT,
1321 &adev->gfx.rlc_gc_fed_irq);
1325 adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
1327 if (adev->gfx.imu.funcs) {
1328 if (adev->gfx.imu.funcs->init_microcode) {
1329 r = adev->gfx.imu.funcs->init_microcode(adev);
1331 DRM_ERROR("Failed to load imu firmware!\n");
1335 gfx_v11_0_me_init(adev);
1337 r = gfx_v11_0_rlc_init(adev);
1339 DRM_ERROR("Failed to init rlc BOs!\n");
1343 r = gfx_v11_0_mec_init(adev);
1345 DRM_ERROR("Failed to init MEC BOs!\n");
1349 /* set up the gfx ring */
1350 for (i = 0; i < adev->gfx.me.num_me; i++) {
1351 for (j = 0; j < adev->gfx.me.num_queue_per_pipe; j++) {
1352 for (k = 0; k < adev->gfx.me.num_pipe_per_me; k++) {
1353 if (!amdgpu_gfx_is_me_queue_enabled(adev, i, k, j))
1356 r = gfx_v11_0_gfx_ring_init(adev, ring_id,
1366 /* set up the compute queues - allocate horizontally across pipes */
1367 for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
1368 for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
1369 for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
1370 if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k,
1374 r = gfx_v11_0_compute_ring_init(adev, ring_id,
1384 if (!adev->enable_mes_kiq) {
1385 r = amdgpu_gfx_kiq_init(adev, GFX11_MEC_HPD_SIZE);
1387 DRM_ERROR("Failed to init KIQ BOs!\n");
1391 kiq = &adev->gfx.kiq;
1392 r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
1397 r = amdgpu_gfx_mqd_sw_init(adev, sizeof(struct v11_compute_mqd));
1401 /* allocate visible FB for rlc auto-loading fw */
1402 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
1403 r = gfx_v11_0_rlc_autoload_buffer_init(adev);
1408 r = gfx_v11_0_gpu_early_init(adev);
1412 if (amdgpu_gfx_ras_sw_init(adev)) {
1413 dev_err(adev->dev, "Failed to initialize gfx ras block!\n");
1420 static void gfx_v11_0_pfp_fini(struct amdgpu_device *adev)
1422 amdgpu_bo_free_kernel(&adev->gfx.pfp.pfp_fw_obj,
1423 &adev->gfx.pfp.pfp_fw_gpu_addr,
1424 (void **)&adev->gfx.pfp.pfp_fw_ptr);
1426 amdgpu_bo_free_kernel(&adev->gfx.pfp.pfp_fw_data_obj,
1427 &adev->gfx.pfp.pfp_fw_data_gpu_addr,
1428 (void **)&adev->gfx.pfp.pfp_fw_data_ptr);
1431 static void gfx_v11_0_me_fini(struct amdgpu_device *adev)
1433 amdgpu_bo_free_kernel(&adev->gfx.me.me_fw_obj,
1434 &adev->gfx.me.me_fw_gpu_addr,
1435 (void **)&adev->gfx.me.me_fw_ptr);
1437 amdgpu_bo_free_kernel(&adev->gfx.me.me_fw_data_obj,
1438 &adev->gfx.me.me_fw_data_gpu_addr,
1439 (void **)&adev->gfx.me.me_fw_data_ptr);
1442 static void gfx_v11_0_rlc_autoload_buffer_fini(struct amdgpu_device *adev)
1444 amdgpu_bo_free_kernel(&adev->gfx.rlc.rlc_autoload_bo,
1445 &adev->gfx.rlc.rlc_autoload_gpu_addr,
1446 (void **)&adev->gfx.rlc.rlc_autoload_ptr);
1449 static int gfx_v11_0_sw_fini(void *handle)
1452 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1454 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
1455 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
1456 for (i = 0; i < adev->gfx.num_compute_rings; i++)
1457 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
1459 amdgpu_gfx_mqd_sw_fini(adev);
1461 if (!adev->enable_mes_kiq) {
1462 amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring);
1463 amdgpu_gfx_kiq_fini(adev);
1466 gfx_v11_0_pfp_fini(adev);
1467 gfx_v11_0_me_fini(adev);
1468 gfx_v11_0_rlc_fini(adev);
1469 gfx_v11_0_mec_fini(adev);
1471 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO)
1472 gfx_v11_0_rlc_autoload_buffer_fini(adev);
1474 gfx_v11_0_free_microcode(adev);
1479 static void gfx_v11_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
1480 u32 sh_num, u32 instance)
1484 if (instance == 0xffffffff)
1485 data = REG_SET_FIELD(0, GRBM_GFX_INDEX,
1486 INSTANCE_BROADCAST_WRITES, 1);
1488 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX,
1491 if (se_num == 0xffffffff)
1492 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES,
1495 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
1497 if (sh_num == 0xffffffff)
1498 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_BROADCAST_WRITES,
1501 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_INDEX, sh_num);
1503 WREG32_SOC15(GC, 0, regGRBM_GFX_INDEX, data);
1506 static u32 gfx_v11_0_get_sa_active_bitmap(struct amdgpu_device *adev)
1508 u32 gc_disabled_sa_mask, gc_user_disabled_sa_mask, sa_mask;
1510 gc_disabled_sa_mask = RREG32_SOC15(GC, 0, regCC_GC_SA_UNIT_DISABLE);
1511 gc_disabled_sa_mask = REG_GET_FIELD(gc_disabled_sa_mask,
1512 CC_GC_SA_UNIT_DISABLE,
1514 gc_user_disabled_sa_mask = RREG32_SOC15(GC, 0, regGC_USER_SA_UNIT_DISABLE);
1515 gc_user_disabled_sa_mask = REG_GET_FIELD(gc_user_disabled_sa_mask,
1516 GC_USER_SA_UNIT_DISABLE,
1518 sa_mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_sh_per_se *
1519 adev->gfx.config.max_shader_engines);
1521 return sa_mask & (~(gc_disabled_sa_mask | gc_user_disabled_sa_mask));
1524 static u32 gfx_v11_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1526 u32 gc_disabled_rb_mask, gc_user_disabled_rb_mask;
1529 gc_disabled_rb_mask = RREG32_SOC15(GC, 0, regCC_RB_BACKEND_DISABLE);
1530 gc_disabled_rb_mask = REG_GET_FIELD(gc_disabled_rb_mask,
1531 CC_RB_BACKEND_DISABLE,
1533 gc_user_disabled_rb_mask = RREG32_SOC15(GC, 0, regGC_USER_RB_BACKEND_DISABLE);
1534 gc_user_disabled_rb_mask = REG_GET_FIELD(gc_user_disabled_rb_mask,
1535 GC_USER_RB_BACKEND_DISABLE,
1537 rb_mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se *
1538 adev->gfx.config.max_shader_engines);
1540 return rb_mask & (~(gc_disabled_rb_mask | gc_user_disabled_rb_mask));
1543 static void gfx_v11_0_setup_rb(struct amdgpu_device *adev)
1545 u32 rb_bitmap_width_per_sa;
1547 u32 active_sa_bitmap;
1548 u32 global_active_rb_bitmap;
1549 u32 active_rb_bitmap = 0;
1552 /* query sa bitmap from SA_UNIT_DISABLE registers */
1553 active_sa_bitmap = gfx_v11_0_get_sa_active_bitmap(adev);
1554 /* query rb bitmap from RB_BACKEND_DISABLE registers */
1555 global_active_rb_bitmap = gfx_v11_0_get_rb_active_bitmap(adev);
1557 /* generate active rb bitmap according to active sa bitmap */
1558 max_sa = adev->gfx.config.max_shader_engines *
1559 adev->gfx.config.max_sh_per_se;
1560 rb_bitmap_width_per_sa = adev->gfx.config.max_backends_per_se /
1561 adev->gfx.config.max_sh_per_se;
1562 for (i = 0; i < max_sa; i++) {
1563 if (active_sa_bitmap & (1 << i))
1564 active_rb_bitmap |= (0x3 << (i * rb_bitmap_width_per_sa));
1567 active_rb_bitmap |= global_active_rb_bitmap;
1568 adev->gfx.config.backend_enable_mask = active_rb_bitmap;
1569 adev->gfx.config.num_rbs = hweight32(active_rb_bitmap);
1572 #define DEFAULT_SH_MEM_BASES (0x6000)
1573 #define LDS_APP_BASE 0x1
1574 #define SCRATCH_APP_BASE 0x2
1576 static void gfx_v11_0_init_compute_vmid(struct amdgpu_device *adev)
1579 uint32_t sh_mem_bases;
1583 * Configure apertures:
1584 * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
1585 * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
1586 * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
1588 sh_mem_bases = (LDS_APP_BASE << SH_MEM_BASES__SHARED_BASE__SHIFT) |
1591 mutex_lock(&adev->srbm_mutex);
1592 for (i = adev->vm_manager.first_kfd_vmid; i < AMDGPU_NUM_VMID; i++) {
1593 soc21_grbm_select(adev, 0, 0, 0, i);
1594 /* CP and shaders */
1595 WREG32_SOC15(GC, 0, regSH_MEM_CONFIG, DEFAULT_SH_MEM_CONFIG);
1596 WREG32_SOC15(GC, 0, regSH_MEM_BASES, sh_mem_bases);
1598 /* Enable trap for each kfd vmid. */
1599 data = RREG32_SOC15(GC, 0, regSPI_GDBG_PER_VMID_CNTL);
1600 data = REG_SET_FIELD(data, SPI_GDBG_PER_VMID_CNTL, TRAP_EN, 1);
1602 soc21_grbm_select(adev, 0, 0, 0, 0);
1603 mutex_unlock(&adev->srbm_mutex);
1605 /* Initialize all compute VMIDs to have no GDS, GWS, or OA
1606 acccess. These should be enabled by FW for target VMIDs. */
1607 for (i = adev->vm_manager.first_kfd_vmid; i < AMDGPU_NUM_VMID; i++) {
1608 WREG32_SOC15_OFFSET(GC, 0, regGDS_VMID0_BASE, 2 * i, 0);
1609 WREG32_SOC15_OFFSET(GC, 0, regGDS_VMID0_SIZE, 2 * i, 0);
1610 WREG32_SOC15_OFFSET(GC, 0, regGDS_GWS_VMID0, i, 0);
1611 WREG32_SOC15_OFFSET(GC, 0, regGDS_OA_VMID0, i, 0);
1615 static void gfx_v11_0_init_gds_vmid(struct amdgpu_device *adev)
1620 * Initialize all compute and user-gfx VMIDs to have no GDS, GWS, or OA
1621 * access. Compute VMIDs should be enabled by FW for target VMIDs,
1622 * the driver can enable them for graphics. VMID0 should maintain
1623 * access so that HWS firmware can save/restore entries.
1625 for (vmid = 1; vmid < 16; vmid++) {
1626 WREG32_SOC15_OFFSET(GC, 0, regGDS_VMID0_BASE, 2 * vmid, 0);
1627 WREG32_SOC15_OFFSET(GC, 0, regGDS_VMID0_SIZE, 2 * vmid, 0);
1628 WREG32_SOC15_OFFSET(GC, 0, regGDS_GWS_VMID0, vmid, 0);
1629 WREG32_SOC15_OFFSET(GC, 0, regGDS_OA_VMID0, vmid, 0);
1633 static void gfx_v11_0_tcp_harvest(struct amdgpu_device *adev)
1635 /* TODO: harvest feature to be added later. */
1638 static void gfx_v11_0_get_tcc_info(struct amdgpu_device *adev)
1640 /* TCCs are global (not instanced). */
1641 uint32_t tcc_disable = RREG32_SOC15(GC, 0, regCGTS_TCC_DISABLE) |
1642 RREG32_SOC15(GC, 0, regCGTS_USER_TCC_DISABLE);
1644 adev->gfx.config.tcc_disabled_mask =
1645 REG_GET_FIELD(tcc_disable, CGTS_TCC_DISABLE, TCC_DISABLE) |
1646 (REG_GET_FIELD(tcc_disable, CGTS_TCC_DISABLE, HI_TCC_DISABLE) << 16);
1649 static void gfx_v11_0_constants_init(struct amdgpu_device *adev)
1654 if (!amdgpu_sriov_vf(adev))
1655 WREG32_FIELD15_PREREG(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
1657 gfx_v11_0_setup_rb(adev);
1658 gfx_v11_0_get_cu_info(adev, &adev->gfx.cu_info);
1659 gfx_v11_0_get_tcc_info(adev);
1660 adev->gfx.config.pa_sc_tile_steering_override = 0;
1662 /* Set whether texture coordinate truncation is conformant. */
1663 tmp = RREG32_SOC15(GC, 0, regTA_CNTL2);
1664 adev->gfx.config.ta_cntl2_truncate_coord_mode =
1665 REG_GET_FIELD(tmp, TA_CNTL2, TRUNCATE_COORD_MODE);
1667 /* XXX SH_MEM regs */
1668 /* where to put LDS, scratch, GPUVM in FSA64 space */
1669 mutex_lock(&adev->srbm_mutex);
1670 for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB_0].num_ids; i++) {
1671 soc21_grbm_select(adev, 0, 0, 0, i);
1672 /* CP and shaders */
1673 WREG32_SOC15(GC, 0, regSH_MEM_CONFIG, DEFAULT_SH_MEM_CONFIG);
1675 tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
1676 (adev->gmc.private_aperture_start >> 48));
1677 tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
1678 (adev->gmc.shared_aperture_start >> 48));
1679 WREG32_SOC15(GC, 0, regSH_MEM_BASES, tmp);
1682 soc21_grbm_select(adev, 0, 0, 0, 0);
1684 mutex_unlock(&adev->srbm_mutex);
1686 gfx_v11_0_init_compute_vmid(adev);
1687 gfx_v11_0_init_gds_vmid(adev);
1690 static void gfx_v11_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
1695 if (amdgpu_sriov_vf(adev))
1698 tmp = RREG32_SOC15(GC, 0, regCP_INT_CNTL_RING0);
1700 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE,
1702 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE,
1704 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE,
1706 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE,
1709 WREG32_SOC15(GC, 0, regCP_INT_CNTL_RING0, tmp);
1712 static int gfx_v11_0_init_csb(struct amdgpu_device *adev)
1714 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr);
1716 WREG32_SOC15(GC, 0, regRLC_CSIB_ADDR_HI,
1717 adev->gfx.rlc.clear_state_gpu_addr >> 32);
1718 WREG32_SOC15(GC, 0, regRLC_CSIB_ADDR_LO,
1719 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
1720 WREG32_SOC15(GC, 0, regRLC_CSIB_LENGTH, adev->gfx.rlc.clear_state_size);
1725 static void gfx_v11_0_rlc_stop(struct amdgpu_device *adev)
1727 u32 tmp = RREG32_SOC15(GC, 0, regRLC_CNTL);
1729 tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
1730 WREG32_SOC15(GC, 0, regRLC_CNTL, tmp);
1733 static void gfx_v11_0_rlc_reset(struct amdgpu_device *adev)
1735 WREG32_FIELD15_PREREG(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
1737 WREG32_FIELD15_PREREG(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
1741 static void gfx_v11_0_rlc_smu_handshake_cntl(struct amdgpu_device *adev,
1744 uint32_t rlc_pg_cntl;
1746 rlc_pg_cntl = RREG32_SOC15(GC, 0, regRLC_PG_CNTL);
1749 /* RLC_PG_CNTL[23] = 0 (default)
1750 * RLC will wait for handshake acks with SMU
1751 * GFXOFF will be enabled
1752 * RLC_PG_CNTL[23] = 1
1753 * RLC will not issue any message to SMU
1754 * hence no handshake between SMU & RLC
1755 * GFXOFF will be disabled
1757 rlc_pg_cntl |= RLC_PG_CNTL__SMU_HANDSHAKE_DISABLE_MASK;
1759 rlc_pg_cntl &= ~RLC_PG_CNTL__SMU_HANDSHAKE_DISABLE_MASK;
1760 WREG32_SOC15(GC, 0, regRLC_PG_CNTL, rlc_pg_cntl);
1763 static void gfx_v11_0_rlc_start(struct amdgpu_device *adev)
1765 /* TODO: enable rlc & smu handshake until smu
1766 * and gfxoff feature works as expected */
1767 if (!(amdgpu_pp_feature_mask & PP_GFXOFF_MASK))
1768 gfx_v11_0_rlc_smu_handshake_cntl(adev, false);
1770 WREG32_FIELD15_PREREG(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
1774 static void gfx_v11_0_rlc_enable_srm(struct amdgpu_device *adev)
1778 /* enable Save Restore Machine */
1779 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, regRLC_SRM_CNTL));
1780 tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
1781 tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
1782 WREG32(SOC15_REG_OFFSET(GC, 0, regRLC_SRM_CNTL), tmp);
1785 static void gfx_v11_0_load_rlcg_microcode(struct amdgpu_device *adev)
1787 const struct rlc_firmware_header_v2_0 *hdr;
1788 const __le32 *fw_data;
1789 unsigned i, fw_size;
1791 hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
1792 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1793 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1794 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
1796 WREG32_SOC15(GC, 0, regRLC_GPM_UCODE_ADDR,
1797 RLCG_UCODE_LOADING_START_ADDRESS);
1799 for (i = 0; i < fw_size; i++)
1800 WREG32_SOC15(GC, 0, regRLC_GPM_UCODE_DATA,
1801 le32_to_cpup(fw_data++));
1803 WREG32_SOC15(GC, 0, regRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
1806 static void gfx_v11_0_load_rlc_iram_dram_microcode(struct amdgpu_device *adev)
1808 const struct rlc_firmware_header_v2_2 *hdr;
1809 const __le32 *fw_data;
1810 unsigned i, fw_size;
1813 hdr = (const struct rlc_firmware_header_v2_2 *)adev->gfx.rlc_fw->data;
1815 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1816 le32_to_cpu(hdr->rlc_iram_ucode_offset_bytes));
1817 fw_size = le32_to_cpu(hdr->rlc_iram_ucode_size_bytes) / 4;
1819 WREG32_SOC15(GC, 0, regRLC_LX6_IRAM_ADDR, 0);
1821 for (i = 0; i < fw_size; i++) {
1822 if ((amdgpu_emu_mode == 1) && (i % 100 == 99))
1824 WREG32_SOC15(GC, 0, regRLC_LX6_IRAM_DATA,
1825 le32_to_cpup(fw_data++));
1828 WREG32_SOC15(GC, 0, regRLC_LX6_IRAM_ADDR, adev->gfx.rlc_fw_version);
1830 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1831 le32_to_cpu(hdr->rlc_dram_ucode_offset_bytes));
1832 fw_size = le32_to_cpu(hdr->rlc_dram_ucode_size_bytes) / 4;
1834 WREG32_SOC15(GC, 0, regRLC_LX6_DRAM_ADDR, 0);
1835 for (i = 0; i < fw_size; i++) {
1836 if ((amdgpu_emu_mode == 1) && (i % 100 == 99))
1838 WREG32_SOC15(GC, 0, regRLC_LX6_DRAM_DATA,
1839 le32_to_cpup(fw_data++));
1842 WREG32_SOC15(GC, 0, regRLC_LX6_IRAM_ADDR, adev->gfx.rlc_fw_version);
1844 tmp = RREG32_SOC15(GC, 0, regRLC_LX6_CNTL);
1845 tmp = REG_SET_FIELD(tmp, RLC_LX6_CNTL, PDEBUG_ENABLE, 1);
1846 tmp = REG_SET_FIELD(tmp, RLC_LX6_CNTL, BRESET, 0);
1847 WREG32_SOC15(GC, 0, regRLC_LX6_CNTL, tmp);
1850 static void gfx_v11_0_load_rlcp_rlcv_microcode(struct amdgpu_device *adev)
1852 const struct rlc_firmware_header_v2_3 *hdr;
1853 const __le32 *fw_data;
1854 unsigned i, fw_size;
1857 hdr = (const struct rlc_firmware_header_v2_3 *)adev->gfx.rlc_fw->data;
1859 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1860 le32_to_cpu(hdr->rlcp_ucode_offset_bytes));
1861 fw_size = le32_to_cpu(hdr->rlcp_ucode_size_bytes) / 4;
1863 WREG32_SOC15(GC, 0, regRLC_PACE_UCODE_ADDR, 0);
1865 for (i = 0; i < fw_size; i++) {
1866 if ((amdgpu_emu_mode == 1) && (i % 100 == 99))
1868 WREG32_SOC15(GC, 0, regRLC_PACE_UCODE_DATA,
1869 le32_to_cpup(fw_data++));
1872 WREG32_SOC15(GC, 0, regRLC_PACE_UCODE_ADDR, adev->gfx.rlc_fw_version);
1874 tmp = RREG32_SOC15(GC, 0, regRLC_GPM_THREAD_ENABLE);
1875 tmp = REG_SET_FIELD(tmp, RLC_GPM_THREAD_ENABLE, THREAD1_ENABLE, 1);
1876 WREG32_SOC15(GC, 0, regRLC_GPM_THREAD_ENABLE, tmp);
1878 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
1879 le32_to_cpu(hdr->rlcv_ucode_offset_bytes));
1880 fw_size = le32_to_cpu(hdr->rlcv_ucode_size_bytes) / 4;
1882 WREG32_SOC15(GC, 0, regRLC_GPU_IOV_UCODE_ADDR, 0);
1884 for (i = 0; i < fw_size; i++) {
1885 if ((amdgpu_emu_mode == 1) && (i % 100 == 99))
1887 WREG32_SOC15(GC, 0, regRLC_GPU_IOV_UCODE_DATA,
1888 le32_to_cpup(fw_data++));
1891 WREG32_SOC15(GC, 0, regRLC_GPU_IOV_UCODE_ADDR, adev->gfx.rlc_fw_version);
1893 tmp = RREG32_SOC15(GC, 0, regRLC_GPU_IOV_F32_CNTL);
1894 tmp = REG_SET_FIELD(tmp, RLC_GPU_IOV_F32_CNTL, ENABLE, 1);
1895 WREG32_SOC15(GC, 0, regRLC_GPU_IOV_F32_CNTL, tmp);
1898 static int gfx_v11_0_rlc_load_microcode(struct amdgpu_device *adev)
1900 const struct rlc_firmware_header_v2_0 *hdr;
1901 uint16_t version_major;
1902 uint16_t version_minor;
1904 if (!adev->gfx.rlc_fw)
1907 hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
1908 amdgpu_ucode_print_rlc_hdr(&hdr->header);
1910 version_major = le16_to_cpu(hdr->header.header_version_major);
1911 version_minor = le16_to_cpu(hdr->header.header_version_minor);
1913 if (version_major == 2) {
1914 gfx_v11_0_load_rlcg_microcode(adev);
1915 if (amdgpu_dpm == 1) {
1916 if (version_minor >= 2)
1917 gfx_v11_0_load_rlc_iram_dram_microcode(adev);
1918 if (version_minor == 3)
1919 gfx_v11_0_load_rlcp_rlcv_microcode(adev);
1928 static int gfx_v11_0_rlc_resume(struct amdgpu_device *adev)
1932 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
1933 gfx_v11_0_init_csb(adev);
1935 if (!amdgpu_sriov_vf(adev)) /* enable RLC SRM */
1936 gfx_v11_0_rlc_enable_srm(adev);
1938 if (amdgpu_sriov_vf(adev)) {
1939 gfx_v11_0_init_csb(adev);
1943 adev->gfx.rlc.funcs->stop(adev);
1946 WREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL, 0);
1949 WREG32_SOC15(GC, 0, regRLC_PG_CNTL, 0);
1951 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
1952 /* legacy rlc firmware loading */
1953 r = gfx_v11_0_rlc_load_microcode(adev);
1958 gfx_v11_0_init_csb(adev);
1960 adev->gfx.rlc.funcs->start(adev);
1965 static int gfx_v11_0_config_me_cache(struct amdgpu_device *adev, uint64_t addr)
1967 uint32_t usec_timeout = 50000; /* wait for 50ms */
1971 /* Trigger an invalidation of the L1 instruction caches */
1972 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
1973 tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, INVALIDATE_CACHE, 1);
1974 WREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL, tmp);
1976 /* Wait for invalidation complete */
1977 for (i = 0; i < usec_timeout; i++) {
1978 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
1979 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
1980 INVALIDATE_CACHE_COMPLETE))
1985 if (i >= usec_timeout) {
1986 dev_err(adev->dev, "failed to invalidate instruction cache\n");
1990 if (amdgpu_emu_mode == 1)
1991 adev->hdp.funcs->flush_hdp(adev, NULL);
1993 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_BASE_CNTL);
1994 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, VMID, 0);
1995 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, CACHE_POLICY, 0);
1996 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, EXE_DISABLE, 0);
1997 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
1998 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_CNTL, tmp);
2000 /* Program me ucode address into intruction cache address register */
2001 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_LO,
2002 lower_32_bits(addr) & 0xFFFFF000);
2003 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_HI,
2004 upper_32_bits(addr));
2009 static int gfx_v11_0_config_pfp_cache(struct amdgpu_device *adev, uint64_t addr)
2011 uint32_t usec_timeout = 50000; /* wait for 50ms */
2015 /* Trigger an invalidation of the L1 instruction caches */
2016 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2017 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, INVALIDATE_CACHE, 1);
2018 WREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL, tmp);
2020 /* Wait for invalidation complete */
2021 for (i = 0; i < usec_timeout; i++) {
2022 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2023 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
2024 INVALIDATE_CACHE_COMPLETE))
2029 if (i >= usec_timeout) {
2030 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2034 if (amdgpu_emu_mode == 1)
2035 adev->hdp.funcs->flush_hdp(adev, NULL);
2037 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_CNTL);
2038 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, VMID, 0);
2039 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, CACHE_POLICY, 0);
2040 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, EXE_DISABLE, 0);
2041 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
2042 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_CNTL, tmp);
2044 /* Program pfp ucode address into intruction cache address register */
2045 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_LO,
2046 lower_32_bits(addr) & 0xFFFFF000);
2047 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_HI,
2048 upper_32_bits(addr));
2053 static int gfx_v11_0_config_mec_cache(struct amdgpu_device *adev, uint64_t addr)
2055 uint32_t usec_timeout = 50000; /* wait for 50ms */
2059 /* Trigger an invalidation of the L1 instruction caches */
2060 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL);
2061 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1);
2063 WREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL, tmp);
2065 /* Wait for invalidation complete */
2066 for (i = 0; i < usec_timeout; i++) {
2067 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL);
2068 if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL,
2069 INVALIDATE_CACHE_COMPLETE))
2074 if (i >= usec_timeout) {
2075 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2079 if (amdgpu_emu_mode == 1)
2080 adev->hdp.funcs->flush_hdp(adev, NULL);
2082 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_CNTL);
2083 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
2084 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, EXE_DISABLE, 0);
2085 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, ADDRESS_CLAMP, 1);
2086 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_CNTL, tmp);
2088 /* Program mec1 ucode address into intruction cache address register */
2089 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_LO,
2090 lower_32_bits(addr) & 0xFFFFF000);
2091 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_HI,
2092 upper_32_bits(addr));
2097 static int gfx_v11_0_config_pfp_cache_rs64(struct amdgpu_device *adev, uint64_t addr, uint64_t addr2)
2099 uint32_t usec_timeout = 50000; /* wait for 50ms */
2101 unsigned i, pipe_id;
2102 const struct gfx_firmware_header_v2_0 *pfp_hdr;
2104 pfp_hdr = (const struct gfx_firmware_header_v2_0 *)
2105 adev->gfx.pfp_fw->data;
2107 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_LO,
2108 lower_32_bits(addr));
2109 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_HI,
2110 upper_32_bits(addr));
2112 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_CNTL);
2113 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, VMID, 0);
2114 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, CACHE_POLICY, 0);
2115 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, EXE_DISABLE, 0);
2116 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_CNTL, tmp);
2119 * Programming any of the CP_PFP_IC_BASE registers
2120 * forces invalidation of the ME L1 I$. Wait for the
2121 * invalidation complete
2123 for (i = 0; i < usec_timeout; i++) {
2124 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2125 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
2126 INVALIDATE_CACHE_COMPLETE))
2131 if (i >= usec_timeout) {
2132 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2136 /* Prime the L1 instruction caches */
2137 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2138 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, PRIME_ICACHE, 1);
2139 WREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL, tmp);
2140 /* Waiting for cache primed*/
2141 for (i = 0; i < usec_timeout; i++) {
2142 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2143 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
2149 if (i >= usec_timeout) {
2150 dev_err(adev->dev, "failed to prime instruction cache\n");
2154 mutex_lock(&adev->srbm_mutex);
2155 for (pipe_id = 0; pipe_id < adev->gfx.me.num_pipe_per_me; pipe_id++) {
2156 soc21_grbm_select(adev, 0, pipe_id, 0, 0);
2157 WREG32_SOC15(GC, 0, regCP_PFP_PRGRM_CNTR_START,
2158 (pfp_hdr->ucode_start_addr_hi << 30) |
2159 (pfp_hdr->ucode_start_addr_lo >> 2));
2160 WREG32_SOC15(GC, 0, regCP_PFP_PRGRM_CNTR_START_HI,
2161 pfp_hdr->ucode_start_addr_hi >> 2);
2164 * Program CP_ME_CNTL to reset given PIPE to take
2165 * effect of CP_PFP_PRGRM_CNTR_START.
2167 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2169 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2170 PFP_PIPE0_RESET, 1);
2172 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2173 PFP_PIPE1_RESET, 1);
2174 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2176 /* Clear pfp pipe0 reset bit. */
2178 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2179 PFP_PIPE0_RESET, 0);
2181 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2182 PFP_PIPE1_RESET, 0);
2183 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2185 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE0_LO,
2186 lower_32_bits(addr2));
2187 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE0_HI,
2188 upper_32_bits(addr2));
2190 soc21_grbm_select(adev, 0, 0, 0, 0);
2191 mutex_unlock(&adev->srbm_mutex);
2193 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL);
2194 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, VMID, 0);
2195 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, CACHE_POLICY, 0);
2196 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL, tmp);
2198 /* Invalidate the data caches */
2199 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
2200 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL, INVALIDATE_DCACHE, 1);
2201 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL, tmp);
2203 for (i = 0; i < usec_timeout; i++) {
2204 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
2205 if (1 == REG_GET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL,
2206 INVALIDATE_DCACHE_COMPLETE))
2211 if (i >= usec_timeout) {
2212 dev_err(adev->dev, "failed to invalidate RS64 data cache\n");
2219 static int gfx_v11_0_config_me_cache_rs64(struct amdgpu_device *adev, uint64_t addr, uint64_t addr2)
2221 uint32_t usec_timeout = 50000; /* wait for 50ms */
2223 unsigned i, pipe_id;
2224 const struct gfx_firmware_header_v2_0 *me_hdr;
2226 me_hdr = (const struct gfx_firmware_header_v2_0 *)
2227 adev->gfx.me_fw->data;
2229 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_LO,
2230 lower_32_bits(addr));
2231 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_HI,
2232 upper_32_bits(addr));
2234 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_BASE_CNTL);
2235 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, VMID, 0);
2236 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, CACHE_POLICY, 0);
2237 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, EXE_DISABLE, 0);
2238 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_CNTL, tmp);
2241 * Programming any of the CP_ME_IC_BASE registers
2242 * forces invalidation of the ME L1 I$. Wait for the
2243 * invalidation complete
2245 for (i = 0; i < usec_timeout; i++) {
2246 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
2247 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
2248 INVALIDATE_CACHE_COMPLETE))
2253 if (i >= usec_timeout) {
2254 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2258 /* Prime the instruction caches */
2259 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
2260 tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, PRIME_ICACHE, 1);
2261 WREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL, tmp);
2263 /* Waiting for instruction cache primed*/
2264 for (i = 0; i < usec_timeout; i++) {
2265 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
2266 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
2272 if (i >= usec_timeout) {
2273 dev_err(adev->dev, "failed to prime instruction cache\n");
2277 mutex_lock(&adev->srbm_mutex);
2278 for (pipe_id = 0; pipe_id < adev->gfx.me.num_pipe_per_me; pipe_id++) {
2279 soc21_grbm_select(adev, 0, pipe_id, 0, 0);
2280 WREG32_SOC15(GC, 0, regCP_ME_PRGRM_CNTR_START,
2281 (me_hdr->ucode_start_addr_hi << 30) |
2282 (me_hdr->ucode_start_addr_lo >> 2) );
2283 WREG32_SOC15(GC, 0, regCP_ME_PRGRM_CNTR_START_HI,
2284 me_hdr->ucode_start_addr_hi>>2);
2287 * Program CP_ME_CNTL to reset given PIPE to take
2288 * effect of CP_PFP_PRGRM_CNTR_START.
2290 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2292 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2295 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2297 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2299 /* Clear pfp pipe0 reset bit. */
2301 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2304 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2306 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2308 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE1_LO,
2309 lower_32_bits(addr2));
2310 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE1_HI,
2311 upper_32_bits(addr2));
2313 soc21_grbm_select(adev, 0, 0, 0, 0);
2314 mutex_unlock(&adev->srbm_mutex);
2316 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL);
2317 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, VMID, 0);
2318 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, CACHE_POLICY, 0);
2319 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL, tmp);
2321 /* Invalidate the data caches */
2322 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
2323 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL, INVALIDATE_DCACHE, 1);
2324 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL, tmp);
2326 for (i = 0; i < usec_timeout; i++) {
2327 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
2328 if (1 == REG_GET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL,
2329 INVALIDATE_DCACHE_COMPLETE))
2334 if (i >= usec_timeout) {
2335 dev_err(adev->dev, "failed to invalidate RS64 data cache\n");
2342 static int gfx_v11_0_config_mec_cache_rs64(struct amdgpu_device *adev, uint64_t addr, uint64_t addr2)
2344 uint32_t usec_timeout = 50000; /* wait for 50ms */
2347 const struct gfx_firmware_header_v2_0 *mec_hdr;
2349 mec_hdr = (const struct gfx_firmware_header_v2_0 *)
2350 adev->gfx.mec_fw->data;
2352 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_CNTL);
2353 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
2354 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, EXE_DISABLE, 0);
2355 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
2356 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_CNTL, tmp);
2358 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_BASE_CNTL);
2359 tmp = REG_SET_FIELD(tmp, CP_MEC_DC_BASE_CNTL, VMID, 0);
2360 tmp = REG_SET_FIELD(tmp, CP_MEC_DC_BASE_CNTL, CACHE_POLICY, 0);
2361 WREG32_SOC15(GC, 0, regCP_MEC_DC_BASE_CNTL, tmp);
2363 mutex_lock(&adev->srbm_mutex);
2364 for (i = 0; i < adev->gfx.mec.num_pipe_per_mec; i++) {
2365 soc21_grbm_select(adev, 1, i, 0, 0);
2367 WREG32_SOC15(GC, 0, regCP_MEC_MDBASE_LO, addr2);
2368 WREG32_SOC15(GC, 0, regCP_MEC_MDBASE_HI,
2369 upper_32_bits(addr2));
2371 WREG32_SOC15(GC, 0, regCP_MEC_RS64_PRGRM_CNTR_START,
2372 mec_hdr->ucode_start_addr_lo >> 2 |
2373 mec_hdr->ucode_start_addr_hi << 30);
2374 WREG32_SOC15(GC, 0, regCP_MEC_RS64_PRGRM_CNTR_START_HI,
2375 mec_hdr->ucode_start_addr_hi >> 2);
2377 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_LO, addr);
2378 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_HI,
2379 upper_32_bits(addr));
2381 mutex_unlock(&adev->srbm_mutex);
2382 soc21_grbm_select(adev, 0, 0, 0, 0);
2384 /* Trigger an invalidation of the L1 instruction caches */
2385 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL);
2386 tmp = REG_SET_FIELD(tmp, CP_MEC_DC_OP_CNTL, INVALIDATE_DCACHE, 1);
2387 WREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL, tmp);
2389 /* Wait for invalidation complete */
2390 for (i = 0; i < usec_timeout; i++) {
2391 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL);
2392 if (1 == REG_GET_FIELD(tmp, CP_MEC_DC_OP_CNTL,
2393 INVALIDATE_DCACHE_COMPLETE))
2398 if (i >= usec_timeout) {
2399 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2403 /* Trigger an invalidation of the L1 instruction caches */
2404 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL);
2405 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1);
2406 WREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL, tmp);
2408 /* Wait for invalidation complete */
2409 for (i = 0; i < usec_timeout; i++) {
2410 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL);
2411 if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL,
2412 INVALIDATE_CACHE_COMPLETE))
2417 if (i >= usec_timeout) {
2418 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2425 static void gfx_v11_0_config_gfx_rs64(struct amdgpu_device *adev)
2427 const struct gfx_firmware_header_v2_0 *pfp_hdr;
2428 const struct gfx_firmware_header_v2_0 *me_hdr;
2429 const struct gfx_firmware_header_v2_0 *mec_hdr;
2430 uint32_t pipe_id, tmp;
2432 mec_hdr = (const struct gfx_firmware_header_v2_0 *)
2433 adev->gfx.mec_fw->data;
2434 me_hdr = (const struct gfx_firmware_header_v2_0 *)
2435 adev->gfx.me_fw->data;
2436 pfp_hdr = (const struct gfx_firmware_header_v2_0 *)
2437 adev->gfx.pfp_fw->data;
2439 /* config pfp program start addr */
2440 for (pipe_id = 0; pipe_id < 2; pipe_id++) {
2441 soc21_grbm_select(adev, 0, pipe_id, 0, 0);
2442 WREG32_SOC15(GC, 0, regCP_PFP_PRGRM_CNTR_START,
2443 (pfp_hdr->ucode_start_addr_hi << 30) |
2444 (pfp_hdr->ucode_start_addr_lo >> 2));
2445 WREG32_SOC15(GC, 0, regCP_PFP_PRGRM_CNTR_START_HI,
2446 pfp_hdr->ucode_start_addr_hi >> 2);
2448 soc21_grbm_select(adev, 0, 0, 0, 0);
2450 /* reset pfp pipe */
2451 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2452 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_PIPE0_RESET, 1);
2453 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_PIPE1_RESET, 1);
2454 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2456 /* clear pfp pipe reset */
2457 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_PIPE0_RESET, 0);
2458 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_PIPE1_RESET, 0);
2459 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2461 /* config me program start addr */
2462 for (pipe_id = 0; pipe_id < 2; pipe_id++) {
2463 soc21_grbm_select(adev, 0, pipe_id, 0, 0);
2464 WREG32_SOC15(GC, 0, regCP_ME_PRGRM_CNTR_START,
2465 (me_hdr->ucode_start_addr_hi << 30) |
2466 (me_hdr->ucode_start_addr_lo >> 2) );
2467 WREG32_SOC15(GC, 0, regCP_ME_PRGRM_CNTR_START_HI,
2468 me_hdr->ucode_start_addr_hi>>2);
2470 soc21_grbm_select(adev, 0, 0, 0, 0);
2473 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2474 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_PIPE0_RESET, 1);
2475 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_PIPE1_RESET, 1);
2476 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2478 /* clear me pipe reset */
2479 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_PIPE0_RESET, 0);
2480 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_PIPE1_RESET, 0);
2481 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2483 /* config mec program start addr */
2484 for (pipe_id = 0; pipe_id < 4; pipe_id++) {
2485 soc21_grbm_select(adev, 1, pipe_id, 0, 0);
2486 WREG32_SOC15(GC, 0, regCP_MEC_RS64_PRGRM_CNTR_START,
2487 mec_hdr->ucode_start_addr_lo >> 2 |
2488 mec_hdr->ucode_start_addr_hi << 30);
2489 WREG32_SOC15(GC, 0, regCP_MEC_RS64_PRGRM_CNTR_START_HI,
2490 mec_hdr->ucode_start_addr_hi >> 2);
2492 soc21_grbm_select(adev, 0, 0, 0, 0);
2494 /* reset mec pipe */
2495 tmp = RREG32_SOC15(GC, 0, regCP_MEC_RS64_CNTL);
2496 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE0_RESET, 1);
2497 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE1_RESET, 1);
2498 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE2_RESET, 1);
2499 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE3_RESET, 1);
2500 WREG32_SOC15(GC, 0, regCP_MEC_RS64_CNTL, tmp);
2502 /* clear mec pipe reset */
2503 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE0_RESET, 0);
2504 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE1_RESET, 0);
2505 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE2_RESET, 0);
2506 tmp = REG_SET_FIELD(tmp, CP_MEC_RS64_CNTL, MEC_PIPE3_RESET, 0);
2507 WREG32_SOC15(GC, 0, regCP_MEC_RS64_CNTL, tmp);
2510 static int gfx_v11_0_wait_for_rlc_autoload_complete(struct amdgpu_device *adev)
2513 uint32_t bootload_status;
2515 uint64_t addr, addr2;
2517 for (i = 0; i < adev->usec_timeout; i++) {
2518 cp_status = RREG32_SOC15(GC, 0, regCP_STAT);
2520 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 1) ||
2521 adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 4))
2522 bootload_status = RREG32_SOC15(GC, 0,
2523 regRLC_RLCS_BOOTLOAD_STATUS_gc_11_0_1);
2525 bootload_status = RREG32_SOC15(GC, 0, regRLC_RLCS_BOOTLOAD_STATUS);
2527 if ((cp_status == 0) &&
2528 (REG_GET_FIELD(bootload_status,
2529 RLC_RLCS_BOOTLOAD_STATUS, BOOTLOAD_COMPLETE) == 1)) {
2535 if (i >= adev->usec_timeout) {
2536 dev_err(adev->dev, "rlc autoload: gc ucode autoload timeout\n");
2540 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
2541 if (adev->gfx.rs64_enable) {
2542 addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
2543 rlc_autoload_info[SOC21_FIRMWARE_ID_RS64_ME].offset;
2544 addr2 = adev->gfx.rlc.rlc_autoload_gpu_addr +
2545 rlc_autoload_info[SOC21_FIRMWARE_ID_RS64_ME_P0_STACK].offset;
2546 r = gfx_v11_0_config_me_cache_rs64(adev, addr, addr2);
2549 addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
2550 rlc_autoload_info[SOC21_FIRMWARE_ID_RS64_PFP].offset;
2551 addr2 = adev->gfx.rlc.rlc_autoload_gpu_addr +
2552 rlc_autoload_info[SOC21_FIRMWARE_ID_RS64_PFP_P0_STACK].offset;
2553 r = gfx_v11_0_config_pfp_cache_rs64(adev, addr, addr2);
2556 addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
2557 rlc_autoload_info[SOC21_FIRMWARE_ID_RS64_MEC].offset;
2558 addr2 = adev->gfx.rlc.rlc_autoload_gpu_addr +
2559 rlc_autoload_info[SOC21_FIRMWARE_ID_RS64_MEC_P0_STACK].offset;
2560 r = gfx_v11_0_config_mec_cache_rs64(adev, addr, addr2);
2564 addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
2565 rlc_autoload_info[SOC21_FIRMWARE_ID_CP_ME].offset;
2566 r = gfx_v11_0_config_me_cache(adev, addr);
2569 addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
2570 rlc_autoload_info[SOC21_FIRMWARE_ID_CP_PFP].offset;
2571 r = gfx_v11_0_config_pfp_cache(adev, addr);
2574 addr = adev->gfx.rlc.rlc_autoload_gpu_addr +
2575 rlc_autoload_info[SOC21_FIRMWARE_ID_CP_MEC].offset;
2576 r = gfx_v11_0_config_mec_cache(adev, addr);
2585 static int gfx_v11_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
2588 u32 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2590 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
2591 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
2592 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2594 for (i = 0; i < adev->usec_timeout; i++) {
2595 if (RREG32_SOC15(GC, 0, regCP_STAT) == 0)
2600 if (i >= adev->usec_timeout)
2601 DRM_ERROR("failed to %s cp gfx\n", enable ? "unhalt" : "halt");
2606 static int gfx_v11_0_cp_gfx_load_pfp_microcode(struct amdgpu_device *adev)
2609 const struct gfx_firmware_header_v1_0 *pfp_hdr;
2610 const __le32 *fw_data;
2611 unsigned i, fw_size;
2613 pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
2614 adev->gfx.pfp_fw->data;
2616 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
2618 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
2619 le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
2620 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes);
2622 r = amdgpu_bo_create_reserved(adev, pfp_hdr->header.ucode_size_bytes,
2623 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
2624 &adev->gfx.pfp.pfp_fw_obj,
2625 &adev->gfx.pfp.pfp_fw_gpu_addr,
2626 (void **)&adev->gfx.pfp.pfp_fw_ptr);
2628 dev_err(adev->dev, "(%d) failed to create pfp fw bo\n", r);
2629 gfx_v11_0_pfp_fini(adev);
2633 memcpy(adev->gfx.pfp.pfp_fw_ptr, fw_data, fw_size);
2635 amdgpu_bo_kunmap(adev->gfx.pfp.pfp_fw_obj);
2636 amdgpu_bo_unreserve(adev->gfx.pfp.pfp_fw_obj);
2638 gfx_v11_0_config_pfp_cache(adev, adev->gfx.pfp.pfp_fw_gpu_addr);
2640 WREG32_SOC15(GC, 0, regCP_HYP_PFP_UCODE_ADDR, 0);
2642 for (i = 0; i < pfp_hdr->jt_size; i++)
2643 WREG32_SOC15(GC, 0, regCP_HYP_PFP_UCODE_DATA,
2644 le32_to_cpup(fw_data + pfp_hdr->jt_offset + i));
2646 WREG32_SOC15(GC, 0, regCP_HYP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
2651 static int gfx_v11_0_cp_gfx_load_pfp_microcode_rs64(struct amdgpu_device *adev)
2654 const struct gfx_firmware_header_v2_0 *pfp_hdr;
2655 const __le32 *fw_ucode, *fw_data;
2656 unsigned i, pipe_id, fw_ucode_size, fw_data_size;
2658 uint32_t usec_timeout = 50000; /* wait for 50ms */
2660 pfp_hdr = (const struct gfx_firmware_header_v2_0 *)
2661 adev->gfx.pfp_fw->data;
2663 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
2666 fw_ucode = (const __le32 *)(adev->gfx.pfp_fw->data +
2667 le32_to_cpu(pfp_hdr->ucode_offset_bytes));
2668 fw_ucode_size = le32_to_cpu(pfp_hdr->ucode_size_bytes);
2670 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data +
2671 le32_to_cpu(pfp_hdr->data_offset_bytes));
2672 fw_data_size = le32_to_cpu(pfp_hdr->data_size_bytes);
2675 r = amdgpu_bo_create_reserved(adev, fw_ucode_size,
2677 AMDGPU_GEM_DOMAIN_VRAM |
2678 AMDGPU_GEM_DOMAIN_GTT,
2679 &adev->gfx.pfp.pfp_fw_obj,
2680 &adev->gfx.pfp.pfp_fw_gpu_addr,
2681 (void **)&adev->gfx.pfp.pfp_fw_ptr);
2683 dev_err(adev->dev, "(%d) failed to create pfp ucode fw bo\n", r);
2684 gfx_v11_0_pfp_fini(adev);
2688 r = amdgpu_bo_create_reserved(adev, fw_data_size,
2690 AMDGPU_GEM_DOMAIN_VRAM |
2691 AMDGPU_GEM_DOMAIN_GTT,
2692 &adev->gfx.pfp.pfp_fw_data_obj,
2693 &adev->gfx.pfp.pfp_fw_data_gpu_addr,
2694 (void **)&adev->gfx.pfp.pfp_fw_data_ptr);
2696 dev_err(adev->dev, "(%d) failed to create pfp data fw bo\n", r);
2697 gfx_v11_0_pfp_fini(adev);
2701 memcpy(adev->gfx.pfp.pfp_fw_ptr, fw_ucode, fw_ucode_size);
2702 memcpy(adev->gfx.pfp.pfp_fw_data_ptr, fw_data, fw_data_size);
2704 amdgpu_bo_kunmap(adev->gfx.pfp.pfp_fw_obj);
2705 amdgpu_bo_kunmap(adev->gfx.pfp.pfp_fw_data_obj);
2706 amdgpu_bo_unreserve(adev->gfx.pfp.pfp_fw_obj);
2707 amdgpu_bo_unreserve(adev->gfx.pfp.pfp_fw_data_obj);
2709 if (amdgpu_emu_mode == 1)
2710 adev->hdp.funcs->flush_hdp(adev, NULL);
2712 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_LO,
2713 lower_32_bits(adev->gfx.pfp.pfp_fw_gpu_addr));
2714 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_HI,
2715 upper_32_bits(adev->gfx.pfp.pfp_fw_gpu_addr));
2717 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_CNTL);
2718 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, VMID, 0);
2719 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, CACHE_POLICY, 0);
2720 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, EXE_DISABLE, 0);
2721 WREG32_SOC15(GC, 0, regCP_PFP_IC_BASE_CNTL, tmp);
2724 * Programming any of the CP_PFP_IC_BASE registers
2725 * forces invalidation of the ME L1 I$. Wait for the
2726 * invalidation complete
2728 for (i = 0; i < usec_timeout; i++) {
2729 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2730 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
2731 INVALIDATE_CACHE_COMPLETE))
2736 if (i >= usec_timeout) {
2737 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2741 /* Prime the L1 instruction caches */
2742 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2743 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, PRIME_ICACHE, 1);
2744 WREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL, tmp);
2745 /* Waiting for cache primed*/
2746 for (i = 0; i < usec_timeout; i++) {
2747 tmp = RREG32_SOC15(GC, 0, regCP_PFP_IC_OP_CNTL);
2748 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL,
2754 if (i >= usec_timeout) {
2755 dev_err(adev->dev, "failed to prime instruction cache\n");
2759 mutex_lock(&adev->srbm_mutex);
2760 for (pipe_id = 0; pipe_id < adev->gfx.me.num_pipe_per_me; pipe_id++) {
2761 soc21_grbm_select(adev, 0, pipe_id, 0, 0);
2762 WREG32_SOC15(GC, 0, regCP_PFP_PRGRM_CNTR_START,
2763 (pfp_hdr->ucode_start_addr_hi << 30) |
2764 (pfp_hdr->ucode_start_addr_lo >> 2) );
2765 WREG32_SOC15(GC, 0, regCP_PFP_PRGRM_CNTR_START_HI,
2766 pfp_hdr->ucode_start_addr_hi>>2);
2769 * Program CP_ME_CNTL to reset given PIPE to take
2770 * effect of CP_PFP_PRGRM_CNTR_START.
2772 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2774 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2775 PFP_PIPE0_RESET, 1);
2777 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2778 PFP_PIPE1_RESET, 1);
2779 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2781 /* Clear pfp pipe0 reset bit. */
2783 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2784 PFP_PIPE0_RESET, 0);
2786 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2787 PFP_PIPE1_RESET, 0);
2788 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
2790 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE0_LO,
2791 lower_32_bits(adev->gfx.pfp.pfp_fw_data_gpu_addr));
2792 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE0_HI,
2793 upper_32_bits(adev->gfx.pfp.pfp_fw_data_gpu_addr));
2795 soc21_grbm_select(adev, 0, 0, 0, 0);
2796 mutex_unlock(&adev->srbm_mutex);
2798 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL);
2799 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, VMID, 0);
2800 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, CACHE_POLICY, 0);
2801 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL, tmp);
2803 /* Invalidate the data caches */
2804 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
2805 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL, INVALIDATE_DCACHE, 1);
2806 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL, tmp);
2808 for (i = 0; i < usec_timeout; i++) {
2809 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
2810 if (1 == REG_GET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL,
2811 INVALIDATE_DCACHE_COMPLETE))
2816 if (i >= usec_timeout) {
2817 dev_err(adev->dev, "failed to invalidate RS64 data cache\n");
2824 static int gfx_v11_0_cp_gfx_load_me_microcode(struct amdgpu_device *adev)
2827 const struct gfx_firmware_header_v1_0 *me_hdr;
2828 const __le32 *fw_data;
2829 unsigned i, fw_size;
2831 me_hdr = (const struct gfx_firmware_header_v1_0 *)
2832 adev->gfx.me_fw->data;
2834 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
2836 fw_data = (const __le32 *)(adev->gfx.me_fw->data +
2837 le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
2838 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes);
2840 r = amdgpu_bo_create_reserved(adev, me_hdr->header.ucode_size_bytes,
2841 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
2842 &adev->gfx.me.me_fw_obj,
2843 &adev->gfx.me.me_fw_gpu_addr,
2844 (void **)&adev->gfx.me.me_fw_ptr);
2846 dev_err(adev->dev, "(%d) failed to create me fw bo\n", r);
2847 gfx_v11_0_me_fini(adev);
2851 memcpy(adev->gfx.me.me_fw_ptr, fw_data, fw_size);
2853 amdgpu_bo_kunmap(adev->gfx.me.me_fw_obj);
2854 amdgpu_bo_unreserve(adev->gfx.me.me_fw_obj);
2856 gfx_v11_0_config_me_cache(adev, adev->gfx.me.me_fw_gpu_addr);
2858 WREG32_SOC15(GC, 0, regCP_HYP_ME_UCODE_ADDR, 0);
2860 for (i = 0; i < me_hdr->jt_size; i++)
2861 WREG32_SOC15(GC, 0, regCP_HYP_ME_UCODE_DATA,
2862 le32_to_cpup(fw_data + me_hdr->jt_offset + i));
2864 WREG32_SOC15(GC, 0, regCP_HYP_ME_UCODE_ADDR, adev->gfx.me_fw_version);
2869 static int gfx_v11_0_cp_gfx_load_me_microcode_rs64(struct amdgpu_device *adev)
2872 const struct gfx_firmware_header_v2_0 *me_hdr;
2873 const __le32 *fw_ucode, *fw_data;
2874 unsigned i, pipe_id, fw_ucode_size, fw_data_size;
2876 uint32_t usec_timeout = 50000; /* wait for 50ms */
2878 me_hdr = (const struct gfx_firmware_header_v2_0 *)
2879 adev->gfx.me_fw->data;
2881 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
2884 fw_ucode = (const __le32 *)(adev->gfx.me_fw->data +
2885 le32_to_cpu(me_hdr->ucode_offset_bytes));
2886 fw_ucode_size = le32_to_cpu(me_hdr->ucode_size_bytes);
2888 fw_data = (const __le32 *)(adev->gfx.me_fw->data +
2889 le32_to_cpu(me_hdr->data_offset_bytes));
2890 fw_data_size = le32_to_cpu(me_hdr->data_size_bytes);
2893 r = amdgpu_bo_create_reserved(adev, fw_ucode_size,
2895 AMDGPU_GEM_DOMAIN_VRAM |
2896 AMDGPU_GEM_DOMAIN_GTT,
2897 &adev->gfx.me.me_fw_obj,
2898 &adev->gfx.me.me_fw_gpu_addr,
2899 (void **)&adev->gfx.me.me_fw_ptr);
2901 dev_err(adev->dev, "(%d) failed to create me ucode bo\n", r);
2902 gfx_v11_0_me_fini(adev);
2906 r = amdgpu_bo_create_reserved(adev, fw_data_size,
2908 AMDGPU_GEM_DOMAIN_VRAM |
2909 AMDGPU_GEM_DOMAIN_GTT,
2910 &adev->gfx.me.me_fw_data_obj,
2911 &adev->gfx.me.me_fw_data_gpu_addr,
2912 (void **)&adev->gfx.me.me_fw_data_ptr);
2914 dev_err(adev->dev, "(%d) failed to create me data bo\n", r);
2915 gfx_v11_0_pfp_fini(adev);
2919 memcpy(adev->gfx.me.me_fw_ptr, fw_ucode, fw_ucode_size);
2920 memcpy(adev->gfx.me.me_fw_data_ptr, fw_data, fw_data_size);
2922 amdgpu_bo_kunmap(adev->gfx.me.me_fw_obj);
2923 amdgpu_bo_kunmap(adev->gfx.me.me_fw_data_obj);
2924 amdgpu_bo_unreserve(adev->gfx.me.me_fw_obj);
2925 amdgpu_bo_unreserve(adev->gfx.me.me_fw_data_obj);
2927 if (amdgpu_emu_mode == 1)
2928 adev->hdp.funcs->flush_hdp(adev, NULL);
2930 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_LO,
2931 lower_32_bits(adev->gfx.me.me_fw_gpu_addr));
2932 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_HI,
2933 upper_32_bits(adev->gfx.me.me_fw_gpu_addr));
2935 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_BASE_CNTL);
2936 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, VMID, 0);
2937 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, CACHE_POLICY, 0);
2938 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, EXE_DISABLE, 0);
2939 WREG32_SOC15(GC, 0, regCP_ME_IC_BASE_CNTL, tmp);
2942 * Programming any of the CP_ME_IC_BASE registers
2943 * forces invalidation of the ME L1 I$. Wait for the
2944 * invalidation complete
2946 for (i = 0; i < usec_timeout; i++) {
2947 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
2948 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
2949 INVALIDATE_CACHE_COMPLETE))
2954 if (i >= usec_timeout) {
2955 dev_err(adev->dev, "failed to invalidate instruction cache\n");
2959 /* Prime the instruction caches */
2960 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
2961 tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, PRIME_ICACHE, 1);
2962 WREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL, tmp);
2964 /* Waiting for instruction cache primed*/
2965 for (i = 0; i < usec_timeout; i++) {
2966 tmp = RREG32_SOC15(GC, 0, regCP_ME_IC_OP_CNTL);
2967 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL,
2973 if (i >= usec_timeout) {
2974 dev_err(adev->dev, "failed to prime instruction cache\n");
2978 mutex_lock(&adev->srbm_mutex);
2979 for (pipe_id = 0; pipe_id < adev->gfx.me.num_pipe_per_me; pipe_id++) {
2980 soc21_grbm_select(adev, 0, pipe_id, 0, 0);
2981 WREG32_SOC15(GC, 0, regCP_ME_PRGRM_CNTR_START,
2982 (me_hdr->ucode_start_addr_hi << 30) |
2983 (me_hdr->ucode_start_addr_lo >> 2) );
2984 WREG32_SOC15(GC, 0, regCP_ME_PRGRM_CNTR_START_HI,
2985 me_hdr->ucode_start_addr_hi>>2);
2988 * Program CP_ME_CNTL to reset given PIPE to take
2989 * effect of CP_PFP_PRGRM_CNTR_START.
2991 tmp = RREG32_SOC15(GC, 0, regCP_ME_CNTL);
2993 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2996 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
2998 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
3000 /* Clear pfp pipe0 reset bit. */
3002 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
3005 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL,
3007 WREG32_SOC15(GC, 0, regCP_ME_CNTL, tmp);
3009 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE1_LO,
3010 lower_32_bits(adev->gfx.me.me_fw_data_gpu_addr));
3011 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE1_HI,
3012 upper_32_bits(adev->gfx.me.me_fw_data_gpu_addr));
3014 soc21_grbm_select(adev, 0, 0, 0, 0);
3015 mutex_unlock(&adev->srbm_mutex);
3017 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL);
3018 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, VMID, 0);
3019 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_BASE_CNTL, CACHE_POLICY, 0);
3020 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_BASE_CNTL, tmp);
3022 /* Invalidate the data caches */
3023 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
3024 tmp = REG_SET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL, INVALIDATE_DCACHE, 1);
3025 WREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL, tmp);
3027 for (i = 0; i < usec_timeout; i++) {
3028 tmp = RREG32_SOC15(GC, 0, regCP_GFX_RS64_DC_OP_CNTL);
3029 if (1 == REG_GET_FIELD(tmp, CP_GFX_RS64_DC_OP_CNTL,
3030 INVALIDATE_DCACHE_COMPLETE))
3035 if (i >= usec_timeout) {
3036 dev_err(adev->dev, "failed to invalidate RS64 data cache\n");
3043 static int gfx_v11_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
3047 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw)
3050 gfx_v11_0_cp_gfx_enable(adev, false);
3052 if (adev->gfx.rs64_enable)
3053 r = gfx_v11_0_cp_gfx_load_pfp_microcode_rs64(adev);
3055 r = gfx_v11_0_cp_gfx_load_pfp_microcode(adev);
3057 dev_err(adev->dev, "(%d) failed to load pfp fw\n", r);
3061 if (adev->gfx.rs64_enable)
3062 r = gfx_v11_0_cp_gfx_load_me_microcode_rs64(adev);
3064 r = gfx_v11_0_cp_gfx_load_me_microcode(adev);
3066 dev_err(adev->dev, "(%d) failed to load me fw\n", r);
3073 static int gfx_v11_0_cp_gfx_start(struct amdgpu_device *adev)
3075 struct amdgpu_ring *ring;
3076 const struct cs_section_def *sect = NULL;
3077 const struct cs_extent_def *ext = NULL;
3082 WREG32_SOC15(GC, 0, regCP_MAX_CONTEXT,
3083 adev->gfx.config.max_hw_contexts - 1);
3084 WREG32_SOC15(GC, 0, regCP_DEVICE_ID, 1);
3086 if (!amdgpu_async_gfx_ring)
3087 gfx_v11_0_cp_gfx_enable(adev, true);
3089 ring = &adev->gfx.gfx_ring[0];
3090 r = amdgpu_ring_alloc(ring, gfx_v11_0_get_csb_size(adev));
3092 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
3096 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
3097 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
3099 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
3100 amdgpu_ring_write(ring, 0x80000000);
3101 amdgpu_ring_write(ring, 0x80000000);
3103 for (sect = gfx11_cs_data; sect->section != NULL; ++sect) {
3104 for (ext = sect->section; ext->extent != NULL; ++ext) {
3105 if (sect->id == SECT_CONTEXT) {
3106 amdgpu_ring_write(ring,
3107 PACKET3(PACKET3_SET_CONTEXT_REG,
3109 amdgpu_ring_write(ring, ext->reg_index -
3110 PACKET3_SET_CONTEXT_REG_START);
3111 for (i = 0; i < ext->reg_count; i++)
3112 amdgpu_ring_write(ring, ext->extent[i]);
3118 SOC15_REG_OFFSET(GC, 0, regPA_SC_TILE_STEERING_OVERRIDE) - PACKET3_SET_CONTEXT_REG_START;
3119 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
3120 amdgpu_ring_write(ring, ctx_reg_offset);
3121 amdgpu_ring_write(ring, adev->gfx.config.pa_sc_tile_steering_override);
3123 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
3124 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
3126 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
3127 amdgpu_ring_write(ring, 0);
3129 amdgpu_ring_commit(ring);
3131 /* submit cs packet to copy state 0 to next available state */
3132 if (adev->gfx.num_gfx_rings > 1) {
3133 /* maximum supported gfx ring is 2 */
3134 ring = &adev->gfx.gfx_ring[1];
3135 r = amdgpu_ring_alloc(ring, 2);
3137 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
3141 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
3142 amdgpu_ring_write(ring, 0);
3144 amdgpu_ring_commit(ring);
3149 static void gfx_v11_0_cp_gfx_switch_pipe(struct amdgpu_device *adev,
3154 tmp = RREG32_SOC15(GC, 0, regGRBM_GFX_CNTL);
3155 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, PIPEID, pipe);
3157 WREG32_SOC15(GC, 0, regGRBM_GFX_CNTL, tmp);
3160 static void gfx_v11_0_cp_gfx_set_doorbell(struct amdgpu_device *adev,
3161 struct amdgpu_ring *ring)
3165 tmp = RREG32_SOC15(GC, 0, regCP_RB_DOORBELL_CONTROL);
3166 if (ring->use_doorbell) {
3167 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
3168 DOORBELL_OFFSET, ring->doorbell_index);
3169 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
3172 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
3175 WREG32_SOC15(GC, 0, regCP_RB_DOORBELL_CONTROL, tmp);
3177 tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
3178 DOORBELL_RANGE_LOWER, ring->doorbell_index);
3179 WREG32_SOC15(GC, 0, regCP_RB_DOORBELL_RANGE_LOWER, tmp);
3181 WREG32_SOC15(GC, 0, regCP_RB_DOORBELL_RANGE_UPPER,
3182 CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
3185 static int gfx_v11_0_cp_gfx_resume(struct amdgpu_device *adev)
3187 struct amdgpu_ring *ring;
3190 u64 rb_addr, rptr_addr, wptr_gpu_addr;
3193 /* Set the write pointer delay */
3194 WREG32_SOC15(GC, 0, regCP_RB_WPTR_DELAY, 0);
3196 /* set the RB to use vmid 0 */
3197 WREG32_SOC15(GC, 0, regCP_RB_VMID, 0);
3199 /* Init gfx ring 0 for pipe 0 */
3200 mutex_lock(&adev->srbm_mutex);
3201 gfx_v11_0_cp_gfx_switch_pipe(adev, PIPE_ID0);
3203 /* Set ring buffer size */
3204 ring = &adev->gfx.gfx_ring[0];
3205 rb_bufsz = order_base_2(ring->ring_size / 8);
3206 tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
3207 tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
3208 WREG32_SOC15(GC, 0, regCP_RB0_CNTL, tmp);
3210 /* Initialize the ring buffer's write pointers */
3212 WREG32_SOC15(GC, 0, regCP_RB0_WPTR, lower_32_bits(ring->wptr));
3213 WREG32_SOC15(GC, 0, regCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
3215 /* set the wb address wether it's enabled or not */
3216 rptr_addr = ring->rptr_gpu_addr;
3217 WREG32_SOC15(GC, 0, regCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
3218 WREG32_SOC15(GC, 0, regCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) &
3219 CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
3221 wptr_gpu_addr = ring->wptr_gpu_addr;
3222 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_ADDR_LO,
3223 lower_32_bits(wptr_gpu_addr));
3224 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_ADDR_HI,
3225 upper_32_bits(wptr_gpu_addr));
3228 WREG32_SOC15(GC, 0, regCP_RB0_CNTL, tmp);
3230 rb_addr = ring->gpu_addr >> 8;
3231 WREG32_SOC15(GC, 0, regCP_RB0_BASE, rb_addr);
3232 WREG32_SOC15(GC, 0, regCP_RB0_BASE_HI, upper_32_bits(rb_addr));
3234 WREG32_SOC15(GC, 0, regCP_RB_ACTIVE, 1);
3236 gfx_v11_0_cp_gfx_set_doorbell(adev, ring);
3237 mutex_unlock(&adev->srbm_mutex);
3239 /* Init gfx ring 1 for pipe 1 */
3240 if (adev->gfx.num_gfx_rings > 1) {
3241 mutex_lock(&adev->srbm_mutex);
3242 gfx_v11_0_cp_gfx_switch_pipe(adev, PIPE_ID1);
3243 /* maximum supported gfx ring is 2 */
3244 ring = &adev->gfx.gfx_ring[1];
3245 rb_bufsz = order_base_2(ring->ring_size / 8);
3246 tmp = REG_SET_FIELD(0, CP_RB1_CNTL, RB_BUFSZ, rb_bufsz);
3247 tmp = REG_SET_FIELD(tmp, CP_RB1_CNTL, RB_BLKSZ, rb_bufsz - 2);
3248 WREG32_SOC15(GC, 0, regCP_RB1_CNTL, tmp);
3249 /* Initialize the ring buffer's write pointers */
3251 WREG32_SOC15(GC, 0, regCP_RB1_WPTR, lower_32_bits(ring->wptr));
3252 WREG32_SOC15(GC, 0, regCP_RB1_WPTR_HI, upper_32_bits(ring->wptr));
3253 /* Set the wb address wether it's enabled or not */
3254 rptr_addr = ring->rptr_gpu_addr;
3255 WREG32_SOC15(GC, 0, regCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
3256 WREG32_SOC15(GC, 0, regCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) &
3257 CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
3258 wptr_gpu_addr = ring->wptr_gpu_addr;
3259 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_ADDR_LO,
3260 lower_32_bits(wptr_gpu_addr));
3261 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_ADDR_HI,
3262 upper_32_bits(wptr_gpu_addr));
3265 WREG32_SOC15(GC, 0, regCP_RB1_CNTL, tmp);
3267 rb_addr = ring->gpu_addr >> 8;
3268 WREG32_SOC15(GC, 0, regCP_RB1_BASE, rb_addr);
3269 WREG32_SOC15(GC, 0, regCP_RB1_BASE_HI, upper_32_bits(rb_addr));
3270 WREG32_SOC15(GC, 0, regCP_RB1_ACTIVE, 1);
3272 gfx_v11_0_cp_gfx_set_doorbell(adev, ring);
3273 mutex_unlock(&adev->srbm_mutex);
3275 /* Switch to pipe 0 */
3276 mutex_lock(&adev->srbm_mutex);
3277 gfx_v11_0_cp_gfx_switch_pipe(adev, PIPE_ID0);
3278 mutex_unlock(&adev->srbm_mutex);
3280 /* start the ring */
3281 gfx_v11_0_cp_gfx_start(adev);
3283 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3284 ring = &adev->gfx.gfx_ring[i];
3285 ring->sched.ready = true;
3291 static void gfx_v11_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
3295 if (adev->gfx.rs64_enable) {
3296 data = RREG32_SOC15(GC, 0, regCP_MEC_RS64_CNTL);
3297 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_INVALIDATE_ICACHE,
3299 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE0_RESET,
3301 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE1_RESET,
3303 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE2_RESET,
3305 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE3_RESET,
3307 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE0_ACTIVE,
3309 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE1_ACTIVE,
3311 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE2_ACTIVE,
3313 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_PIPE3_ACTIVE,
3315 data = REG_SET_FIELD(data, CP_MEC_RS64_CNTL, MEC_HALT,
3317 WREG32_SOC15(GC, 0, regCP_MEC_RS64_CNTL, data);
3319 data = RREG32_SOC15(GC, 0, regCP_MEC_CNTL);
3322 data = REG_SET_FIELD(data, CP_MEC_CNTL, MEC_ME1_HALT, 0);
3323 if (!adev->enable_mes_kiq)
3324 data = REG_SET_FIELD(data, CP_MEC_CNTL,
3327 data = REG_SET_FIELD(data, CP_MEC_CNTL, MEC_ME1_HALT, 1);
3328 data = REG_SET_FIELD(data, CP_MEC_CNTL, MEC_ME2_HALT, 1);
3330 WREG32_SOC15(GC, 0, regCP_MEC_CNTL, data);
3333 adev->gfx.kiq.ring.sched.ready = enable;
3338 static int gfx_v11_0_cp_compute_load_microcode(struct amdgpu_device *adev)
3340 const struct gfx_firmware_header_v1_0 *mec_hdr;
3341 const __le32 *fw_data;
3342 unsigned i, fw_size;
3346 if (!adev->gfx.mec_fw)
3349 gfx_v11_0_cp_compute_enable(adev, false);
3351 mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
3352 amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
3354 fw_data = (const __le32 *)
3355 (adev->gfx.mec_fw->data +
3356 le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
3357 fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes);
3359 r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
3360 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
3361 &adev->gfx.mec.mec_fw_obj,
3362 &adev->gfx.mec.mec_fw_gpu_addr,
3365 dev_err(adev->dev, "(%d) failed to create mec fw bo\n", r);
3366 gfx_v11_0_mec_fini(adev);
3370 memcpy(fw, fw_data, fw_size);
3372 amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
3373 amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
3375 gfx_v11_0_config_mec_cache(adev, adev->gfx.mec.mec_fw_gpu_addr);
3378 WREG32_SOC15(GC, 0, regCP_MEC_ME1_UCODE_ADDR, 0);
3380 for (i = 0; i < mec_hdr->jt_size; i++)
3381 WREG32_SOC15(GC, 0, regCP_MEC_ME1_UCODE_DATA,
3382 le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
3384 WREG32_SOC15(GC, 0, regCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
3389 static int gfx_v11_0_cp_compute_load_microcode_rs64(struct amdgpu_device *adev)
3391 const struct gfx_firmware_header_v2_0 *mec_hdr;
3392 const __le32 *fw_ucode, *fw_data;
3393 u32 tmp, fw_ucode_size, fw_data_size;
3394 u32 i, usec_timeout = 50000; /* Wait for 50 ms */
3395 u32 *fw_ucode_ptr, *fw_data_ptr;
3398 if (!adev->gfx.mec_fw)
3401 gfx_v11_0_cp_compute_enable(adev, false);
3403 mec_hdr = (const struct gfx_firmware_header_v2_0 *)adev->gfx.mec_fw->data;
3404 amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
3406 fw_ucode = (const __le32 *) (adev->gfx.mec_fw->data +
3407 le32_to_cpu(mec_hdr->ucode_offset_bytes));
3408 fw_ucode_size = le32_to_cpu(mec_hdr->ucode_size_bytes);
3410 fw_data = (const __le32 *) (adev->gfx.mec_fw->data +
3411 le32_to_cpu(mec_hdr->data_offset_bytes));
3412 fw_data_size = le32_to_cpu(mec_hdr->data_size_bytes);
3414 r = amdgpu_bo_create_reserved(adev, fw_ucode_size,
3416 AMDGPU_GEM_DOMAIN_VRAM |
3417 AMDGPU_GEM_DOMAIN_GTT,
3418 &adev->gfx.mec.mec_fw_obj,
3419 &adev->gfx.mec.mec_fw_gpu_addr,
3420 (void **)&fw_ucode_ptr);
3422 dev_err(adev->dev, "(%d) failed to create mec fw ucode bo\n", r);
3423 gfx_v11_0_mec_fini(adev);
3427 r = amdgpu_bo_create_reserved(adev, fw_data_size,
3429 AMDGPU_GEM_DOMAIN_VRAM |
3430 AMDGPU_GEM_DOMAIN_GTT,
3431 &adev->gfx.mec.mec_fw_data_obj,
3432 &adev->gfx.mec.mec_fw_data_gpu_addr,
3433 (void **)&fw_data_ptr);
3435 dev_err(adev->dev, "(%d) failed to create mec fw ucode bo\n", r);
3436 gfx_v11_0_mec_fini(adev);
3440 memcpy(fw_ucode_ptr, fw_ucode, fw_ucode_size);
3441 memcpy(fw_data_ptr, fw_data, fw_data_size);
3443 amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
3444 amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_data_obj);
3445 amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
3446 amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_data_obj);
3448 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_CNTL);
3449 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
3450 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, EXE_DISABLE, 0);
3451 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
3452 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_CNTL, tmp);
3454 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_BASE_CNTL);
3455 tmp = REG_SET_FIELD(tmp, CP_MEC_DC_BASE_CNTL, VMID, 0);
3456 tmp = REG_SET_FIELD(tmp, CP_MEC_DC_BASE_CNTL, CACHE_POLICY, 0);
3457 WREG32_SOC15(GC, 0, regCP_MEC_DC_BASE_CNTL, tmp);
3459 mutex_lock(&adev->srbm_mutex);
3460 for (i = 0; i < adev->gfx.mec.num_pipe_per_mec; i++) {
3461 soc21_grbm_select(adev, 1, i, 0, 0);
3463 WREG32_SOC15(GC, 0, regCP_MEC_MDBASE_LO, adev->gfx.mec.mec_fw_data_gpu_addr);
3464 WREG32_SOC15(GC, 0, regCP_MEC_MDBASE_HI,
3465 upper_32_bits(adev->gfx.mec.mec_fw_data_gpu_addr));
3467 WREG32_SOC15(GC, 0, regCP_MEC_RS64_PRGRM_CNTR_START,
3468 mec_hdr->ucode_start_addr_lo >> 2 |
3469 mec_hdr->ucode_start_addr_hi << 30);
3470 WREG32_SOC15(GC, 0, regCP_MEC_RS64_PRGRM_CNTR_START_HI,
3471 mec_hdr->ucode_start_addr_hi >> 2);
3473 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_LO, adev->gfx.mec.mec_fw_gpu_addr);
3474 WREG32_SOC15(GC, 0, regCP_CPC_IC_BASE_HI,
3475 upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
3477 mutex_unlock(&adev->srbm_mutex);
3478 soc21_grbm_select(adev, 0, 0, 0, 0);
3480 /* Trigger an invalidation of the L1 instruction caches */
3481 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL);
3482 tmp = REG_SET_FIELD(tmp, CP_MEC_DC_OP_CNTL, INVALIDATE_DCACHE, 1);
3483 WREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL, tmp);
3485 /* Wait for invalidation complete */
3486 for (i = 0; i < usec_timeout; i++) {
3487 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL);
3488 if (1 == REG_GET_FIELD(tmp, CP_MEC_DC_OP_CNTL,
3489 INVALIDATE_DCACHE_COMPLETE))
3494 if (i >= usec_timeout) {
3495 dev_err(adev->dev, "failed to invalidate instruction cache\n");
3499 /* Trigger an invalidation of the L1 instruction caches */
3500 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL);
3501 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1);
3502 WREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL, tmp);
3504 /* Wait for invalidation complete */
3505 for (i = 0; i < usec_timeout; i++) {
3506 tmp = RREG32_SOC15(GC, 0, regCP_CPC_IC_OP_CNTL);
3507 if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL,
3508 INVALIDATE_CACHE_COMPLETE))
3513 if (i >= usec_timeout) {
3514 dev_err(adev->dev, "failed to invalidate instruction cache\n");
3521 static void gfx_v11_0_kiq_setting(struct amdgpu_ring *ring)
3524 struct amdgpu_device *adev = ring->adev;
3526 /* tell RLC which is KIQ queue */
3527 tmp = RREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS);
3529 tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
3530 WREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS, tmp);
3532 WREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS, tmp);
3535 static void gfx_v11_0_cp_set_doorbell_range(struct amdgpu_device *adev)
3537 /* set graphics engine doorbell range */
3538 WREG32_SOC15(GC, 0, regCP_RB_DOORBELL_RANGE_LOWER,
3539 (adev->doorbell_index.gfx_ring0 * 2) << 2);
3540 WREG32_SOC15(GC, 0, regCP_RB_DOORBELL_RANGE_UPPER,
3541 (adev->doorbell_index.gfx_userqueue_end * 2) << 2);
3543 /* set compute engine doorbell range */
3544 WREG32_SOC15(GC, 0, regCP_MEC_DOORBELL_RANGE_LOWER,
3545 (adev->doorbell_index.kiq * 2) << 2);
3546 WREG32_SOC15(GC, 0, regCP_MEC_DOORBELL_RANGE_UPPER,
3547 (adev->doorbell_index.userqueue_end * 2) << 2);
3550 static int gfx_v11_0_gfx_mqd_init(struct amdgpu_device *adev, void *m,
3551 struct amdgpu_mqd_prop *prop)
3553 struct v11_gfx_mqd *mqd = m;
3554 uint64_t hqd_gpu_addr, wb_gpu_addr;
3558 /* set up gfx hqd wptr */
3559 mqd->cp_gfx_hqd_wptr = 0;
3560 mqd->cp_gfx_hqd_wptr_hi = 0;
3562 /* set the pointer to the MQD */
3563 mqd->cp_mqd_base_addr = prop->mqd_gpu_addr & 0xfffffffc;
3564 mqd->cp_mqd_base_addr_hi = upper_32_bits(prop->mqd_gpu_addr);
3566 /* set up mqd control */
3567 tmp = RREG32_SOC15(GC, 0, regCP_GFX_MQD_CONTROL);
3568 tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, VMID, 0);
3569 tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, PRIV_STATE, 1);
3570 tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, CACHE_POLICY, 0);
3571 mqd->cp_gfx_mqd_control = tmp;
3573 /* set up gfx_hqd_vimd with 0x0 to indicate the ring buffer's vmid */
3574 tmp = RREG32_SOC15(GC, 0, regCP_GFX_HQD_VMID);
3575 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_VMID, VMID, 0);
3576 mqd->cp_gfx_hqd_vmid = 0;
3578 /* set up default queue priority level
3579 * 0x0 = low priority, 0x1 = high priority */
3580 tmp = RREG32_SOC15(GC, 0, regCP_GFX_HQD_QUEUE_PRIORITY);
3581 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_QUEUE_PRIORITY, PRIORITY_LEVEL, 0);
3582 mqd->cp_gfx_hqd_queue_priority = tmp;
3584 /* set up time quantum */
3585 tmp = RREG32_SOC15(GC, 0, regCP_GFX_HQD_QUANTUM);
3586 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_QUANTUM, QUANTUM_EN, 1);
3587 mqd->cp_gfx_hqd_quantum = tmp;
3589 /* set up gfx hqd base. this is similar as CP_RB_BASE */
3590 hqd_gpu_addr = prop->hqd_base_gpu_addr >> 8;
3591 mqd->cp_gfx_hqd_base = hqd_gpu_addr;
3592 mqd->cp_gfx_hqd_base_hi = upper_32_bits(hqd_gpu_addr);
3594 /* set up hqd_rptr_addr/_hi, similar as CP_RB_RPTR */
3595 wb_gpu_addr = prop->rptr_gpu_addr;
3596 mqd->cp_gfx_hqd_rptr_addr = wb_gpu_addr & 0xfffffffc;
3597 mqd->cp_gfx_hqd_rptr_addr_hi =
3598 upper_32_bits(wb_gpu_addr) & 0xffff;
3600 /* set up rb_wptr_poll addr */
3601 wb_gpu_addr = prop->wptr_gpu_addr;
3602 mqd->cp_rb_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
3603 mqd->cp_rb_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
3605 /* set up the gfx_hqd_control, similar as CP_RB0_CNTL */
3606 rb_bufsz = order_base_2(prop->queue_size / 4) - 1;
3607 tmp = RREG32_SOC15(GC, 0, regCP_GFX_HQD_CNTL);
3608 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, RB_BUFSZ, rb_bufsz);
3609 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, RB_BLKSZ, rb_bufsz - 2);
3611 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, BUF_SWAP, 1);
3613 mqd->cp_gfx_hqd_cntl = tmp;
3615 /* set up cp_doorbell_control */
3616 tmp = RREG32_SOC15(GC, 0, regCP_RB_DOORBELL_CONTROL);
3617 if (prop->use_doorbell) {
3618 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
3619 DOORBELL_OFFSET, prop->doorbell_index);
3620 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
3623 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
3625 mqd->cp_rb_doorbell_control = tmp;
3627 /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
3628 mqd->cp_gfx_hqd_rptr = RREG32_SOC15(GC, 0, regCP_GFX_HQD_RPTR);
3630 /* active the queue */
3631 mqd->cp_gfx_hqd_active = 1;
3636 #ifdef BRING_UP_DEBUG
3637 static int gfx_v11_0_gfx_queue_init_register(struct amdgpu_ring *ring)
3639 struct amdgpu_device *adev = ring->adev;
3640 struct v11_gfx_mqd *mqd = ring->mqd_ptr;
3642 /* set mmCP_GFX_HQD_WPTR/_HI to 0 */
3643 WREG32_SOC15(GC, 0, regCP_GFX_HQD_WPTR, mqd->cp_gfx_hqd_wptr);
3644 WREG32_SOC15(GC, 0, regCP_GFX_HQD_WPTR_HI, mqd->cp_gfx_hqd_wptr_hi);
3646 /* set GFX_MQD_BASE */
3647 WREG32_SOC15(GC, 0, regCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr);
3648 WREG32_SOC15(GC, 0, regCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
3650 /* set GFX_MQD_CONTROL */
3651 WREG32_SOC15(GC, 0, regCP_GFX_MQD_CONTROL, mqd->cp_gfx_mqd_control);
3653 /* set GFX_HQD_VMID to 0 */
3654 WREG32_SOC15(GC, 0, regCP_GFX_HQD_VMID, mqd->cp_gfx_hqd_vmid);
3656 WREG32_SOC15(GC, 0, regCP_GFX_HQD_QUEUE_PRIORITY,
3657 mqd->cp_gfx_hqd_queue_priority);
3658 WREG32_SOC15(GC, 0, regCP_GFX_HQD_QUANTUM, mqd->cp_gfx_hqd_quantum);
3660 /* set GFX_HQD_BASE, similar as CP_RB_BASE */
3661 WREG32_SOC15(GC, 0, regCP_GFX_HQD_BASE, mqd->cp_gfx_hqd_base);
3662 WREG32_SOC15(GC, 0, regCP_GFX_HQD_BASE_HI, mqd->cp_gfx_hqd_base_hi);
3664 /* set GFX_HQD_RPTR_ADDR, similar as CP_RB_RPTR */
3665 WREG32_SOC15(GC, 0, regCP_GFX_HQD_RPTR_ADDR, mqd->cp_gfx_hqd_rptr_addr);
3666 WREG32_SOC15(GC, 0, regCP_GFX_HQD_RPTR_ADDR_HI, mqd->cp_gfx_hqd_rptr_addr_hi);
3668 /* set GFX_HQD_CNTL, similar as CP_RB_CNTL */
3669 WREG32_SOC15(GC, 0, regCP_GFX_HQD_CNTL, mqd->cp_gfx_hqd_cntl);
3671 /* set RB_WPTR_POLL_ADDR */
3672 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_ADDR_LO, mqd->cp_rb_wptr_poll_addr_lo);
3673 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_ADDR_HI, mqd->cp_rb_wptr_poll_addr_hi);
3675 /* set RB_DOORBELL_CONTROL */
3676 WREG32_SOC15(GC, 0, regCP_RB_DOORBELL_CONTROL, mqd->cp_rb_doorbell_control);
3678 /* active the queue */
3679 WREG32_SOC15(GC, 0, regCP_GFX_HQD_ACTIVE, mqd->cp_gfx_hqd_active);
3685 static int gfx_v11_0_gfx_init_queue(struct amdgpu_ring *ring)
3687 struct amdgpu_device *adev = ring->adev;
3688 struct v11_gfx_mqd *mqd = ring->mqd_ptr;
3689 int mqd_idx = ring - &adev->gfx.gfx_ring[0];
3691 if (!amdgpu_in_reset(adev) && !adev->in_suspend) {
3692 memset((void *)mqd, 0, sizeof(*mqd));
3693 mutex_lock(&adev->srbm_mutex);
3694 soc21_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
3695 amdgpu_ring_init_mqd(ring);
3696 #ifdef BRING_UP_DEBUG
3697 gfx_v11_0_gfx_queue_init_register(ring);
3699 soc21_grbm_select(adev, 0, 0, 0, 0);
3700 mutex_unlock(&adev->srbm_mutex);
3701 if (adev->gfx.me.mqd_backup[mqd_idx])
3702 memcpy(adev->gfx.me.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
3703 } else if (amdgpu_in_reset(adev)) {
3704 /* reset mqd with the backup copy */
3705 if (adev->gfx.me.mqd_backup[mqd_idx])
3706 memcpy(mqd, adev->gfx.me.mqd_backup[mqd_idx], sizeof(*mqd));
3707 /* reset the ring */
3709 *ring->wptr_cpu_addr = 0;
3710 amdgpu_ring_clear_ring(ring);
3711 #ifdef BRING_UP_DEBUG
3712 mutex_lock(&adev->srbm_mutex);
3713 soc21_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
3714 gfx_v11_0_gfx_queue_init_register(ring);
3715 soc21_grbm_select(adev, 0, 0, 0, 0);
3716 mutex_unlock(&adev->srbm_mutex);
3719 amdgpu_ring_clear_ring(ring);
3725 #ifndef BRING_UP_DEBUG
3726 static int gfx_v11_0_kiq_enable_kgq(struct amdgpu_device *adev)
3728 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
3729 struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
3732 if (!kiq->pmf || !kiq->pmf->kiq_map_queues)
3735 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size *
3736 adev->gfx.num_gfx_rings);
3738 DRM_ERROR("Failed to lock KIQ (%d).\n", r);
3742 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3743 kiq->pmf->kiq_map_queues(kiq_ring, &adev->gfx.gfx_ring[i]);
3745 return amdgpu_ring_test_helper(kiq_ring);
3749 static int gfx_v11_0_cp_async_gfx_ring_resume(struct amdgpu_device *adev)
3752 struct amdgpu_ring *ring;
3754 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3755 ring = &adev->gfx.gfx_ring[i];
3757 r = amdgpu_bo_reserve(ring->mqd_obj, false);
3758 if (unlikely(r != 0))
3761 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
3763 r = gfx_v11_0_gfx_init_queue(ring);
3764 amdgpu_bo_kunmap(ring->mqd_obj);
3765 ring->mqd_ptr = NULL;
3767 amdgpu_bo_unreserve(ring->mqd_obj);
3771 #ifndef BRING_UP_DEBUG
3772 r = gfx_v11_0_kiq_enable_kgq(adev);
3776 r = gfx_v11_0_cp_gfx_start(adev);
3780 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3781 ring = &adev->gfx.gfx_ring[i];
3782 ring->sched.ready = true;
3788 static int gfx_v11_0_compute_mqd_init(struct amdgpu_device *adev, void *m,
3789 struct amdgpu_mqd_prop *prop)
3791 struct v11_compute_mqd *mqd = m;
3792 uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
3795 mqd->header = 0xC0310800;
3796 mqd->compute_pipelinestat_enable = 0x00000001;
3797 mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
3798 mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
3799 mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
3800 mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
3801 mqd->compute_misc_reserved = 0x00000007;
3803 eop_base_addr = prop->eop_gpu_addr >> 8;
3804 mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
3805 mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
3807 /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
3808 tmp = RREG32_SOC15(GC, 0, regCP_HQD_EOP_CONTROL);
3809 tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
3810 (order_base_2(GFX11_MEC_HPD_SIZE / 4) - 1));
3812 mqd->cp_hqd_eop_control = tmp;
3814 /* enable doorbell? */
3815 tmp = RREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL);
3817 if (prop->use_doorbell) {
3818 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3819 DOORBELL_OFFSET, prop->doorbell_index);
3820 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3822 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3823 DOORBELL_SOURCE, 0);
3824 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3827 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3831 mqd->cp_hqd_pq_doorbell_control = tmp;
3833 /* disable the queue if it's active */
3834 mqd->cp_hqd_dequeue_request = 0;
3835 mqd->cp_hqd_pq_rptr = 0;
3836 mqd->cp_hqd_pq_wptr_lo = 0;
3837 mqd->cp_hqd_pq_wptr_hi = 0;
3839 /* set the pointer to the MQD */
3840 mqd->cp_mqd_base_addr_lo = prop->mqd_gpu_addr & 0xfffffffc;
3841 mqd->cp_mqd_base_addr_hi = upper_32_bits(prop->mqd_gpu_addr);
3843 /* set MQD vmid to 0 */
3844 tmp = RREG32_SOC15(GC, 0, regCP_MQD_CONTROL);
3845 tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
3846 mqd->cp_mqd_control = tmp;
3848 /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
3849 hqd_gpu_addr = prop->hqd_base_gpu_addr >> 8;
3850 mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
3851 mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
3853 /* set up the HQD, this is similar to CP_RB0_CNTL */
3854 tmp = RREG32_SOC15(GC, 0, regCP_HQD_PQ_CONTROL);
3855 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
3856 (order_base_2(prop->queue_size / 4) - 1));
3857 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
3858 (order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1));
3859 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
3860 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, TUNNEL_DISPATCH, 0);
3861 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
3862 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
3863 mqd->cp_hqd_pq_control = tmp;
3865 /* set the wb address whether it's enabled or not */
3866 wb_gpu_addr = prop->rptr_gpu_addr;
3867 mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
3868 mqd->cp_hqd_pq_rptr_report_addr_hi =
3869 upper_32_bits(wb_gpu_addr) & 0xffff;
3871 /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
3872 wb_gpu_addr = prop->wptr_gpu_addr;
3873 mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
3874 mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
3877 /* enable the doorbell if requested */
3878 if (prop->use_doorbell) {
3879 tmp = RREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL);
3880 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3881 DOORBELL_OFFSET, prop->doorbell_index);
3883 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3885 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3886 DOORBELL_SOURCE, 0);
3887 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
3891 mqd->cp_hqd_pq_doorbell_control = tmp;
3893 /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
3894 mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR);
3896 /* set the vmid for the queue */
3897 mqd->cp_hqd_vmid = 0;
3899 tmp = RREG32_SOC15(GC, 0, regCP_HQD_PERSISTENT_STATE);
3900 tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x55);
3901 mqd->cp_hqd_persistent_state = tmp;
3903 /* set MIN_IB_AVAIL_SIZE */
3904 tmp = RREG32_SOC15(GC, 0, regCP_HQD_IB_CONTROL);
3905 tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
3906 mqd->cp_hqd_ib_control = tmp;
3908 /* set static priority for a compute queue/ring */
3909 mqd->cp_hqd_pipe_priority = prop->hqd_pipe_priority;
3910 mqd->cp_hqd_queue_priority = prop->hqd_queue_priority;
3912 mqd->cp_hqd_active = prop->hqd_active;
3917 static int gfx_v11_0_kiq_init_register(struct amdgpu_ring *ring)
3919 struct amdgpu_device *adev = ring->adev;
3920 struct v11_compute_mqd *mqd = ring->mqd_ptr;
3923 /* inactivate the queue */
3924 if (amdgpu_sriov_vf(adev))
3925 WREG32_SOC15(GC, 0, regCP_HQD_ACTIVE, 0);
3927 /* disable wptr polling */
3928 WREG32_FIELD15_PREREG(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
3930 /* write the EOP addr */
3931 WREG32_SOC15(GC, 0, regCP_HQD_EOP_BASE_ADDR,
3932 mqd->cp_hqd_eop_base_addr_lo);
3933 WREG32_SOC15(GC, 0, regCP_HQD_EOP_BASE_ADDR_HI,
3934 mqd->cp_hqd_eop_base_addr_hi);
3936 /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
3937 WREG32_SOC15(GC, 0, regCP_HQD_EOP_CONTROL,
3938 mqd->cp_hqd_eop_control);
3940 /* enable doorbell? */
3941 WREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL,
3942 mqd->cp_hqd_pq_doorbell_control);
3944 /* disable the queue if it's active */
3945 if (RREG32_SOC15(GC, 0, regCP_HQD_ACTIVE) & 1) {
3946 WREG32_SOC15(GC, 0, regCP_HQD_DEQUEUE_REQUEST, 1);
3947 for (j = 0; j < adev->usec_timeout; j++) {
3948 if (!(RREG32_SOC15(GC, 0, regCP_HQD_ACTIVE) & 1))
3952 WREG32_SOC15(GC, 0, regCP_HQD_DEQUEUE_REQUEST,
3953 mqd->cp_hqd_dequeue_request);
3954 WREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR,
3955 mqd->cp_hqd_pq_rptr);
3956 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_LO,
3957 mqd->cp_hqd_pq_wptr_lo);
3958 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI,
3959 mqd->cp_hqd_pq_wptr_hi);
3962 /* set the pointer to the MQD */
3963 WREG32_SOC15(GC, 0, regCP_MQD_BASE_ADDR,
3964 mqd->cp_mqd_base_addr_lo);
3965 WREG32_SOC15(GC, 0, regCP_MQD_BASE_ADDR_HI,
3966 mqd->cp_mqd_base_addr_hi);
3968 /* set MQD vmid to 0 */
3969 WREG32_SOC15(GC, 0, regCP_MQD_CONTROL,
3970 mqd->cp_mqd_control);
3972 /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
3973 WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE,
3974 mqd->cp_hqd_pq_base_lo);
3975 WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE_HI,
3976 mqd->cp_hqd_pq_base_hi);
3978 /* set up the HQD, this is similar to CP_RB0_CNTL */
3979 WREG32_SOC15(GC, 0, regCP_HQD_PQ_CONTROL,
3980 mqd->cp_hqd_pq_control);
3982 /* set the wb address whether it's enabled or not */
3983 WREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR_REPORT_ADDR,
3984 mqd->cp_hqd_pq_rptr_report_addr_lo);
3985 WREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
3986 mqd->cp_hqd_pq_rptr_report_addr_hi);
3988 /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
3989 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_POLL_ADDR,
3990 mqd->cp_hqd_pq_wptr_poll_addr_lo);
3991 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_POLL_ADDR_HI,
3992 mqd->cp_hqd_pq_wptr_poll_addr_hi);
3994 /* enable the doorbell if requested */
3995 if (ring->use_doorbell) {
3996 WREG32_SOC15(GC, 0, regCP_MEC_DOORBELL_RANGE_LOWER,
3997 (adev->doorbell_index.kiq * 2) << 2);
3998 WREG32_SOC15(GC, 0, regCP_MEC_DOORBELL_RANGE_UPPER,
3999 (adev->doorbell_index.userqueue_end * 2) << 2);
4002 WREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL,
4003 mqd->cp_hqd_pq_doorbell_control);
4005 /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
4006 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_LO,
4007 mqd->cp_hqd_pq_wptr_lo);
4008 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI,
4009 mqd->cp_hqd_pq_wptr_hi);
4011 /* set the vmid for the queue */
4012 WREG32_SOC15(GC, 0, regCP_HQD_VMID, mqd->cp_hqd_vmid);
4014 WREG32_SOC15(GC, 0, regCP_HQD_PERSISTENT_STATE,
4015 mqd->cp_hqd_persistent_state);
4017 /* activate the queue */
4018 WREG32_SOC15(GC, 0, regCP_HQD_ACTIVE,
4019 mqd->cp_hqd_active);
4021 if (ring->use_doorbell)
4022 WREG32_FIELD15_PREREG(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
4027 static int gfx_v11_0_kiq_init_queue(struct amdgpu_ring *ring)
4029 struct amdgpu_device *adev = ring->adev;
4030 struct v11_compute_mqd *mqd = ring->mqd_ptr;
4031 int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
4033 gfx_v11_0_kiq_setting(ring);
4035 if (amdgpu_in_reset(adev)) { /* for GPU_RESET case */
4036 /* reset MQD to a clean status */
4037 if (adev->gfx.mec.mqd_backup[mqd_idx])
4038 memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
4040 /* reset ring buffer */
4042 amdgpu_ring_clear_ring(ring);
4044 mutex_lock(&adev->srbm_mutex);
4045 soc21_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
4046 gfx_v11_0_kiq_init_register(ring);
4047 soc21_grbm_select(adev, 0, 0, 0, 0);
4048 mutex_unlock(&adev->srbm_mutex);
4050 memset((void *)mqd, 0, sizeof(*mqd));
4051 if (amdgpu_sriov_vf(adev) && adev->in_suspend)
4052 amdgpu_ring_clear_ring(ring);
4053 mutex_lock(&adev->srbm_mutex);
4054 soc21_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
4055 amdgpu_ring_init_mqd(ring);
4056 gfx_v11_0_kiq_init_register(ring);
4057 soc21_grbm_select(adev, 0, 0, 0, 0);
4058 mutex_unlock(&adev->srbm_mutex);
4060 if (adev->gfx.mec.mqd_backup[mqd_idx])
4061 memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
4067 static int gfx_v11_0_kcq_init_queue(struct amdgpu_ring *ring)
4069 struct amdgpu_device *adev = ring->adev;
4070 struct v11_compute_mqd *mqd = ring->mqd_ptr;
4071 int mqd_idx = ring - &adev->gfx.compute_ring[0];
4073 if (!amdgpu_in_reset(adev) && !adev->in_suspend) {
4074 memset((void *)mqd, 0, sizeof(*mqd));
4075 mutex_lock(&adev->srbm_mutex);
4076 soc21_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
4077 amdgpu_ring_init_mqd(ring);
4078 soc21_grbm_select(adev, 0, 0, 0, 0);
4079 mutex_unlock(&adev->srbm_mutex);
4081 if (adev->gfx.mec.mqd_backup[mqd_idx])
4082 memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
4083 } else if (amdgpu_in_reset(adev)) { /* for GPU_RESET case */
4084 /* reset MQD to a clean status */
4085 if (adev->gfx.mec.mqd_backup[mqd_idx])
4086 memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
4088 /* reset ring buffer */
4090 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, 0);
4091 amdgpu_ring_clear_ring(ring);
4093 amdgpu_ring_clear_ring(ring);
4099 static int gfx_v11_0_kiq_resume(struct amdgpu_device *adev)
4101 struct amdgpu_ring *ring;
4104 ring = &adev->gfx.kiq.ring;
4106 r = amdgpu_bo_reserve(ring->mqd_obj, false);
4107 if (unlikely(r != 0))
4110 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
4111 if (unlikely(r != 0)) {
4112 amdgpu_bo_unreserve(ring->mqd_obj);
4116 gfx_v11_0_kiq_init_queue(ring);
4117 amdgpu_bo_kunmap(ring->mqd_obj);
4118 ring->mqd_ptr = NULL;
4119 amdgpu_bo_unreserve(ring->mqd_obj);
4120 ring->sched.ready = true;
4124 static int gfx_v11_0_kcq_resume(struct amdgpu_device *adev)
4126 struct amdgpu_ring *ring = NULL;
4129 if (!amdgpu_async_gfx_ring)
4130 gfx_v11_0_cp_compute_enable(adev, true);
4132 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
4133 ring = &adev->gfx.compute_ring[i];
4135 r = amdgpu_bo_reserve(ring->mqd_obj, false);
4136 if (unlikely(r != 0))
4138 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
4140 r = gfx_v11_0_kcq_init_queue(ring);
4141 amdgpu_bo_kunmap(ring->mqd_obj);
4142 ring->mqd_ptr = NULL;
4144 amdgpu_bo_unreserve(ring->mqd_obj);
4149 r = amdgpu_gfx_enable_kcq(adev);
4154 static int gfx_v11_0_cp_resume(struct amdgpu_device *adev)
4157 struct amdgpu_ring *ring;
4159 if (!(adev->flags & AMD_IS_APU))
4160 gfx_v11_0_enable_gui_idle_interrupt(adev, false);
4162 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
4163 /* legacy firmware loading */
4164 r = gfx_v11_0_cp_gfx_load_microcode(adev);
4168 if (adev->gfx.rs64_enable)
4169 r = gfx_v11_0_cp_compute_load_microcode_rs64(adev);
4171 r = gfx_v11_0_cp_compute_load_microcode(adev);
4176 gfx_v11_0_cp_set_doorbell_range(adev);
4178 if (amdgpu_async_gfx_ring) {
4179 gfx_v11_0_cp_compute_enable(adev, true);
4180 gfx_v11_0_cp_gfx_enable(adev, true);
4183 if (adev->enable_mes_kiq && adev->mes.kiq_hw_init)
4184 r = amdgpu_mes_kiq_hw_init(adev);
4186 r = gfx_v11_0_kiq_resume(adev);
4190 r = gfx_v11_0_kcq_resume(adev);
4194 if (!amdgpu_async_gfx_ring) {
4195 r = gfx_v11_0_cp_gfx_resume(adev);
4199 r = gfx_v11_0_cp_async_gfx_ring_resume(adev);
4204 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
4205 ring = &adev->gfx.gfx_ring[i];
4206 r = amdgpu_ring_test_helper(ring);
4211 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
4212 ring = &adev->gfx.compute_ring[i];
4213 r = amdgpu_ring_test_helper(ring);
4221 static void gfx_v11_0_cp_enable(struct amdgpu_device *adev, bool enable)
4223 gfx_v11_0_cp_gfx_enable(adev, enable);
4224 gfx_v11_0_cp_compute_enable(adev, enable);
4227 static int gfx_v11_0_gfxhub_enable(struct amdgpu_device *adev)
4232 r = adev->gfxhub.funcs->gart_enable(adev);
4236 adev->hdp.funcs->flush_hdp(adev, NULL);
4238 value = (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS) ?
4241 adev->gfxhub.funcs->set_fault_enable_default(adev, value);
4242 amdgpu_gmc_flush_gpu_tlb(adev, 0, AMDGPU_GFXHUB_0, 0);
4247 static void gfx_v11_0_select_cp_fw_arch(struct amdgpu_device *adev)
4252 if (adev->gfx.rs64_enable) {
4253 tmp = RREG32_SOC15(GC, 0, regCP_GFX_CNTL);
4254 tmp = REG_SET_FIELD(tmp, CP_GFX_CNTL, ENGINE_SEL, 1);
4255 WREG32_SOC15(GC, 0, regCP_GFX_CNTL, tmp);
4257 tmp = RREG32_SOC15(GC, 0, regCP_MEC_ISA_CNTL);
4258 tmp = REG_SET_FIELD(tmp, CP_MEC_ISA_CNTL, ISA_MODE, 1);
4259 WREG32_SOC15(GC, 0, regCP_MEC_ISA_CNTL, tmp);
4262 if (amdgpu_emu_mode == 1)
4266 static int get_gb_addr_config(struct amdgpu_device * adev)
4270 gb_addr_config = RREG32_SOC15(GC, 0, regGB_ADDR_CONFIG);
4271 if (gb_addr_config == 0)
4274 adev->gfx.config.gb_addr_config_fields.num_pkrs =
4275 1 << REG_GET_FIELD(gb_addr_config, GB_ADDR_CONFIG, NUM_PKRS);
4277 adev->gfx.config.gb_addr_config = gb_addr_config;
4279 adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
4280 REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4281 GB_ADDR_CONFIG, NUM_PIPES);
4283 adev->gfx.config.max_tile_pipes =
4284 adev->gfx.config.gb_addr_config_fields.num_pipes;
4286 adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
4287 REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4288 GB_ADDR_CONFIG, MAX_COMPRESSED_FRAGS);
4289 adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
4290 REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4291 GB_ADDR_CONFIG, NUM_RB_PER_SE);
4292 adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
4293 REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4294 GB_ADDR_CONFIG, NUM_SHADER_ENGINES);
4295 adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
4296 REG_GET_FIELD(adev->gfx.config.gb_addr_config,
4297 GB_ADDR_CONFIG, PIPE_INTERLEAVE_SIZE));
4302 static void gfx_v11_0_disable_gpa_mode(struct amdgpu_device *adev)
4306 data = RREG32_SOC15(GC, 0, regCPC_PSP_DEBUG);
4307 data |= CPC_PSP_DEBUG__GPA_OVERRIDE_MASK;
4308 WREG32_SOC15(GC, 0, regCPC_PSP_DEBUG, data);
4310 data = RREG32_SOC15(GC, 0, regCPG_PSP_DEBUG);
4311 data |= CPG_PSP_DEBUG__GPA_OVERRIDE_MASK;
4312 WREG32_SOC15(GC, 0, regCPG_PSP_DEBUG, data);
4315 static int gfx_v11_0_hw_init(void *handle)
4318 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4320 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) {
4321 if (adev->gfx.imu.funcs) {
4322 /* RLC autoload sequence 1: Program rlc ram */
4323 if (adev->gfx.imu.funcs->program_rlc_ram)
4324 adev->gfx.imu.funcs->program_rlc_ram(adev);
4326 /* rlc autoload firmware */
4327 r = gfx_v11_0_rlc_backdoor_autoload_enable(adev);
4331 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
4332 if (adev->gfx.imu.funcs && (amdgpu_dpm > 0)) {
4333 if (adev->gfx.imu.funcs->load_microcode)
4334 adev->gfx.imu.funcs->load_microcode(adev);
4335 if (adev->gfx.imu.funcs->setup_imu)
4336 adev->gfx.imu.funcs->setup_imu(adev);
4337 if (adev->gfx.imu.funcs->start_imu)
4338 adev->gfx.imu.funcs->start_imu(adev);
4341 /* disable gpa mode in backdoor loading */
4342 gfx_v11_0_disable_gpa_mode(adev);
4346 if ((adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) ||
4347 (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
4348 r = gfx_v11_0_wait_for_rlc_autoload_complete(adev);
4350 dev_err(adev->dev, "(%d) failed to wait rlc autoload complete\n", r);
4355 adev->gfx.is_poweron = true;
4357 if(get_gb_addr_config(adev))
4358 DRM_WARN("Invalid gb_addr_config !\n");
4360 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
4361 adev->gfx.rs64_enable)
4362 gfx_v11_0_config_gfx_rs64(adev);
4364 r = gfx_v11_0_gfxhub_enable(adev);
4368 if (!amdgpu_emu_mode)
4369 gfx_v11_0_init_golden_registers(adev);
4371 if ((adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) ||
4372 (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO && amdgpu_dpm == 1)) {
4374 * For gfx 11, rlc firmware loading relies on smu firmware is
4375 * loaded firstly, so in direct type, it has to load smc ucode
4378 if (!(adev->flags & AMD_IS_APU)) {
4379 r = amdgpu_pm_load_smu_firmware(adev, NULL);
4385 gfx_v11_0_constants_init(adev);
4387 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
4388 gfx_v11_0_select_cp_fw_arch(adev);
4390 if (adev->nbio.funcs->gc_doorbell_init)
4391 adev->nbio.funcs->gc_doorbell_init(adev);
4393 r = gfx_v11_0_rlc_resume(adev);
4398 * init golden registers and rlc resume may override some registers,
4399 * reconfig them here
4401 gfx_v11_0_tcp_harvest(adev);
4403 r = gfx_v11_0_cp_resume(adev);
4410 #ifndef BRING_UP_DEBUG
4411 static int gfx_v11_0_kiq_disable_kgq(struct amdgpu_device *adev)
4413 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
4414 struct amdgpu_ring *kiq_ring = &kiq->ring;
4417 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
4420 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size *
4421 adev->gfx.num_gfx_rings))
4424 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
4425 kiq->pmf->kiq_unmap_queues(kiq_ring, &adev->gfx.gfx_ring[i],
4426 PREEMPT_QUEUES, 0, 0);
4428 if (adev->gfx.kiq.ring.sched.ready)
4429 r = amdgpu_ring_test_helper(kiq_ring);
4435 static int gfx_v11_0_hw_fini(void *handle)
4437 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4440 amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
4441 amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
4443 if (!adev->no_hw_access) {
4444 #ifndef BRING_UP_DEBUG
4445 if (amdgpu_async_gfx_ring) {
4446 r = gfx_v11_0_kiq_disable_kgq(adev);
4448 DRM_ERROR("KGQ disable failed\n");
4451 if (amdgpu_gfx_disable_kcq(adev))
4452 DRM_ERROR("KCQ disable failed\n");
4454 amdgpu_mes_kiq_hw_fini(adev);
4457 if (amdgpu_sriov_vf(adev))
4458 /* Remove the steps disabling CPG and clearing KIQ position,
4459 * so that CP could perform IDLE-SAVE during switch. Those
4460 * steps are necessary to avoid a DMAR error in gfx9 but it is
4461 * not reproduced on gfx11.
4465 gfx_v11_0_cp_enable(adev, false);
4466 gfx_v11_0_enable_gui_idle_interrupt(adev, false);
4468 adev->gfxhub.funcs->gart_disable(adev);
4470 adev->gfx.is_poweron = false;
4475 static int gfx_v11_0_suspend(void *handle)
4477 return gfx_v11_0_hw_fini(handle);
4480 static int gfx_v11_0_resume(void *handle)
4482 return gfx_v11_0_hw_init(handle);
4485 static bool gfx_v11_0_is_idle(void *handle)
4487 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4489 if (REG_GET_FIELD(RREG32_SOC15(GC, 0, regGRBM_STATUS),
4490 GRBM_STATUS, GUI_ACTIVE))
4496 static int gfx_v11_0_wait_for_idle(void *handle)
4500 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4502 for (i = 0; i < adev->usec_timeout; i++) {
4503 /* read MC_STATUS */
4504 tmp = RREG32_SOC15(GC, 0, regGRBM_STATUS) &
4505 GRBM_STATUS__GUI_ACTIVE_MASK;
4507 if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
4514 static int gfx_v11_0_soft_reset(void *handle)
4516 u32 grbm_soft_reset = 0;
4519 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4521 tmp = RREG32_SOC15(GC, 0, regCP_INT_CNTL);
4522 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, CMP_BUSY_INT_ENABLE, 0);
4523 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, CNTX_BUSY_INT_ENABLE, 0);
4524 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, CNTX_EMPTY_INT_ENABLE, 0);
4525 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, GFX_IDLE_INT_ENABLE, 0);
4526 WREG32_SOC15(GC, 0, regCP_INT_CNTL, tmp);
4528 gfx_v11_0_set_safe_mode(adev);
4530 for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
4531 for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
4532 for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
4533 tmp = RREG32_SOC15(GC, 0, regGRBM_GFX_CNTL);
4534 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, MEID, i);
4535 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, QUEUEID, j);
4536 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, PIPEID, k);
4537 WREG32_SOC15(GC, 0, regGRBM_GFX_CNTL, tmp);
4539 WREG32_SOC15(GC, 0, regCP_HQD_DEQUEUE_REQUEST, 0x2);
4540 WREG32_SOC15(GC, 0, regSPI_COMPUTE_QUEUE_RESET, 0x1);
4544 for (i = 0; i < adev->gfx.me.num_me; ++i) {
4545 for (j = 0; j < adev->gfx.me.num_queue_per_pipe; j++) {
4546 for (k = 0; k < adev->gfx.me.num_pipe_per_me; k++) {
4547 tmp = RREG32_SOC15(GC, 0, regGRBM_GFX_CNTL);
4548 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, MEID, i);
4549 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, QUEUEID, j);
4550 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, PIPEID, k);
4551 WREG32_SOC15(GC, 0, regGRBM_GFX_CNTL, tmp);
4553 WREG32_SOC15(GC, 0, regCP_GFX_HQD_DEQUEUE_REQUEST, 0x1);
4558 WREG32_SOC15(GC, 0, regCP_VMID_RESET, 0xfffffffe);
4560 // Read CP_VMID_RESET register three times.
4561 // to get sufficient time for GFX_HQD_ACTIVE reach 0
4562 RREG32_SOC15(GC, 0, regCP_VMID_RESET);
4563 RREG32_SOC15(GC, 0, regCP_VMID_RESET);
4564 RREG32_SOC15(GC, 0, regCP_VMID_RESET);
4566 for (i = 0; i < adev->usec_timeout; i++) {
4567 if (!RREG32_SOC15(GC, 0, regCP_HQD_ACTIVE) &&
4568 !RREG32_SOC15(GC, 0, regCP_GFX_HQD_ACTIVE))
4572 if (i >= adev->usec_timeout) {
4573 printk("Failed to wait all pipes clean\n");
4577 /********** trigger soft reset ***********/
4578 grbm_soft_reset = RREG32_SOC15(GC, 0, regGRBM_SOFT_RESET);
4579 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4581 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4583 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4585 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4587 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4589 WREG32_SOC15(GC, 0, regGRBM_SOFT_RESET, grbm_soft_reset);
4590 /********** exit soft reset ***********/
4591 grbm_soft_reset = RREG32_SOC15(GC, 0, regGRBM_SOFT_RESET);
4592 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4594 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4596 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4598 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4600 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
4602 WREG32_SOC15(GC, 0, regGRBM_SOFT_RESET, grbm_soft_reset);
4604 tmp = RREG32_SOC15(GC, 0, regCP_SOFT_RESET_CNTL);
4605 tmp = REG_SET_FIELD(tmp, CP_SOFT_RESET_CNTL, CMP_HQD_REG_RESET, 0x1);
4606 WREG32_SOC15(GC, 0, regCP_SOFT_RESET_CNTL, tmp);
4608 WREG32_SOC15(GC, 0, regCP_ME_CNTL, 0x0);
4609 WREG32_SOC15(GC, 0, regCP_MEC_RS64_CNTL, 0x0);
4611 for (i = 0; i < adev->usec_timeout; i++) {
4612 if (!RREG32_SOC15(GC, 0, regCP_VMID_RESET))
4616 if (i >= adev->usec_timeout) {
4617 printk("Failed to wait CP_VMID_RESET to 0\n");
4621 tmp = RREG32_SOC15(GC, 0, regCP_INT_CNTL);
4622 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, CMP_BUSY_INT_ENABLE, 1);
4623 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, CNTX_BUSY_INT_ENABLE, 1);
4624 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, CNTX_EMPTY_INT_ENABLE, 1);
4625 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL, GFX_IDLE_INT_ENABLE, 1);
4626 WREG32_SOC15(GC, 0, regCP_INT_CNTL, tmp);
4628 gfx_v11_0_unset_safe_mode(adev);
4630 return gfx_v11_0_cp_resume(adev);
4633 static bool gfx_v11_0_check_soft_reset(void *handle)
4636 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4637 struct amdgpu_ring *ring;
4638 long tmo = msecs_to_jiffies(1000);
4640 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
4641 ring = &adev->gfx.gfx_ring[i];
4642 r = amdgpu_ring_test_ib(ring, tmo);
4647 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
4648 ring = &adev->gfx.compute_ring[i];
4649 r = amdgpu_ring_test_ib(ring, tmo);
4657 static int gfx_v11_0_post_soft_reset(void *handle)
4660 * GFX soft reset will impact MES, need resume MES when do GFX soft reset
4662 return amdgpu_mes_resume((struct amdgpu_device *)handle);
4665 static uint64_t gfx_v11_0_get_gpu_clock_counter(struct amdgpu_device *adev)
4668 uint64_t clock_counter_lo, clock_counter_hi_pre, clock_counter_hi_after;
4670 if (amdgpu_sriov_vf(adev)) {
4671 amdgpu_gfx_off_ctrl(adev, false);
4672 mutex_lock(&adev->gfx.gpu_clock_mutex);
4673 clock_counter_hi_pre = (uint64_t)RREG32_SOC15(GC, 0, regCP_MES_MTIME_HI);
4674 clock_counter_lo = (uint64_t)RREG32_SOC15(GC, 0, regCP_MES_MTIME_LO);
4675 clock_counter_hi_after = (uint64_t)RREG32_SOC15(GC, 0, regCP_MES_MTIME_HI);
4676 if (clock_counter_hi_pre != clock_counter_hi_after)
4677 clock_counter_lo = (uint64_t)RREG32_SOC15(GC, 0, regCP_MES_MTIME_LO);
4678 mutex_unlock(&adev->gfx.gpu_clock_mutex);
4679 amdgpu_gfx_off_ctrl(adev, true);
4682 clock_counter_hi_pre = (uint64_t)RREG32_SOC15(SMUIO, 0, regGOLDEN_TSC_COUNT_UPPER);
4683 clock_counter_lo = (uint64_t)RREG32_SOC15(SMUIO, 0, regGOLDEN_TSC_COUNT_LOWER);
4684 clock_counter_hi_after = (uint64_t)RREG32_SOC15(SMUIO, 0, regGOLDEN_TSC_COUNT_UPPER);
4685 if (clock_counter_hi_pre != clock_counter_hi_after)
4686 clock_counter_lo = (uint64_t)RREG32_SOC15(SMUIO, 0, regGOLDEN_TSC_COUNT_LOWER);
4689 clock = clock_counter_lo | (clock_counter_hi_after << 32ULL);
4694 static void gfx_v11_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
4696 uint32_t gds_base, uint32_t gds_size,
4697 uint32_t gws_base, uint32_t gws_size,
4698 uint32_t oa_base, uint32_t oa_size)
4700 struct amdgpu_device *adev = ring->adev;
4703 gfx_v11_0_write_data_to_reg(ring, 0, false,
4704 SOC15_REG_OFFSET(GC, 0, regGDS_VMID0_BASE) + 2 * vmid,
4708 gfx_v11_0_write_data_to_reg(ring, 0, false,
4709 SOC15_REG_OFFSET(GC, 0, regGDS_VMID0_SIZE) + 2 * vmid,
4713 gfx_v11_0_write_data_to_reg(ring, 0, false,
4714 SOC15_REG_OFFSET(GC, 0, regGDS_GWS_VMID0) + vmid,
4715 gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
4718 gfx_v11_0_write_data_to_reg(ring, 0, false,
4719 SOC15_REG_OFFSET(GC, 0, regGDS_OA_VMID0) + vmid,
4720 (1 << (oa_size + oa_base)) - (1 << oa_base));
4723 static int gfx_v11_0_early_init(void *handle)
4725 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4727 adev->gfx.funcs = &gfx_v11_0_gfx_funcs;
4729 adev->gfx.num_gfx_rings = GFX11_NUM_GFX_RINGS;
4730 adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
4731 AMDGPU_MAX_COMPUTE_RINGS);
4733 gfx_v11_0_set_kiq_pm4_funcs(adev);
4734 gfx_v11_0_set_ring_funcs(adev);
4735 gfx_v11_0_set_irq_funcs(adev);
4736 gfx_v11_0_set_gds_init(adev);
4737 gfx_v11_0_set_rlc_funcs(adev);
4738 gfx_v11_0_set_mqd_funcs(adev);
4739 gfx_v11_0_set_imu_funcs(adev);
4741 gfx_v11_0_init_rlcg_reg_access_ctrl(adev);
4743 return gfx_v11_0_init_microcode(adev);
4746 static int gfx_v11_0_ras_late_init(void *handle)
4748 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4749 struct ras_common_if *gfx_common_if;
4752 gfx_common_if = kzalloc(sizeof(struct ras_common_if), GFP_KERNEL);
4756 gfx_common_if->block = AMDGPU_RAS_BLOCK__GFX;
4758 ret = amdgpu_ras_feature_enable(adev, gfx_common_if, true);
4760 dev_warn(adev->dev, "Failed to enable gfx11 ras feature\n");
4762 kfree(gfx_common_if);
4766 static int gfx_v11_0_late_init(void *handle)
4768 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4771 r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
4775 r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
4779 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 3)) {
4780 r = gfx_v11_0_ras_late_init(handle);
4788 static bool gfx_v11_0_is_rlc_enabled(struct amdgpu_device *adev)
4792 /* if RLC is not enabled, do nothing */
4793 rlc_cntl = RREG32_SOC15(GC, 0, regRLC_CNTL);
4794 return (REG_GET_FIELD(rlc_cntl, RLC_CNTL, RLC_ENABLE_F32)) ? true : false;
4797 static void gfx_v11_0_set_safe_mode(struct amdgpu_device *adev)
4802 data = RLC_SAFE_MODE__CMD_MASK;
4803 data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
4805 WREG32_SOC15(GC, 0, regRLC_SAFE_MODE, data);
4807 /* wait for RLC_SAFE_MODE */
4808 for (i = 0; i < adev->usec_timeout; i++) {
4809 if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, regRLC_SAFE_MODE),
4810 RLC_SAFE_MODE, CMD))
4816 static void gfx_v11_0_unset_safe_mode(struct amdgpu_device *adev)
4818 WREG32_SOC15(GC, 0, regRLC_SAFE_MODE, RLC_SAFE_MODE__CMD_MASK);
4821 static void gfx_v11_0_update_perf_clk(struct amdgpu_device *adev,
4826 if (!(adev->cg_flags & AMD_CG_SUPPORT_GFX_PERF_CLK))
4829 def = data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
4832 data &= ~RLC_CGTT_MGCG_OVERRIDE__PERFMON_CLOCK_STATE_MASK;
4834 data |= RLC_CGTT_MGCG_OVERRIDE__PERFMON_CLOCK_STATE_MASK;
4837 WREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE, data);
4840 static void gfx_v11_0_update_sram_fgcg(struct amdgpu_device *adev,
4845 if (!(adev->cg_flags & AMD_CG_SUPPORT_GFX_FGCG))
4848 def = data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
4851 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK;
4853 data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK;
4856 WREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE, data);
4859 static void gfx_v11_0_update_repeater_fgcg(struct amdgpu_device *adev,
4864 if (!(adev->cg_flags & AMD_CG_SUPPORT_REPEATER_FGCG))
4867 def = data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
4870 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_REPEATER_FGCG_OVERRIDE_MASK;
4872 data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_REPEATER_FGCG_OVERRIDE_MASK;
4875 WREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE, data);
4878 static void gfx_v11_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
4883 if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)))
4886 /* It is disabled by HW by default */
4888 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
4889 /* 1 - RLC_CGTT_MGCG_OVERRIDE */
4890 def = data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
4892 data &= ~(RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
4893 RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
4894 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK);
4897 WREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE, data);
4900 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
4901 def = data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
4903 data |= (RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
4904 RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
4905 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK);
4908 WREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE, data);
4913 static void gfx_v11_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
4918 if (!(adev->cg_flags &
4919 (AMD_CG_SUPPORT_GFX_CGCG |
4920 AMD_CG_SUPPORT_GFX_CGLS |
4921 AMD_CG_SUPPORT_GFX_3D_CGCG |
4922 AMD_CG_SUPPORT_GFX_3D_CGLS)))
4926 def = data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
4928 /* unset CGCG override */
4929 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)
4930 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
4931 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
4932 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
4933 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG ||
4934 adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
4935 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
4937 /* update CGCG override bits */
4939 WREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE, data);
4941 /* enable cgcg FSM(0x0000363F) */
4942 def = data = RREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL);
4944 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
4945 data &= ~RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD_MASK;
4946 data |= (0x36 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
4947 RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
4950 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
4951 data &= ~RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY_MASK;
4952 data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
4953 RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
4957 WREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL, data);
4959 /* Program RLC_CGCG_CGLS_CTRL_3D */
4960 def = data = RREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL_3D);
4962 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
4963 data &= ~RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD_MASK;
4964 data |= (0x36 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
4965 RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
4968 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
4969 data &= ~RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY_MASK;
4970 data |= (0xf << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
4971 RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
4975 WREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL_3D, data);
4977 /* set IDLE_POLL_COUNT(0x00900100) */
4978 def = data = RREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_CNTL);
4980 data &= ~(CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY_MASK | CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK);
4981 data |= (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
4982 (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
4985 WREG32_SOC15(GC, 0, regCP_RB_WPTR_POLL_CNTL, data);
4987 data = RREG32_SOC15(GC, 0, regCP_INT_CNTL);
4988 data = REG_SET_FIELD(data, CP_INT_CNTL, CNTX_BUSY_INT_ENABLE, 1);
4989 data = REG_SET_FIELD(data, CP_INT_CNTL, CNTX_EMPTY_INT_ENABLE, 1);
4990 data = REG_SET_FIELD(data, CP_INT_CNTL, CMP_BUSY_INT_ENABLE, 1);
4991 data = REG_SET_FIELD(data, CP_INT_CNTL, GFX_IDLE_INT_ENABLE, 1);
4992 WREG32_SOC15(GC, 0, regCP_INT_CNTL, data);
4994 data = RREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL);
4995 data = REG_SET_FIELD(data, SDMA0_RLC_CGCG_CTRL, CGCG_INT_ENABLE, 1);
4996 WREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL, data);
4998 /* Some ASICs only have one SDMA instance, not need to configure SDMA1 */
4999 if (adev->sdma.num_instances > 1) {
5000 data = RREG32_SOC15(GC, 0, regSDMA1_RLC_CGCG_CTRL);
5001 data = REG_SET_FIELD(data, SDMA1_RLC_CGCG_CTRL, CGCG_INT_ENABLE, 1);
5002 WREG32_SOC15(GC, 0, regSDMA1_RLC_CGCG_CTRL, data);
5005 /* Program RLC_CGCG_CGLS_CTRL */
5006 def = data = RREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL);
5008 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)
5009 data &= ~RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
5011 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
5012 data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
5015 WREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL, data);
5017 /* Program RLC_CGCG_CGLS_CTRL_3D */
5018 def = data = RREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL_3D);
5020 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)
5021 data &= ~RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
5022 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
5023 data &= ~RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
5026 WREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL_3D, data);
5028 data = RREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL);
5029 data &= ~SDMA0_RLC_CGCG_CTRL__CGCG_INT_ENABLE_MASK;
5030 WREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL, data);
5032 /* Some ASICs only have one SDMA instance, not need to configure SDMA1 */
5033 if (adev->sdma.num_instances > 1) {
5034 data = RREG32_SOC15(GC, 0, regSDMA1_RLC_CGCG_CTRL);
5035 data &= ~SDMA1_RLC_CGCG_CTRL__CGCG_INT_ENABLE_MASK;
5036 WREG32_SOC15(GC, 0, regSDMA1_RLC_CGCG_CTRL, data);
5041 static int gfx_v11_0_update_gfx_clock_gating(struct amdgpu_device *adev,
5044 amdgpu_gfx_rlc_enter_safe_mode(adev);
5046 gfx_v11_0_update_coarse_grain_clock_gating(adev, enable);
5048 gfx_v11_0_update_medium_grain_clock_gating(adev, enable);
5050 gfx_v11_0_update_repeater_fgcg(adev, enable);
5052 gfx_v11_0_update_sram_fgcg(adev, enable);
5054 gfx_v11_0_update_perf_clk(adev, enable);
5056 if (adev->cg_flags &
5057 (AMD_CG_SUPPORT_GFX_MGCG |
5058 AMD_CG_SUPPORT_GFX_CGLS |
5059 AMD_CG_SUPPORT_GFX_CGCG |
5060 AMD_CG_SUPPORT_GFX_3D_CGCG |
5061 AMD_CG_SUPPORT_GFX_3D_CGLS))
5062 gfx_v11_0_enable_gui_idle_interrupt(adev, enable);
5064 amdgpu_gfx_rlc_exit_safe_mode(adev);
5069 static void gfx_v11_0_update_spm_vmid(struct amdgpu_device *adev, unsigned vmid)
5073 amdgpu_gfx_off_ctrl(adev, false);
5075 reg = SOC15_REG_OFFSET(GC, 0, regRLC_SPM_MC_CNTL);
5076 if (amdgpu_sriov_is_pp_one_vf(adev))
5077 data = RREG32_NO_KIQ(reg);
5081 data &= ~RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK;
5082 data |= (vmid & RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK) << RLC_SPM_MC_CNTL__RLC_SPM_VMID__SHIFT;
5084 if (amdgpu_sriov_is_pp_one_vf(adev))
5085 WREG32_SOC15_NO_KIQ(GC, 0, regRLC_SPM_MC_CNTL, data);
5087 WREG32_SOC15(GC, 0, regRLC_SPM_MC_CNTL, data);
5089 amdgpu_gfx_off_ctrl(adev, true);
5092 static const struct amdgpu_rlc_funcs gfx_v11_0_rlc_funcs = {
5093 .is_rlc_enabled = gfx_v11_0_is_rlc_enabled,
5094 .set_safe_mode = gfx_v11_0_set_safe_mode,
5095 .unset_safe_mode = gfx_v11_0_unset_safe_mode,
5096 .init = gfx_v11_0_rlc_init,
5097 .get_csb_size = gfx_v11_0_get_csb_size,
5098 .get_csb_buffer = gfx_v11_0_get_csb_buffer,
5099 .resume = gfx_v11_0_rlc_resume,
5100 .stop = gfx_v11_0_rlc_stop,
5101 .reset = gfx_v11_0_rlc_reset,
5102 .start = gfx_v11_0_rlc_start,
5103 .update_spm_vmid = gfx_v11_0_update_spm_vmid,
5106 static void gfx_v11_cntl_power_gating(struct amdgpu_device *adev, bool enable)
5108 u32 data = RREG32_SOC15(GC, 0, regRLC_PG_CNTL);
5110 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
5111 data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
5113 data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
5115 WREG32_SOC15(GC, 0, regRLC_PG_CNTL, data);
5117 // Program RLC_PG_DELAY3 for CGPG hysteresis
5118 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
5119 switch (adev->ip_versions[GC_HWIP][0]) {
5120 case IP_VERSION(11, 0, 1):
5121 case IP_VERSION(11, 0, 4):
5122 WREG32_SOC15(GC, 0, regRLC_PG_DELAY_3, RLC_PG_DELAY_3_DEFAULT_GC_11_0_1);
5130 static void gfx_v11_cntl_pg(struct amdgpu_device *adev, bool enable)
5132 amdgpu_gfx_rlc_enter_safe_mode(adev);
5134 gfx_v11_cntl_power_gating(adev, enable);
5136 amdgpu_gfx_rlc_exit_safe_mode(adev);
5139 static int gfx_v11_0_set_powergating_state(void *handle,
5140 enum amd_powergating_state state)
5142 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5143 bool enable = (state == AMD_PG_STATE_GATE);
5145 if (amdgpu_sriov_vf(adev))
5148 switch (adev->ip_versions[GC_HWIP][0]) {
5149 case IP_VERSION(11, 0, 0):
5150 case IP_VERSION(11, 0, 2):
5151 case IP_VERSION(11, 0, 3):
5152 amdgpu_gfx_off_ctrl(adev, enable);
5154 case IP_VERSION(11, 0, 1):
5155 case IP_VERSION(11, 0, 4):
5157 amdgpu_gfx_off_ctrl(adev, false);
5159 gfx_v11_cntl_pg(adev, enable);
5162 amdgpu_gfx_off_ctrl(adev, true);
5172 static int gfx_v11_0_set_clockgating_state(void *handle,
5173 enum amd_clockgating_state state)
5175 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5177 if (amdgpu_sriov_vf(adev))
5180 switch (adev->ip_versions[GC_HWIP][0]) {
5181 case IP_VERSION(11, 0, 0):
5182 case IP_VERSION(11, 0, 1):
5183 case IP_VERSION(11, 0, 2):
5184 case IP_VERSION(11, 0, 3):
5185 case IP_VERSION(11, 0, 4):
5186 gfx_v11_0_update_gfx_clock_gating(adev,
5187 state == AMD_CG_STATE_GATE);
5196 static void gfx_v11_0_get_clockgating_state(void *handle, u64 *flags)
5198 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5201 /* AMD_CG_SUPPORT_GFX_MGCG */
5202 data = RREG32_SOC15(GC, 0, regRLC_CGTT_MGCG_OVERRIDE);
5203 if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
5204 *flags |= AMD_CG_SUPPORT_GFX_MGCG;
5206 /* AMD_CG_SUPPORT_REPEATER_FGCG */
5207 if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_REPEATER_FGCG_OVERRIDE_MASK))
5208 *flags |= AMD_CG_SUPPORT_REPEATER_FGCG;
5210 /* AMD_CG_SUPPORT_GFX_FGCG */
5211 if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK))
5212 *flags |= AMD_CG_SUPPORT_GFX_FGCG;
5214 /* AMD_CG_SUPPORT_GFX_PERF_CLK */
5215 if (!(data & RLC_CGTT_MGCG_OVERRIDE__PERFMON_CLOCK_STATE_MASK))
5216 *flags |= AMD_CG_SUPPORT_GFX_PERF_CLK;
5218 /* AMD_CG_SUPPORT_GFX_CGCG */
5219 data = RREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL);
5220 if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
5221 *flags |= AMD_CG_SUPPORT_GFX_CGCG;
5223 /* AMD_CG_SUPPORT_GFX_CGLS */
5224 if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
5225 *flags |= AMD_CG_SUPPORT_GFX_CGLS;
5227 /* AMD_CG_SUPPORT_GFX_3D_CGCG */
5228 data = RREG32_SOC15(GC, 0, regRLC_CGCG_CGLS_CTRL_3D);
5229 if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
5230 *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
5232 /* AMD_CG_SUPPORT_GFX_3D_CGLS */
5233 if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
5234 *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
5237 static u64 gfx_v11_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
5239 /* gfx11 is 32bit rptr*/
5240 return *(uint32_t *)ring->rptr_cpu_addr;
5243 static u64 gfx_v11_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
5245 struct amdgpu_device *adev = ring->adev;
5248 /* XXX check if swapping is necessary on BE */
5249 if (ring->use_doorbell) {
5250 wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr);
5252 wptr = RREG32_SOC15(GC, 0, regCP_RB0_WPTR);
5253 wptr += (u64)RREG32_SOC15(GC, 0, regCP_RB0_WPTR_HI) << 32;
5259 static void gfx_v11_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
5261 struct amdgpu_device *adev = ring->adev;
5262 uint32_t *wptr_saved;
5263 uint32_t *is_queue_unmap;
5264 uint64_t aggregated_db_index;
5265 uint32_t mqd_size = adev->mqds[AMDGPU_HW_IP_GFX].mqd_size;
5268 if (ring->is_mes_queue) {
5269 wptr_saved = (uint32_t *)(ring->mqd_ptr + mqd_size);
5270 is_queue_unmap = (uint32_t *)(ring->mqd_ptr + mqd_size +
5272 aggregated_db_index =
5273 amdgpu_mes_get_aggregated_doorbell_index(adev,
5276 wptr_tmp = ring->wptr & ring->buf_mask;
5277 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, wptr_tmp);
5278 *wptr_saved = wptr_tmp;
5279 /* assume doorbell always being used by mes mapped queue */
5280 if (*is_queue_unmap) {
5281 WDOORBELL64(aggregated_db_index, wptr_tmp);
5282 WDOORBELL64(ring->doorbell_index, wptr_tmp);
5284 WDOORBELL64(ring->doorbell_index, wptr_tmp);
5286 if (*is_queue_unmap)
5287 WDOORBELL64(aggregated_db_index, wptr_tmp);
5290 if (ring->use_doorbell) {
5291 /* XXX check if swapping is necessary on BE */
5292 atomic64_set((atomic64_t *)ring->wptr_cpu_addr,
5294 WDOORBELL64(ring->doorbell_index, ring->wptr);
5296 WREG32_SOC15(GC, 0, regCP_RB0_WPTR,
5297 lower_32_bits(ring->wptr));
5298 WREG32_SOC15(GC, 0, regCP_RB0_WPTR_HI,
5299 upper_32_bits(ring->wptr));
5304 static u64 gfx_v11_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
5306 /* gfx11 hardware is 32bit rptr */
5307 return *(uint32_t *)ring->rptr_cpu_addr;
5310 static u64 gfx_v11_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
5314 /* XXX check if swapping is necessary on BE */
5315 if (ring->use_doorbell)
5316 wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr);
5322 static void gfx_v11_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
5324 struct amdgpu_device *adev = ring->adev;
5325 uint32_t *wptr_saved;
5326 uint32_t *is_queue_unmap;
5327 uint64_t aggregated_db_index;
5328 uint32_t mqd_size = adev->mqds[AMDGPU_HW_IP_COMPUTE].mqd_size;
5331 if (ring->is_mes_queue) {
5332 wptr_saved = (uint32_t *)(ring->mqd_ptr + mqd_size);
5333 is_queue_unmap = (uint32_t *)(ring->mqd_ptr + mqd_size +
5335 aggregated_db_index =
5336 amdgpu_mes_get_aggregated_doorbell_index(adev,
5339 wptr_tmp = ring->wptr & ring->buf_mask;
5340 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, wptr_tmp);
5341 *wptr_saved = wptr_tmp;
5342 /* assume doorbell always used by mes mapped queue */
5343 if (*is_queue_unmap) {
5344 WDOORBELL64(aggregated_db_index, wptr_tmp);
5345 WDOORBELL64(ring->doorbell_index, wptr_tmp);
5347 WDOORBELL64(ring->doorbell_index, wptr_tmp);
5349 if (*is_queue_unmap)
5350 WDOORBELL64(aggregated_db_index, wptr_tmp);
5353 /* XXX check if swapping is necessary on BE */
5354 if (ring->use_doorbell) {
5355 atomic64_set((atomic64_t *)ring->wptr_cpu_addr,
5357 WDOORBELL64(ring->doorbell_index, ring->wptr);
5359 BUG(); /* only DOORBELL method supported on gfx11 now */
5364 static void gfx_v11_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
5366 struct amdgpu_device *adev = ring->adev;
5367 u32 ref_and_mask, reg_mem_engine;
5368 const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio.hdp_flush_reg;
5370 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
5373 ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
5376 ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
5383 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
5384 reg_mem_engine = 1; /* pfp */
5387 gfx_v11_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
5388 adev->nbio.funcs->get_hdp_flush_req_offset(adev),
5389 adev->nbio.funcs->get_hdp_flush_done_offset(adev),
5390 ref_and_mask, ref_and_mask, 0x20);
5393 static void gfx_v11_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
5394 struct amdgpu_job *job,
5395 struct amdgpu_ib *ib,
5398 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
5399 u32 header, control = 0;
5401 BUG_ON(ib->flags & AMDGPU_IB_FLAG_CE);
5403 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
5405 control |= ib->length_dw | (vmid << 24);
5407 if (amdgpu_mcbp && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
5408 control |= INDIRECT_BUFFER_PRE_ENB(1);
5410 if (flags & AMDGPU_IB_PREEMPTED)
5411 control |= INDIRECT_BUFFER_PRE_RESUME(1);
5414 gfx_v11_0_ring_emit_de_meta(ring,
5415 (!amdgpu_sriov_vf(ring->adev) && flags & AMDGPU_IB_PREEMPTED) ? true : false);
5418 if (ring->is_mes_queue)
5419 /* inherit vmid from mqd */
5420 control |= 0x400000;
5422 amdgpu_ring_write(ring, header);
5423 BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
5424 amdgpu_ring_write(ring,
5428 lower_32_bits(ib->gpu_addr));
5429 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
5430 amdgpu_ring_write(ring, control);
5433 static void gfx_v11_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
5434 struct amdgpu_job *job,
5435 struct amdgpu_ib *ib,
5438 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
5439 u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
5441 if (ring->is_mes_queue)
5442 /* inherit vmid from mqd */
5443 control |= 0x40000000;
5445 /* Currently, there is a high possibility to get wave ID mismatch
5446 * between ME and GDS, leading to a hw deadlock, because ME generates
5447 * different wave IDs than the GDS expects. This situation happens
5448 * randomly when at least 5 compute pipes use GDS ordered append.
5449 * The wave IDs generated by ME are also wrong after suspend/resume.
5450 * Those are probably bugs somewhere else in the kernel driver.
5452 * Writing GDS_COMPUTE_MAX_WAVE_ID resets wave ID counters in ME and
5453 * GDS to 0 for this ring (me/pipe).
5455 if (ib->flags & AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID) {
5456 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
5457 amdgpu_ring_write(ring, regGDS_COMPUTE_MAX_WAVE_ID);
5458 amdgpu_ring_write(ring, ring->adev->gds.gds_compute_max_wave_id);
5461 amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
5462 BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
5463 amdgpu_ring_write(ring,
5467 lower_32_bits(ib->gpu_addr));
5468 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
5469 amdgpu_ring_write(ring, control);
5472 static void gfx_v11_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
5473 u64 seq, unsigned flags)
5475 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
5476 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
5478 /* RELEASE_MEM - flush caches, send int */
5479 amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
5480 amdgpu_ring_write(ring, (PACKET3_RELEASE_MEM_GCR_SEQ |
5481 PACKET3_RELEASE_MEM_GCR_GL2_WB |
5482 PACKET3_RELEASE_MEM_GCR_GL2_INV |
5483 PACKET3_RELEASE_MEM_GCR_GL2_US |
5484 PACKET3_RELEASE_MEM_GCR_GL1_INV |
5485 PACKET3_RELEASE_MEM_GCR_GLV_INV |
5486 PACKET3_RELEASE_MEM_GCR_GLM_INV |
5487 PACKET3_RELEASE_MEM_GCR_GLM_WB |
5488 PACKET3_RELEASE_MEM_CACHE_POLICY(3) |
5489 PACKET3_RELEASE_MEM_EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
5490 PACKET3_RELEASE_MEM_EVENT_INDEX(5)));
5491 amdgpu_ring_write(ring, (PACKET3_RELEASE_MEM_DATA_SEL(write64bit ? 2 : 1) |
5492 PACKET3_RELEASE_MEM_INT_SEL(int_sel ? 2 : 0)));
5495 * the address should be Qword aligned if 64bit write, Dword
5496 * aligned if only send 32bit data low (discard data high)
5502 amdgpu_ring_write(ring, lower_32_bits(addr));
5503 amdgpu_ring_write(ring, upper_32_bits(addr));
5504 amdgpu_ring_write(ring, lower_32_bits(seq));
5505 amdgpu_ring_write(ring, upper_32_bits(seq));
5506 amdgpu_ring_write(ring, ring->is_mes_queue ?
5507 (ring->hw_queue_id | AMDGPU_FENCE_MES_QUEUE_FLAG) : 0);
5510 static void gfx_v11_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
5512 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
5513 uint32_t seq = ring->fence_drv.sync_seq;
5514 uint64_t addr = ring->fence_drv.gpu_addr;
5516 gfx_v11_0_wait_reg_mem(ring, usepfp, 1, 0, lower_32_bits(addr),
5517 upper_32_bits(addr), seq, 0xffffffff, 4);
5520 static void gfx_v11_0_ring_invalidate_tlbs(struct amdgpu_ring *ring,
5521 uint16_t pasid, uint32_t flush_type,
5522 bool all_hub, uint8_t dst_sel)
5524 amdgpu_ring_write(ring, PACKET3(PACKET3_INVALIDATE_TLBS, 0));
5525 amdgpu_ring_write(ring,
5526 PACKET3_INVALIDATE_TLBS_DST_SEL(dst_sel) |
5527 PACKET3_INVALIDATE_TLBS_ALL_HUB(all_hub) |
5528 PACKET3_INVALIDATE_TLBS_PASID(pasid) |
5529 PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(flush_type));
5532 static void gfx_v11_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
5533 unsigned vmid, uint64_t pd_addr)
5535 if (ring->is_mes_queue)
5536 gfx_v11_0_ring_invalidate_tlbs(ring, 0, 0, false, 0);
5538 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
5540 /* compute doesn't have PFP */
5541 if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
5542 /* sync PFP to ME, otherwise we might get invalid PFP reads */
5543 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
5544 amdgpu_ring_write(ring, 0x0);
5548 static void gfx_v11_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
5549 u64 seq, unsigned int flags)
5551 struct amdgpu_device *adev = ring->adev;
5553 /* we only allocate 32bit for each seq wb address */
5554 BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
5556 /* write fence seq to the "addr" */
5557 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
5558 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
5559 WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
5560 amdgpu_ring_write(ring, lower_32_bits(addr));
5561 amdgpu_ring_write(ring, upper_32_bits(addr));
5562 amdgpu_ring_write(ring, lower_32_bits(seq));
5564 if (flags & AMDGPU_FENCE_FLAG_INT) {
5565 /* set register to trigger INT */
5566 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
5567 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
5568 WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
5569 amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, regCPC_INT_STATUS));
5570 amdgpu_ring_write(ring, 0);
5571 amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
5575 static void gfx_v11_0_ring_emit_cntxcntl(struct amdgpu_ring *ring,
5580 dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
5581 if (flags & AMDGPU_HAVE_CTX_SWITCH) {
5582 /* set load_global_config & load_global_uconfig */
5584 /* set load_cs_sh_regs */
5586 /* set load_per_context_state & load_gfx_sh_regs for GFX */
5590 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
5591 amdgpu_ring_write(ring, dw2);
5592 amdgpu_ring_write(ring, 0);
5595 static unsigned gfx_v11_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
5599 amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
5600 amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
5601 amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
5602 amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
5603 ret = ring->wptr & ring->buf_mask;
5604 amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
5609 static void gfx_v11_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
5612 BUG_ON(offset > ring->buf_mask);
5613 BUG_ON(ring->ring[offset] != 0x55aa55aa);
5615 cur = (ring->wptr - 1) & ring->buf_mask;
5616 if (likely(cur > offset))
5617 ring->ring[offset] = cur - offset;
5619 ring->ring[offset] = (ring->buf_mask + 1) - offset + cur;
5622 static int gfx_v11_0_ring_preempt_ib(struct amdgpu_ring *ring)
5625 struct amdgpu_device *adev = ring->adev;
5626 struct amdgpu_kiq *kiq = &adev->gfx.kiq;
5627 struct amdgpu_ring *kiq_ring = &kiq->ring;
5628 unsigned long flags;
5630 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
5633 spin_lock_irqsave(&kiq->ring_lock, flags);
5635 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size)) {
5636 spin_unlock_irqrestore(&kiq->ring_lock, flags);
5640 /* assert preemption condition */
5641 amdgpu_ring_set_preempt_cond_exec(ring, false);
5643 /* assert IB preemption, emit the trailing fence */
5644 kiq->pmf->kiq_unmap_queues(kiq_ring, ring, PREEMPT_QUEUES_NO_UNMAP,
5645 ring->trail_fence_gpu_addr,
5647 amdgpu_ring_commit(kiq_ring);
5649 spin_unlock_irqrestore(&kiq->ring_lock, flags);
5651 /* poll the trailing fence */
5652 for (i = 0; i < adev->usec_timeout; i++) {
5653 if (ring->trail_seq ==
5654 le32_to_cpu(*(ring->trail_fence_cpu_addr)))
5659 if (i >= adev->usec_timeout) {
5661 DRM_ERROR("ring %d failed to preempt ib\n", ring->idx);
5664 /* deassert preemption condition */
5665 amdgpu_ring_set_preempt_cond_exec(ring, true);
5669 static void gfx_v11_0_ring_emit_de_meta(struct amdgpu_ring *ring, bool resume)
5671 struct amdgpu_device *adev = ring->adev;
5672 struct v10_de_ib_state de_payload = {0};
5673 uint64_t offset, gds_addr, de_payload_gpu_addr;
5674 void *de_payload_cpu_addr;
5677 if (ring->is_mes_queue) {
5678 offset = offsetof(struct amdgpu_mes_ctx_meta_data,
5679 gfx[0].gfx_meta_data) +
5680 offsetof(struct v10_gfx_meta_data, de_payload);
5681 de_payload_gpu_addr =
5682 amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
5683 de_payload_cpu_addr =
5684 amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset);
5686 offset = offsetof(struct amdgpu_mes_ctx_meta_data,
5687 gfx[0].gds_backup) +
5688 offsetof(struct v10_gfx_meta_data, de_payload);
5689 gds_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
5691 offset = offsetof(struct v10_gfx_meta_data, de_payload);
5692 de_payload_gpu_addr = amdgpu_csa_vaddr(ring->adev) + offset;
5693 de_payload_cpu_addr = adev->virt.csa_cpu_addr + offset;
5695 gds_addr = ALIGN(amdgpu_csa_vaddr(ring->adev) +
5696 AMDGPU_CSA_SIZE - adev->gds.gds_size,
5700 de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
5701 de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
5703 cnt = (sizeof(de_payload) >> 2) + 4 - 2;
5704 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
5705 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
5706 WRITE_DATA_DST_SEL(8) |
5708 WRITE_DATA_CACHE_POLICY(0));
5709 amdgpu_ring_write(ring, lower_32_bits(de_payload_gpu_addr));
5710 amdgpu_ring_write(ring, upper_32_bits(de_payload_gpu_addr));
5713 amdgpu_ring_write_multiple(ring, de_payload_cpu_addr,
5714 sizeof(de_payload) >> 2);
5716 amdgpu_ring_write_multiple(ring, (void *)&de_payload,
5717 sizeof(de_payload) >> 2);
5720 static void gfx_v11_0_ring_emit_frame_cntl(struct amdgpu_ring *ring, bool start,
5723 uint32_t v = secure ? FRAME_TMZ : 0;
5725 amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
5726 amdgpu_ring_write(ring, v | FRAME_CMD(start ? 0 : 1));
5729 static void gfx_v11_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg,
5730 uint32_t reg_val_offs)
5732 struct amdgpu_device *adev = ring->adev;
5734 amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
5735 amdgpu_ring_write(ring, 0 | /* src: register*/
5736 (5 << 8) | /* dst: memory */
5737 (1 << 20)); /* write confirm */
5738 amdgpu_ring_write(ring, reg);
5739 amdgpu_ring_write(ring, 0);
5740 amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
5742 amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
5746 static void gfx_v11_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
5751 switch (ring->funcs->type) {
5752 case AMDGPU_RING_TYPE_GFX:
5753 cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
5755 case AMDGPU_RING_TYPE_KIQ:
5756 cmd = (1 << 16); /* no inc addr */
5762 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
5763 amdgpu_ring_write(ring, cmd);
5764 amdgpu_ring_write(ring, reg);
5765 amdgpu_ring_write(ring, 0);
5766 amdgpu_ring_write(ring, val);
5769 static void gfx_v11_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
5770 uint32_t val, uint32_t mask)
5772 gfx_v11_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
5775 static void gfx_v11_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
5776 uint32_t reg0, uint32_t reg1,
5777 uint32_t ref, uint32_t mask)
5779 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
5781 gfx_v11_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
5785 static void gfx_v11_0_ring_soft_recovery(struct amdgpu_ring *ring,
5788 struct amdgpu_device *adev = ring->adev;
5791 value = REG_SET_FIELD(value, SQ_CMD, CMD, 0x03);
5792 value = REG_SET_FIELD(value, SQ_CMD, MODE, 0x01);
5793 value = REG_SET_FIELD(value, SQ_CMD, CHECK_VMID, 1);
5794 value = REG_SET_FIELD(value, SQ_CMD, VM_ID, vmid);
5795 WREG32_SOC15(GC, 0, regSQ_CMD, value);
5799 gfx_v11_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
5800 uint32_t me, uint32_t pipe,
5801 enum amdgpu_interrupt_state state)
5803 uint32_t cp_int_cntl, cp_int_cntl_reg;
5808 cp_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_INT_CNTL_RING0);
5811 cp_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_INT_CNTL_RING1);
5814 DRM_DEBUG("invalid pipe %d\n", pipe);
5818 DRM_DEBUG("invalid me %d\n", me);
5823 case AMDGPU_IRQ_STATE_DISABLE:
5824 cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
5825 cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
5826 TIME_STAMP_INT_ENABLE, 0);
5827 cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
5828 GENERIC0_INT_ENABLE, 0);
5829 WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
5831 case AMDGPU_IRQ_STATE_ENABLE:
5832 cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg);
5833 cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
5834 TIME_STAMP_INT_ENABLE, 1);
5835 cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
5836 GENERIC0_INT_ENABLE, 1);
5837 WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl);
5844 static void gfx_v11_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
5846 enum amdgpu_interrupt_state state)
5848 u32 mec_int_cntl, mec_int_cntl_reg;
5851 * amdgpu controls only the first MEC. That's why this function only
5852 * handles the setting of interrupts for this specific MEC. All other
5853 * pipes' interrupts are set by amdkfd.
5859 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE0_INT_CNTL);
5862 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE1_INT_CNTL);
5865 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE2_INT_CNTL);
5868 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE3_INT_CNTL);
5871 DRM_DEBUG("invalid pipe %d\n", pipe);
5875 DRM_DEBUG("invalid me %d\n", me);
5880 case AMDGPU_IRQ_STATE_DISABLE:
5881 mec_int_cntl = RREG32_SOC15_IP(GC, mec_int_cntl_reg);
5882 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
5883 TIME_STAMP_INT_ENABLE, 0);
5884 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
5885 GENERIC0_INT_ENABLE, 0);
5886 WREG32_SOC15_IP(GC, mec_int_cntl_reg, mec_int_cntl);
5888 case AMDGPU_IRQ_STATE_ENABLE:
5889 mec_int_cntl = RREG32_SOC15_IP(GC, mec_int_cntl_reg);
5890 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
5891 TIME_STAMP_INT_ENABLE, 1);
5892 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
5893 GENERIC0_INT_ENABLE, 1);
5894 WREG32_SOC15_IP(GC, mec_int_cntl_reg, mec_int_cntl);
5901 static int gfx_v11_0_set_eop_interrupt_state(struct amdgpu_device *adev,
5902 struct amdgpu_irq_src *src,
5904 enum amdgpu_interrupt_state state)
5907 case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
5908 gfx_v11_0_set_gfx_eop_interrupt_state(adev, 0, 0, state);
5910 case AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP:
5911 gfx_v11_0_set_gfx_eop_interrupt_state(adev, 0, 1, state);
5913 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
5914 gfx_v11_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
5916 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
5917 gfx_v11_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
5919 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
5920 gfx_v11_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
5922 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
5923 gfx_v11_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
5931 static int gfx_v11_0_eop_irq(struct amdgpu_device *adev,
5932 struct amdgpu_irq_src *source,
5933 struct amdgpu_iv_entry *entry)
5936 u8 me_id, pipe_id, queue_id;
5937 struct amdgpu_ring *ring;
5938 uint32_t mes_queue_id = entry->src_data[0];
5940 DRM_DEBUG("IH: CP EOP\n");
5942 if (adev->enable_mes && (mes_queue_id & AMDGPU_FENCE_MES_QUEUE_FLAG)) {
5943 struct amdgpu_mes_queue *queue;
5945 mes_queue_id &= AMDGPU_FENCE_MES_QUEUE_ID_MASK;
5947 spin_lock(&adev->mes.queue_id_lock);
5948 queue = idr_find(&adev->mes.queue_id_idr, mes_queue_id);
5950 DRM_DEBUG("process mes queue id = %d\n", mes_queue_id);
5951 amdgpu_fence_process(queue->ring);
5953 spin_unlock(&adev->mes.queue_id_lock);
5955 me_id = (entry->ring_id & 0x0c) >> 2;
5956 pipe_id = (entry->ring_id & 0x03) >> 0;
5957 queue_id = (entry->ring_id & 0x70) >> 4;
5962 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
5964 amdgpu_fence_process(&adev->gfx.gfx_ring[1]);
5968 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
5969 ring = &adev->gfx.compute_ring[i];
5970 /* Per-queue interrupt is supported for MEC starting from VI.
5971 * The interrupt can only be enabled/disabled per pipe instead
5974 if ((ring->me == me_id) &&
5975 (ring->pipe == pipe_id) &&
5976 (ring->queue == queue_id))
5977 amdgpu_fence_process(ring);
5986 static int gfx_v11_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
5987 struct amdgpu_irq_src *source,
5989 enum amdgpu_interrupt_state state)
5992 case AMDGPU_IRQ_STATE_DISABLE:
5993 case AMDGPU_IRQ_STATE_ENABLE:
5994 WREG32_FIELD15_PREREG(GC, 0, CP_INT_CNTL_RING0,
5995 PRIV_REG_INT_ENABLE,
5996 state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
6005 static int gfx_v11_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
6006 struct amdgpu_irq_src *source,
6008 enum amdgpu_interrupt_state state)
6011 case AMDGPU_IRQ_STATE_DISABLE:
6012 case AMDGPU_IRQ_STATE_ENABLE:
6013 WREG32_FIELD15_PREREG(GC, 0, CP_INT_CNTL_RING0,
6014 PRIV_INSTR_INT_ENABLE,
6015 state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
6024 static void gfx_v11_0_handle_priv_fault(struct amdgpu_device *adev,
6025 struct amdgpu_iv_entry *entry)
6027 u8 me_id, pipe_id, queue_id;
6028 struct amdgpu_ring *ring;
6031 me_id = (entry->ring_id & 0x0c) >> 2;
6032 pipe_id = (entry->ring_id & 0x03) >> 0;
6033 queue_id = (entry->ring_id & 0x70) >> 4;
6037 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
6038 ring = &adev->gfx.gfx_ring[i];
6039 /* we only enabled 1 gfx queue per pipe for now */
6040 if (ring->me == me_id && ring->pipe == pipe_id)
6041 drm_sched_fault(&ring->sched);
6046 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
6047 ring = &adev->gfx.compute_ring[i];
6048 if (ring->me == me_id && ring->pipe == pipe_id &&
6049 ring->queue == queue_id)
6050 drm_sched_fault(&ring->sched);
6059 static int gfx_v11_0_priv_reg_irq(struct amdgpu_device *adev,
6060 struct amdgpu_irq_src *source,
6061 struct amdgpu_iv_entry *entry)
6063 DRM_ERROR("Illegal register access in command stream\n");
6064 gfx_v11_0_handle_priv_fault(adev, entry);
6068 static int gfx_v11_0_priv_inst_irq(struct amdgpu_device *adev,
6069 struct amdgpu_irq_src *source,
6070 struct amdgpu_iv_entry *entry)
6072 DRM_ERROR("Illegal instruction in command stream\n");
6073 gfx_v11_0_handle_priv_fault(adev, entry);
6077 static int gfx_v11_0_rlc_gc_fed_irq(struct amdgpu_device *adev,
6078 struct amdgpu_irq_src *source,
6079 struct amdgpu_iv_entry *entry)
6081 if (adev->gfx.ras && adev->gfx.ras->rlc_gc_fed_irq)
6082 return adev->gfx.ras->rlc_gc_fed_irq(adev, source, entry);
6088 static int gfx_v11_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
6089 struct amdgpu_irq_src *src,
6091 enum amdgpu_interrupt_state state)
6093 uint32_t tmp, target;
6094 struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
6096 target = SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE0_INT_CNTL);
6097 target += ring->pipe;
6100 case AMDGPU_CP_KIQ_IRQ_DRIVER0:
6101 if (state == AMDGPU_IRQ_STATE_DISABLE) {
6102 tmp = RREG32_SOC15(GC, 0, regCPC_INT_CNTL);
6103 tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
6104 GENERIC2_INT_ENABLE, 0);
6105 WREG32_SOC15(GC, 0, regCPC_INT_CNTL, tmp);
6107 tmp = RREG32_SOC15_IP(GC, target);
6108 tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE0_INT_CNTL,
6109 GENERIC2_INT_ENABLE, 0);
6110 WREG32_SOC15_IP(GC, target, tmp);
6112 tmp = RREG32_SOC15(GC, 0, regCPC_INT_CNTL);
6113 tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
6114 GENERIC2_INT_ENABLE, 1);
6115 WREG32_SOC15(GC, 0, regCPC_INT_CNTL, tmp);
6117 tmp = RREG32_SOC15_IP(GC, target);
6118 tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE0_INT_CNTL,
6119 GENERIC2_INT_ENABLE, 1);
6120 WREG32_SOC15_IP(GC, target, tmp);
6124 BUG(); /* kiq only support GENERIC2_INT now */
6131 static void gfx_v11_0_emit_mem_sync(struct amdgpu_ring *ring)
6133 const unsigned int gcr_cntl =
6134 PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(1) |
6135 PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(1) |
6136 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(1) |
6137 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(1) |
6138 PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(1) |
6139 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(1) |
6140 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(1) |
6141 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(1);
6143 /* ACQUIRE_MEM - make one or more surfaces valid for use by the subsequent operations */
6144 amdgpu_ring_write(ring, PACKET3(PACKET3_ACQUIRE_MEM, 6));
6145 amdgpu_ring_write(ring, 0); /* CP_COHER_CNTL */
6146 amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */
6147 amdgpu_ring_write(ring, 0xffffff); /* CP_COHER_SIZE_HI */
6148 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
6149 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE_HI */
6150 amdgpu_ring_write(ring, 0x0000000A); /* POLL_INTERVAL */
6151 amdgpu_ring_write(ring, gcr_cntl); /* GCR_CNTL */
6154 static const struct amd_ip_funcs gfx_v11_0_ip_funcs = {
6155 .name = "gfx_v11_0",
6156 .early_init = gfx_v11_0_early_init,
6157 .late_init = gfx_v11_0_late_init,
6158 .sw_init = gfx_v11_0_sw_init,
6159 .sw_fini = gfx_v11_0_sw_fini,
6160 .hw_init = gfx_v11_0_hw_init,
6161 .hw_fini = gfx_v11_0_hw_fini,
6162 .suspend = gfx_v11_0_suspend,
6163 .resume = gfx_v11_0_resume,
6164 .is_idle = gfx_v11_0_is_idle,
6165 .wait_for_idle = gfx_v11_0_wait_for_idle,
6166 .soft_reset = gfx_v11_0_soft_reset,
6167 .check_soft_reset = gfx_v11_0_check_soft_reset,
6168 .post_soft_reset = gfx_v11_0_post_soft_reset,
6169 .set_clockgating_state = gfx_v11_0_set_clockgating_state,
6170 .set_powergating_state = gfx_v11_0_set_powergating_state,
6171 .get_clockgating_state = gfx_v11_0_get_clockgating_state,
6174 static const struct amdgpu_ring_funcs gfx_v11_0_ring_funcs_gfx = {
6175 .type = AMDGPU_RING_TYPE_GFX,
6177 .nop = PACKET3(PACKET3_NOP, 0x3FFF),
6178 .support_64bit_ptrs = true,
6179 .secure_submission_supported = true,
6180 .get_rptr = gfx_v11_0_ring_get_rptr_gfx,
6181 .get_wptr = gfx_v11_0_ring_get_wptr_gfx,
6182 .set_wptr = gfx_v11_0_ring_set_wptr_gfx,
6183 .emit_frame_size = /* totally 242 maximum if 16 IBs */
6185 7 + /* PIPELINE_SYNC */
6186 SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
6187 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
6189 8 + /* FENCE for VM_FLUSH */
6190 20 + /* GDS switch */
6197 8 + 8 + /* FENCE x2 */
6198 8, /* gfx_v11_0_emit_mem_sync */
6199 .emit_ib_size = 4, /* gfx_v11_0_ring_emit_ib_gfx */
6200 .emit_ib = gfx_v11_0_ring_emit_ib_gfx,
6201 .emit_fence = gfx_v11_0_ring_emit_fence,
6202 .emit_pipeline_sync = gfx_v11_0_ring_emit_pipeline_sync,
6203 .emit_vm_flush = gfx_v11_0_ring_emit_vm_flush,
6204 .emit_gds_switch = gfx_v11_0_ring_emit_gds_switch,
6205 .emit_hdp_flush = gfx_v11_0_ring_emit_hdp_flush,
6206 .test_ring = gfx_v11_0_ring_test_ring,
6207 .test_ib = gfx_v11_0_ring_test_ib,
6208 .insert_nop = amdgpu_ring_insert_nop,
6209 .pad_ib = amdgpu_ring_generic_pad_ib,
6210 .emit_cntxcntl = gfx_v11_0_ring_emit_cntxcntl,
6211 .init_cond_exec = gfx_v11_0_ring_emit_init_cond_exec,
6212 .patch_cond_exec = gfx_v11_0_ring_emit_patch_cond_exec,
6213 .preempt_ib = gfx_v11_0_ring_preempt_ib,
6214 .emit_frame_cntl = gfx_v11_0_ring_emit_frame_cntl,
6215 .emit_wreg = gfx_v11_0_ring_emit_wreg,
6216 .emit_reg_wait = gfx_v11_0_ring_emit_reg_wait,
6217 .emit_reg_write_reg_wait = gfx_v11_0_ring_emit_reg_write_reg_wait,
6218 .soft_recovery = gfx_v11_0_ring_soft_recovery,
6219 .emit_mem_sync = gfx_v11_0_emit_mem_sync,
6222 static const struct amdgpu_ring_funcs gfx_v11_0_ring_funcs_compute = {
6223 .type = AMDGPU_RING_TYPE_COMPUTE,
6225 .nop = PACKET3(PACKET3_NOP, 0x3FFF),
6226 .support_64bit_ptrs = true,
6227 .get_rptr = gfx_v11_0_ring_get_rptr_compute,
6228 .get_wptr = gfx_v11_0_ring_get_wptr_compute,
6229 .set_wptr = gfx_v11_0_ring_set_wptr_compute,
6231 20 + /* gfx_v11_0_ring_emit_gds_switch */
6232 7 + /* gfx_v11_0_ring_emit_hdp_flush */
6233 5 + /* hdp invalidate */
6234 7 + /* gfx_v11_0_ring_emit_pipeline_sync */
6235 SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
6236 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
6237 2 + /* gfx_v11_0_ring_emit_vm_flush */
6238 8 + 8 + 8 + /* gfx_v11_0_ring_emit_fence x3 for user fence, vm fence */
6239 8, /* gfx_v11_0_emit_mem_sync */
6240 .emit_ib_size = 7, /* gfx_v11_0_ring_emit_ib_compute */
6241 .emit_ib = gfx_v11_0_ring_emit_ib_compute,
6242 .emit_fence = gfx_v11_0_ring_emit_fence,
6243 .emit_pipeline_sync = gfx_v11_0_ring_emit_pipeline_sync,
6244 .emit_vm_flush = gfx_v11_0_ring_emit_vm_flush,
6245 .emit_gds_switch = gfx_v11_0_ring_emit_gds_switch,
6246 .emit_hdp_flush = gfx_v11_0_ring_emit_hdp_flush,
6247 .test_ring = gfx_v11_0_ring_test_ring,
6248 .test_ib = gfx_v11_0_ring_test_ib,
6249 .insert_nop = amdgpu_ring_insert_nop,
6250 .pad_ib = amdgpu_ring_generic_pad_ib,
6251 .emit_wreg = gfx_v11_0_ring_emit_wreg,
6252 .emit_reg_wait = gfx_v11_0_ring_emit_reg_wait,
6253 .emit_reg_write_reg_wait = gfx_v11_0_ring_emit_reg_write_reg_wait,
6254 .emit_mem_sync = gfx_v11_0_emit_mem_sync,
6257 static const struct amdgpu_ring_funcs gfx_v11_0_ring_funcs_kiq = {
6258 .type = AMDGPU_RING_TYPE_KIQ,
6260 .nop = PACKET3(PACKET3_NOP, 0x3FFF),
6261 .support_64bit_ptrs = true,
6262 .get_rptr = gfx_v11_0_ring_get_rptr_compute,
6263 .get_wptr = gfx_v11_0_ring_get_wptr_compute,
6264 .set_wptr = gfx_v11_0_ring_set_wptr_compute,
6266 20 + /* gfx_v11_0_ring_emit_gds_switch */
6267 7 + /* gfx_v11_0_ring_emit_hdp_flush */
6268 5 + /*hdp invalidate */
6269 7 + /* gfx_v11_0_ring_emit_pipeline_sync */
6270 SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
6271 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
6272 2 + /* gfx_v11_0_ring_emit_vm_flush */
6273 8 + 8 + 8, /* gfx_v11_0_ring_emit_fence_kiq x3 for user fence, vm fence */
6274 .emit_ib_size = 7, /* gfx_v11_0_ring_emit_ib_compute */
6275 .emit_ib = gfx_v11_0_ring_emit_ib_compute,
6276 .emit_fence = gfx_v11_0_ring_emit_fence_kiq,
6277 .test_ring = gfx_v11_0_ring_test_ring,
6278 .test_ib = gfx_v11_0_ring_test_ib,
6279 .insert_nop = amdgpu_ring_insert_nop,
6280 .pad_ib = amdgpu_ring_generic_pad_ib,
6281 .emit_rreg = gfx_v11_0_ring_emit_rreg,
6282 .emit_wreg = gfx_v11_0_ring_emit_wreg,
6283 .emit_reg_wait = gfx_v11_0_ring_emit_reg_wait,
6284 .emit_reg_write_reg_wait = gfx_v11_0_ring_emit_reg_write_reg_wait,
6287 static void gfx_v11_0_set_ring_funcs(struct amdgpu_device *adev)
6291 adev->gfx.kiq.ring.funcs = &gfx_v11_0_ring_funcs_kiq;
6293 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
6294 adev->gfx.gfx_ring[i].funcs = &gfx_v11_0_ring_funcs_gfx;
6296 for (i = 0; i < adev->gfx.num_compute_rings; i++)
6297 adev->gfx.compute_ring[i].funcs = &gfx_v11_0_ring_funcs_compute;
6300 static const struct amdgpu_irq_src_funcs gfx_v11_0_eop_irq_funcs = {
6301 .set = gfx_v11_0_set_eop_interrupt_state,
6302 .process = gfx_v11_0_eop_irq,
6305 static const struct amdgpu_irq_src_funcs gfx_v11_0_priv_reg_irq_funcs = {
6306 .set = gfx_v11_0_set_priv_reg_fault_state,
6307 .process = gfx_v11_0_priv_reg_irq,
6310 static const struct amdgpu_irq_src_funcs gfx_v11_0_priv_inst_irq_funcs = {
6311 .set = gfx_v11_0_set_priv_inst_fault_state,
6312 .process = gfx_v11_0_priv_inst_irq,
6315 static const struct amdgpu_irq_src_funcs gfx_v11_0_rlc_gc_fed_irq_funcs = {
6316 .process = gfx_v11_0_rlc_gc_fed_irq,
6319 static void gfx_v11_0_set_irq_funcs(struct amdgpu_device *adev)
6321 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
6322 adev->gfx.eop_irq.funcs = &gfx_v11_0_eop_irq_funcs;
6324 adev->gfx.priv_reg_irq.num_types = 1;
6325 adev->gfx.priv_reg_irq.funcs = &gfx_v11_0_priv_reg_irq_funcs;
6327 adev->gfx.priv_inst_irq.num_types = 1;
6328 adev->gfx.priv_inst_irq.funcs = &gfx_v11_0_priv_inst_irq_funcs;
6330 adev->gfx.rlc_gc_fed_irq.num_types = 1; /* 0x80 FED error */
6331 adev->gfx.rlc_gc_fed_irq.funcs = &gfx_v11_0_rlc_gc_fed_irq_funcs;
6335 static void gfx_v11_0_set_imu_funcs(struct amdgpu_device *adev)
6337 if (adev->flags & AMD_IS_APU)
6338 adev->gfx.imu.mode = MISSION_MODE;
6340 adev->gfx.imu.mode = DEBUG_MODE;
6342 adev->gfx.imu.funcs = &gfx_v11_0_imu_funcs;
6345 static void gfx_v11_0_set_rlc_funcs(struct amdgpu_device *adev)
6347 adev->gfx.rlc.funcs = &gfx_v11_0_rlc_funcs;
6350 static void gfx_v11_0_set_gds_init(struct amdgpu_device *adev)
6352 unsigned total_cu = adev->gfx.config.max_cu_per_sh *
6353 adev->gfx.config.max_sh_per_se *
6354 adev->gfx.config.max_shader_engines;
6356 adev->gds.gds_size = 0x1000;
6357 adev->gds.gds_compute_max_wave_id = total_cu * 32 - 1;
6358 adev->gds.gws_size = 64;
6359 adev->gds.oa_size = 16;
6362 static void gfx_v11_0_set_mqd_funcs(struct amdgpu_device *adev)
6364 /* set gfx eng mqd */
6365 adev->mqds[AMDGPU_HW_IP_GFX].mqd_size =
6366 sizeof(struct v11_gfx_mqd);
6367 adev->mqds[AMDGPU_HW_IP_GFX].init_mqd =
6368 gfx_v11_0_gfx_mqd_init;
6369 /* set compute eng mqd */
6370 adev->mqds[AMDGPU_HW_IP_COMPUTE].mqd_size =
6371 sizeof(struct v11_compute_mqd);
6372 adev->mqds[AMDGPU_HW_IP_COMPUTE].init_mqd =
6373 gfx_v11_0_compute_mqd_init;
6376 static void gfx_v11_0_set_user_wgp_inactive_bitmap_per_sh(struct amdgpu_device *adev,
6384 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT;
6385 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK;
6387 WREG32_SOC15(GC, 0, regGC_USER_SHADER_ARRAY_CONFIG, data);
6390 static u32 gfx_v11_0_get_wgp_active_bitmap_per_sh(struct amdgpu_device *adev)
6392 u32 data, wgp_bitmask;
6393 data = RREG32_SOC15(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG);
6394 data |= RREG32_SOC15(GC, 0, regGC_USER_SHADER_ARRAY_CONFIG);
6396 data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK;
6397 data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT;
6400 amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh >> 1);
6402 return (~data) & wgp_bitmask;
6405 static u32 gfx_v11_0_get_cu_active_bitmap_per_sh(struct amdgpu_device *adev)
6407 u32 wgp_idx, wgp_active_bitmap;
6408 u32 cu_bitmap_per_wgp, cu_active_bitmap;
6410 wgp_active_bitmap = gfx_v11_0_get_wgp_active_bitmap_per_sh(adev);
6411 cu_active_bitmap = 0;
6413 for (wgp_idx = 0; wgp_idx < 16; wgp_idx++) {
6414 /* if there is one WGP enabled, it means 2 CUs will be enabled */
6415 cu_bitmap_per_wgp = 3 << (2 * wgp_idx);
6416 if (wgp_active_bitmap & (1 << wgp_idx))
6417 cu_active_bitmap |= cu_bitmap_per_wgp;
6420 return cu_active_bitmap;
6423 static int gfx_v11_0_get_cu_info(struct amdgpu_device *adev,
6424 struct amdgpu_cu_info *cu_info)
6426 int i, j, k, counter, active_cu_number = 0;
6428 unsigned disable_masks[8 * 2];
6430 if (!adev || !cu_info)
6433 amdgpu_gfx_parse_disable_cu(disable_masks, 8, 2);
6435 mutex_lock(&adev->grbm_idx_mutex);
6436 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
6437 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
6440 gfx_v11_0_select_se_sh(adev, i, j, 0xffffffff);
6442 gfx_v11_0_set_user_wgp_inactive_bitmap_per_sh(
6443 adev, disable_masks[i * 2 + j]);
6444 bitmap = gfx_v11_0_get_cu_active_bitmap_per_sh(adev);
6447 * GFX11 could support more than 4 SEs, while the bitmap
6448 * in cu_info struct is 4x4 and ioctl interface struct
6449 * drm_amdgpu_info_device should keep stable.
6450 * So we use last two columns of bitmap to store cu mask for
6451 * SEs 4 to 7, the layout of the bitmap is as below:
6452 * SE0: {SH0,SH1} --> {bitmap[0][0], bitmap[0][1]}
6453 * SE1: {SH0,SH1} --> {bitmap[1][0], bitmap[1][1]}
6454 * SE2: {SH0,SH1} --> {bitmap[2][0], bitmap[2][1]}
6455 * SE3: {SH0,SH1} --> {bitmap[3][0], bitmap[3][1]}
6456 * SE4: {SH0,SH1} --> {bitmap[0][2], bitmap[0][3]}
6457 * SE5: {SH0,SH1} --> {bitmap[1][2], bitmap[1][3]}
6458 * SE6: {SH0,SH1} --> {bitmap[2][2], bitmap[2][3]}
6459 * SE7: {SH0,SH1} --> {bitmap[3][2], bitmap[3][3]}
6461 cu_info->bitmap[i % 4][j + (i / 4) * 2] = bitmap;
6463 for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
6469 active_cu_number += counter;
6472 gfx_v11_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
6473 mutex_unlock(&adev->grbm_idx_mutex);
6475 cu_info->number = active_cu_number;
6476 cu_info->simd_per_cu = NUM_SIMD_PER_CU;
6481 const struct amdgpu_ip_block_version gfx_v11_0_ip_block =
6483 .type = AMD_IP_BLOCK_TYPE_GFX,
6487 .funcs = &gfx_v11_0_ip_funcs,