2 * Copyright 2014 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <linux/firmware.h>
28 #include "amdgpu_gfx.h"
29 #include "amdgpu_rlc.h"
30 #include "amdgpu_ras.h"
31 #include "amdgpu_xcp.h"
32 #include "amdgpu_xgmi.h"
34 /* delay 0.1 second to enable gfx off feature */
35 #define GFX_OFF_DELAY_ENABLE msecs_to_jiffies(100)
37 #define GFX_OFF_NO_DELAY 0
40 * GPU GFX IP block helpers function.
43 int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec,
48 bit += mec * adev->gfx.mec.num_pipe_per_mec
49 * adev->gfx.mec.num_queue_per_pipe;
50 bit += pipe * adev->gfx.mec.num_queue_per_pipe;
56 void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit,
57 int *mec, int *pipe, int *queue)
59 *queue = bit % adev->gfx.mec.num_queue_per_pipe;
60 *pipe = (bit / adev->gfx.mec.num_queue_per_pipe)
61 % adev->gfx.mec.num_pipe_per_mec;
62 *mec = (bit / adev->gfx.mec.num_queue_per_pipe)
63 / adev->gfx.mec.num_pipe_per_mec;
67 bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev,
68 int xcc_id, int mec, int pipe, int queue)
70 return test_bit(amdgpu_gfx_mec_queue_to_bit(adev, mec, pipe, queue),
71 adev->gfx.mec_bitmap[xcc_id].queue_bitmap);
74 int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev,
75 int me, int pipe, int queue)
79 bit += me * adev->gfx.me.num_pipe_per_me
80 * adev->gfx.me.num_queue_per_pipe;
81 bit += pipe * adev->gfx.me.num_queue_per_pipe;
87 void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit,
88 int *me, int *pipe, int *queue)
90 *queue = bit % adev->gfx.me.num_queue_per_pipe;
91 *pipe = (bit / adev->gfx.me.num_queue_per_pipe)
92 % adev->gfx.me.num_pipe_per_me;
93 *me = (bit / adev->gfx.me.num_queue_per_pipe)
94 / adev->gfx.me.num_pipe_per_me;
97 bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev,
98 int me, int pipe, int queue)
100 return test_bit(amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue),
101 adev->gfx.me.queue_bitmap);
105 * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter
107 * @mask: array in which the per-shader array disable masks will be stored
108 * @max_se: number of SEs
109 * @max_sh: number of SHs
111 * The bitmask of CUs to be disabled in the shader array determined by se and
112 * sh is stored in mask[se * max_sh + sh].
114 void amdgpu_gfx_parse_disable_cu(unsigned int *mask, unsigned int max_se, unsigned int max_sh)
116 unsigned int se, sh, cu;
119 memset(mask, 0, sizeof(*mask) * max_se * max_sh);
121 if (!amdgpu_disable_cu || !*amdgpu_disable_cu)
124 p = amdgpu_disable_cu;
127 int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu);
130 DRM_ERROR("amdgpu: could not parse disable_cu\n");
134 if (se < max_se && sh < max_sh && cu < 16) {
135 DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu);
136 mask[se * max_sh + sh] |= 1u << cu;
138 DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n",
142 next = strchr(p, ',');
149 static bool amdgpu_gfx_is_graphics_multipipe_capable(struct amdgpu_device *adev)
151 return amdgpu_async_gfx_ring && adev->gfx.me.num_pipe_per_me > 1;
154 static bool amdgpu_gfx_is_compute_multipipe_capable(struct amdgpu_device *adev)
156 if (amdgpu_compute_multipipe != -1) {
157 DRM_INFO("amdgpu: forcing compute pipe policy %d\n",
158 amdgpu_compute_multipipe);
159 return amdgpu_compute_multipipe == 1;
162 if (amdgpu_ip_version(adev, GC_HWIP, 0) > IP_VERSION(9, 0, 0))
165 /* FIXME: spreading the queues across pipes causes perf regressions
166 * on POLARIS11 compute workloads */
167 if (adev->asic_type == CHIP_POLARIS11)
170 return adev->gfx.mec.num_mec > 1;
173 bool amdgpu_gfx_is_high_priority_graphics_queue(struct amdgpu_device *adev,
174 struct amdgpu_ring *ring)
176 int queue = ring->queue;
177 int pipe = ring->pipe;
179 /* Policy: use pipe1 queue0 as high priority graphics queue if we
180 * have more than one gfx pipe.
182 if (amdgpu_gfx_is_graphics_multipipe_capable(adev) &&
183 adev->gfx.num_gfx_rings > 1 && pipe == 1 && queue == 0) {
187 bit = amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue);
188 if (ring == &adev->gfx.gfx_ring[bit])
195 bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev,
196 struct amdgpu_ring *ring)
198 /* Policy: use 1st queue as high priority compute queue if we
199 * have more than one compute queue.
201 if (adev->gfx.num_compute_rings > 1 &&
202 ring == &adev->gfx.compute_ring[0])
208 void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev)
210 int i, j, queue, pipe;
211 bool multipipe_policy = amdgpu_gfx_is_compute_multipipe_capable(adev);
212 int max_queues_per_mec = min(adev->gfx.mec.num_pipe_per_mec *
213 adev->gfx.mec.num_queue_per_pipe,
214 adev->gfx.num_compute_rings);
215 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1;
217 if (multipipe_policy) {
218 /* policy: make queues evenly cross all pipes on MEC1 only
219 * for multiple xcc, just use the original policy for simplicity */
220 for (j = 0; j < num_xcc; j++) {
221 for (i = 0; i < max_queues_per_mec; i++) {
222 pipe = i % adev->gfx.mec.num_pipe_per_mec;
223 queue = (i / adev->gfx.mec.num_pipe_per_mec) %
224 adev->gfx.mec.num_queue_per_pipe;
226 set_bit(pipe * adev->gfx.mec.num_queue_per_pipe + queue,
227 adev->gfx.mec_bitmap[j].queue_bitmap);
231 /* policy: amdgpu owns all queues in the given pipe */
232 for (j = 0; j < num_xcc; j++) {
233 for (i = 0; i < max_queues_per_mec; ++i)
234 set_bit(i, adev->gfx.mec_bitmap[j].queue_bitmap);
238 for (j = 0; j < num_xcc; j++) {
239 dev_dbg(adev->dev, "mec queue bitmap weight=%d\n",
240 bitmap_weight(adev->gfx.mec_bitmap[j].queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES));
244 void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev)
247 bool multipipe_policy = amdgpu_gfx_is_graphics_multipipe_capable(adev);
248 int max_queues_per_me = adev->gfx.me.num_pipe_per_me *
249 adev->gfx.me.num_queue_per_pipe;
251 if (multipipe_policy) {
252 /* policy: amdgpu owns the first queue per pipe at this stage
253 * will extend to mulitple queues per pipe later */
254 for (i = 0; i < max_queues_per_me; i++) {
255 pipe = i % adev->gfx.me.num_pipe_per_me;
256 queue = (i / adev->gfx.me.num_pipe_per_me) %
257 adev->gfx.me.num_queue_per_pipe;
259 set_bit(pipe * adev->gfx.me.num_queue_per_pipe + queue,
260 adev->gfx.me.queue_bitmap);
263 for (i = 0; i < max_queues_per_me; ++i)
264 set_bit(i, adev->gfx.me.queue_bitmap);
267 /* update the number of active graphics rings */
268 adev->gfx.num_gfx_rings =
269 bitmap_weight(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
272 static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev,
273 struct amdgpu_ring *ring, int xcc_id)
276 int mec, pipe, queue;
278 queue_bit = adev->gfx.mec.num_mec
279 * adev->gfx.mec.num_pipe_per_mec
280 * adev->gfx.mec.num_queue_per_pipe;
282 while (--queue_bit >= 0) {
283 if (test_bit(queue_bit, adev->gfx.mec_bitmap[xcc_id].queue_bitmap))
286 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue);
289 * 1. Using pipes 2/3 from MEC 2 seems cause problems.
290 * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN
291 * only can be issued on queue 0.
293 if ((mec == 1 && pipe > 1) || queue != 0)
303 dev_err(adev->dev, "Failed to find a queue for KIQ\n");
307 int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev, int xcc_id)
309 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
310 struct amdgpu_irq_src *irq = &kiq->irq;
311 struct amdgpu_ring *ring = &kiq->ring;
314 spin_lock_init(&kiq->ring_lock);
317 ring->ring_obj = NULL;
318 ring->use_doorbell = true;
319 ring->xcc_id = xcc_id;
320 ring->vm_hub = AMDGPU_GFXHUB(xcc_id);
321 ring->doorbell_index =
322 (adev->doorbell_index.kiq +
323 xcc_id * adev->doorbell_index.xcc_doorbell_range)
326 r = amdgpu_gfx_kiq_acquire(adev, ring, xcc_id);
330 ring->eop_gpu_addr = kiq->eop_gpu_addr;
331 ring->no_scheduler = true;
332 snprintf(ring->name, sizeof(ring->name), "kiq_%hhu.%hhu.%hhu.%hhu",
333 (unsigned char)xcc_id, (unsigned char)ring->me,
334 (unsigned char)ring->pipe, (unsigned char)ring->queue);
335 r = amdgpu_ring_init(adev, ring, 1024, irq, AMDGPU_CP_KIQ_IRQ_DRIVER0,
336 AMDGPU_RING_PRIO_DEFAULT, NULL);
338 dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
343 void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring)
345 amdgpu_ring_fini(ring);
348 void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev, int xcc_id)
350 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
352 amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
355 int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
356 unsigned int hpd_size, int xcc_id)
360 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
362 r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE,
363 AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
364 &kiq->eop_gpu_addr, (void **)&hpd);
366 dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
370 memset(hpd, 0, hpd_size);
372 r = amdgpu_bo_reserve(kiq->eop_obj, true);
373 if (unlikely(r != 0))
374 dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
375 amdgpu_bo_kunmap(kiq->eop_obj);
376 amdgpu_bo_unreserve(kiq->eop_obj);
381 /* create MQD for each compute/gfx queue */
382 int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev,
383 unsigned int mqd_size, int xcc_id)
386 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
387 struct amdgpu_ring *ring = &kiq->ring;
388 u32 domain = AMDGPU_GEM_DOMAIN_GTT;
390 #if !defined(CONFIG_ARM) && !defined(CONFIG_ARM64)
391 /* Only enable on gfx10 and 11 for now to avoid changing behavior on older chips */
392 if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 0, 0))
393 domain |= AMDGPU_GEM_DOMAIN_VRAM;
396 /* create MQD for KIQ */
397 if (!adev->enable_mes_kiq && !ring->mqd_obj) {
398 /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must
399 * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD
400 * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for
401 * KIQ MQD no matter SRIOV or Bare-metal
403 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
404 AMDGPU_GEM_DOMAIN_VRAM |
405 AMDGPU_GEM_DOMAIN_GTT,
410 dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
414 /* prepare MQD backup */
415 kiq->mqd_backup = kmalloc(mqd_size, GFP_KERNEL);
416 if (!kiq->mqd_backup) {
418 "no memory to create MQD backup for ring %s\n", ring->name);
423 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) {
424 /* create MQD for each KGQ */
425 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
426 ring = &adev->gfx.gfx_ring[i];
427 if (!ring->mqd_obj) {
428 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
429 domain, &ring->mqd_obj,
430 &ring->mqd_gpu_addr, &ring->mqd_ptr);
432 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r);
436 ring->mqd_size = mqd_size;
437 /* prepare MQD backup */
438 adev->gfx.me.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL);
439 if (!adev->gfx.me.mqd_backup[i]) {
440 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
447 /* create MQD for each KCQ */
448 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
449 j = i + xcc_id * adev->gfx.num_compute_rings;
450 ring = &adev->gfx.compute_ring[j];
451 if (!ring->mqd_obj) {
452 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
453 domain, &ring->mqd_obj,
454 &ring->mqd_gpu_addr, &ring->mqd_ptr);
456 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r);
460 ring->mqd_size = mqd_size;
461 /* prepare MQD backup */
462 adev->gfx.mec.mqd_backup[j] = kmalloc(mqd_size, GFP_KERNEL);
463 if (!adev->gfx.mec.mqd_backup[j]) {
464 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
473 void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev, int xcc_id)
475 struct amdgpu_ring *ring = NULL;
477 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
479 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) {
480 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
481 ring = &adev->gfx.gfx_ring[i];
482 kfree(adev->gfx.me.mqd_backup[i]);
483 amdgpu_bo_free_kernel(&ring->mqd_obj,
489 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
490 j = i + xcc_id * adev->gfx.num_compute_rings;
491 ring = &adev->gfx.compute_ring[j];
492 kfree(adev->gfx.mec.mqd_backup[j]);
493 amdgpu_bo_free_kernel(&ring->mqd_obj,
499 kfree(kiq->mqd_backup);
500 amdgpu_bo_free_kernel(&ring->mqd_obj,
505 int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev, int xcc_id)
507 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
508 struct amdgpu_ring *kiq_ring = &kiq->ring;
512 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
515 spin_lock(&kiq->ring_lock);
516 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size *
517 adev->gfx.num_compute_rings)) {
518 spin_unlock(&kiq->ring_lock);
522 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
523 j = i + xcc_id * adev->gfx.num_compute_rings;
524 kiq->pmf->kiq_unmap_queues(kiq_ring,
525 &adev->gfx.compute_ring[j],
530 * This is workaround: only skip kiq_ring test
531 * during ras recovery in suspend stage for gfx9.4.3
533 if ((amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
534 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4)) &&
535 amdgpu_ras_in_recovery(adev)) {
536 spin_unlock(&kiq->ring_lock);
540 if (kiq_ring->sched.ready && !adev->job_hang)
541 r = amdgpu_ring_test_helper(kiq_ring);
542 spin_unlock(&kiq->ring_lock);
547 int amdgpu_gfx_disable_kgq(struct amdgpu_device *adev, int xcc_id)
549 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
550 struct amdgpu_ring *kiq_ring = &kiq->ring;
554 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
557 spin_lock(&kiq->ring_lock);
558 if (amdgpu_gfx_is_master_xcc(adev, xcc_id)) {
559 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size *
560 adev->gfx.num_gfx_rings)) {
561 spin_unlock(&kiq->ring_lock);
565 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
566 j = i + xcc_id * adev->gfx.num_gfx_rings;
567 kiq->pmf->kiq_unmap_queues(kiq_ring,
568 &adev->gfx.gfx_ring[j],
569 PREEMPT_QUEUES, 0, 0);
573 if (adev->gfx.kiq[0].ring.sched.ready && !adev->job_hang)
574 r = amdgpu_ring_test_helper(kiq_ring);
575 spin_unlock(&kiq->ring_lock);
580 int amdgpu_queue_mask_bit_to_set_resource_bit(struct amdgpu_device *adev,
583 int mec, pipe, queue;
584 int set_resource_bit = 0;
586 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue);
588 set_resource_bit = mec * 4 * 8 + pipe * 8 + queue;
590 return set_resource_bit;
593 static int amdgpu_gfx_mes_enable_kcq(struct amdgpu_device *adev, int xcc_id)
595 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
596 struct amdgpu_ring *kiq_ring = &kiq->ring;
597 uint64_t queue_mask = ~0ULL;
600 amdgpu_device_flush_hdp(adev, NULL);
602 if (!adev->enable_uni_mes) {
603 spin_lock(&kiq->ring_lock);
604 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->set_resources_size);
606 dev_err(adev->dev, "Failed to lock KIQ (%d).\n", r);
607 spin_unlock(&kiq->ring_lock);
611 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask);
612 r = amdgpu_ring_test_helper(kiq_ring);
613 spin_unlock(&kiq->ring_lock);
615 dev_err(adev->dev, "KIQ failed to set resources\n");
618 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
619 j = i + xcc_id * adev->gfx.num_compute_rings;
620 r = amdgpu_mes_map_legacy_queue(adev,
621 &adev->gfx.compute_ring[j]);
623 dev_err(adev->dev, "failed to map compute queue\n");
631 int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev, int xcc_id)
633 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
634 struct amdgpu_ring *kiq_ring = &kiq->ring;
635 uint64_t queue_mask = 0;
638 if (adev->enable_mes)
639 return amdgpu_gfx_mes_enable_kcq(adev, xcc_id);
641 if (!kiq->pmf || !kiq->pmf->kiq_map_queues || !kiq->pmf->kiq_set_resources)
644 for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
645 if (!test_bit(i, adev->gfx.mec_bitmap[xcc_id].queue_bitmap))
648 /* This situation may be hit in the future if a new HW
649 * generation exposes more than 64 queues. If so, the
650 * definition of queue_mask needs updating */
651 if (WARN_ON(i > (sizeof(queue_mask)*8))) {
652 DRM_ERROR("Invalid KCQ enabled: %d\n", i);
656 queue_mask |= (1ull << amdgpu_queue_mask_bit_to_set_resource_bit(adev, i));
659 amdgpu_device_flush_hdp(adev, NULL);
661 DRM_INFO("kiq ring mec %d pipe %d q %d\n", kiq_ring->me, kiq_ring->pipe,
664 spin_lock(&kiq->ring_lock);
665 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size *
666 adev->gfx.num_compute_rings +
667 kiq->pmf->set_resources_size);
669 DRM_ERROR("Failed to lock KIQ (%d).\n", r);
670 spin_unlock(&kiq->ring_lock);
674 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask);
675 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
676 j = i + xcc_id * adev->gfx.num_compute_rings;
677 kiq->pmf->kiq_map_queues(kiq_ring,
678 &adev->gfx.compute_ring[j]);
681 r = amdgpu_ring_test_helper(kiq_ring);
682 spin_unlock(&kiq->ring_lock);
684 DRM_ERROR("KCQ enable failed\n");
689 int amdgpu_gfx_enable_kgq(struct amdgpu_device *adev, int xcc_id)
691 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
692 struct amdgpu_ring *kiq_ring = &kiq->ring;
695 if (!kiq->pmf || !kiq->pmf->kiq_map_queues)
698 amdgpu_device_flush_hdp(adev, NULL);
700 if (adev->enable_mes) {
701 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
702 j = i + xcc_id * adev->gfx.num_gfx_rings;
703 r = amdgpu_mes_map_legacy_queue(adev,
704 &adev->gfx.gfx_ring[j]);
706 DRM_ERROR("failed to map gfx queue\n");
714 spin_lock(&kiq->ring_lock);
715 /* No need to map kcq on the slave */
716 if (amdgpu_gfx_is_master_xcc(adev, xcc_id)) {
717 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size *
718 adev->gfx.num_gfx_rings);
720 DRM_ERROR("Failed to lock KIQ (%d).\n", r);
721 spin_unlock(&kiq->ring_lock);
725 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
726 j = i + xcc_id * adev->gfx.num_gfx_rings;
727 kiq->pmf->kiq_map_queues(kiq_ring,
728 &adev->gfx.gfx_ring[j]);
732 r = amdgpu_ring_test_helper(kiq_ring);
733 spin_unlock(&kiq->ring_lock);
735 DRM_ERROR("KGQ enable failed\n");
740 /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable
742 * @adev: amdgpu_device pointer
743 * @bool enable true: enable gfx off feature, false: disable gfx off feature
745 * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled.
746 * 2. other client can send request to disable gfx off feature, the request should be honored.
747 * 3. other client can cancel their request of disable gfx off feature
748 * 4. other client should not send request to enable gfx off feature before disable gfx off feature.
751 void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable)
753 unsigned long delay = GFX_OFF_DELAY_ENABLE;
755 if (!(adev->pm.pp_feature & PP_GFXOFF_MASK))
758 mutex_lock(&adev->gfx.gfx_off_mutex);
761 /* If the count is already 0, it means there's an imbalance bug somewhere.
762 * Note that the bug may be in a different caller than the one which triggers the
765 if (WARN_ON_ONCE(adev->gfx.gfx_off_req_count == 0))
768 adev->gfx.gfx_off_req_count--;
770 if (adev->gfx.gfx_off_req_count == 0 &&
771 !adev->gfx.gfx_off_state) {
772 /* If going to s2idle, no need to wait */
774 if (!amdgpu_dpm_set_powergating_by_smu(adev,
775 AMD_IP_BLOCK_TYPE_GFX, true))
776 adev->gfx.gfx_off_state = true;
778 schedule_delayed_work(&adev->gfx.gfx_off_delay_work,
783 if (adev->gfx.gfx_off_req_count == 0) {
784 cancel_delayed_work_sync(&adev->gfx.gfx_off_delay_work);
786 if (adev->gfx.gfx_off_state &&
787 !amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false)) {
788 adev->gfx.gfx_off_state = false;
790 if (adev->gfx.funcs->init_spm_golden) {
792 "GFXOFF is disabled, re-init SPM golden settings\n");
793 amdgpu_gfx_init_spm_golden(adev);
798 adev->gfx.gfx_off_req_count++;
802 mutex_unlock(&adev->gfx.gfx_off_mutex);
805 int amdgpu_set_gfx_off_residency(struct amdgpu_device *adev, bool value)
809 mutex_lock(&adev->gfx.gfx_off_mutex);
811 r = amdgpu_dpm_set_residency_gfxoff(adev, value);
813 mutex_unlock(&adev->gfx.gfx_off_mutex);
818 int amdgpu_get_gfx_off_residency(struct amdgpu_device *adev, u32 *value)
822 mutex_lock(&adev->gfx.gfx_off_mutex);
824 r = amdgpu_dpm_get_residency_gfxoff(adev, value);
826 mutex_unlock(&adev->gfx.gfx_off_mutex);
831 int amdgpu_get_gfx_off_entrycount(struct amdgpu_device *adev, u64 *value)
835 mutex_lock(&adev->gfx.gfx_off_mutex);
837 r = amdgpu_dpm_get_entrycount_gfxoff(adev, value);
839 mutex_unlock(&adev->gfx.gfx_off_mutex);
844 int amdgpu_get_gfx_off_status(struct amdgpu_device *adev, uint32_t *value)
849 mutex_lock(&adev->gfx.gfx_off_mutex);
851 r = amdgpu_dpm_get_status_gfxoff(adev, value);
853 mutex_unlock(&adev->gfx.gfx_off_mutex);
858 int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block)
862 if (amdgpu_ras_is_supported(adev, ras_block->block)) {
863 if (!amdgpu_persistent_edc_harvesting_supported(adev))
864 amdgpu_ras_reset_error_status(adev, AMDGPU_RAS_BLOCK__GFX);
866 r = amdgpu_ras_block_late_init(adev, ras_block);
870 if (adev->gfx.cp_ecc_error_irq.funcs) {
871 r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0);
876 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
881 amdgpu_ras_block_late_fini(adev, ras_block);
885 int amdgpu_gfx_ras_sw_init(struct amdgpu_device *adev)
888 struct amdgpu_gfx_ras *ras = NULL;
890 /* adev->gfx.ras is NULL, which means gfx does not
891 * support ras function, then do nothing here.
898 err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
900 dev_err(adev->dev, "Failed to register gfx ras block!\n");
904 strcpy(ras->ras_block.ras_comm.name, "gfx");
905 ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__GFX;
906 ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
907 adev->gfx.ras_if = &ras->ras_block.ras_comm;
909 /* If not define special ras_late_init function, use gfx default ras_late_init */
910 if (!ras->ras_block.ras_late_init)
911 ras->ras_block.ras_late_init = amdgpu_gfx_ras_late_init;
913 /* If not defined special ras_cb function, use default ras_cb */
914 if (!ras->ras_block.ras_cb)
915 ras->ras_block.ras_cb = amdgpu_gfx_process_ras_data_cb;
920 int amdgpu_gfx_poison_consumption_handler(struct amdgpu_device *adev,
921 struct amdgpu_iv_entry *entry)
923 if (adev->gfx.ras && adev->gfx.ras->poison_consumption_handler)
924 return adev->gfx.ras->poison_consumption_handler(adev, entry);
929 int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev,
931 struct amdgpu_iv_entry *entry)
933 /* TODO ue will trigger an interrupt.
935 * When “Full RAS” is enabled, the per-IP interrupt sources should
936 * be disabled and the driver should only look for the aggregated
937 * interrupt via sync flood
939 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX)) {
940 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
941 if (adev->gfx.ras && adev->gfx.ras->ras_block.hw_ops &&
942 adev->gfx.ras->ras_block.hw_ops->query_ras_error_count)
943 adev->gfx.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
944 amdgpu_ras_reset_gpu(adev);
946 return AMDGPU_RAS_SUCCESS;
949 int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev,
950 struct amdgpu_irq_src *source,
951 struct amdgpu_iv_entry *entry)
953 struct ras_common_if *ras_if = adev->gfx.ras_if;
954 struct ras_dispatch_if ih_data = {
961 ih_data.head = *ras_if;
963 DRM_ERROR("CP ECC ERROR IRQ\n");
964 amdgpu_ras_interrupt_dispatch(adev, &ih_data);
968 void amdgpu_gfx_ras_error_func(struct amdgpu_device *adev,
969 void *ras_error_status,
970 void (*func)(struct amdgpu_device *adev, void *ras_error_status,
974 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1;
975 uint32_t xcc_mask = GENMASK(num_xcc - 1, 0);
976 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
979 err_data->ue_count = 0;
980 err_data->ce_count = 0;
983 for_each_inst(i, xcc_mask)
984 func(adev, ras_error_status, i);
987 uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg, uint32_t xcc_id)
989 signed long r, cnt = 0;
991 uint32_t seq, reg_val_offs = 0, value = 0;
992 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
993 struct amdgpu_ring *ring = &kiq->ring;
995 if (amdgpu_device_skip_hw_access(adev))
998 if (adev->mes.ring.sched.ready)
999 return amdgpu_mes_rreg(adev, reg);
1001 BUG_ON(!ring->funcs->emit_rreg);
1003 spin_lock_irqsave(&kiq->ring_lock, flags);
1004 if (amdgpu_device_wb_get(adev, ®_val_offs)) {
1005 pr_err("critical bug! too many kiq readers\n");
1008 amdgpu_ring_alloc(ring, 32);
1009 amdgpu_ring_emit_rreg(ring, reg, reg_val_offs);
1010 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
1014 amdgpu_ring_commit(ring);
1015 spin_unlock_irqrestore(&kiq->ring_lock, flags);
1017 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
1019 /* don't wait anymore for gpu reset case because this way may
1020 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg
1021 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will
1022 * never return if we keep waiting in virt_kiq_rreg, which cause
1023 * gpu_recover() hang there.
1025 * also don't wait anymore for IRQ context
1027 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt()))
1028 goto failed_kiq_read;
1031 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
1032 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
1033 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
1036 if (cnt > MAX_KIQ_REG_TRY)
1037 goto failed_kiq_read;
1040 value = adev->wb.wb[reg_val_offs];
1041 amdgpu_device_wb_free(adev, reg_val_offs);
1045 amdgpu_ring_undo(ring);
1047 spin_unlock_irqrestore(&kiq->ring_lock, flags);
1050 amdgpu_device_wb_free(adev, reg_val_offs);
1051 dev_err(adev->dev, "failed to read reg:%x\n", reg);
1055 void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, uint32_t xcc_id)
1057 signed long r, cnt = 0;
1058 unsigned long flags;
1060 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id];
1061 struct amdgpu_ring *ring = &kiq->ring;
1063 BUG_ON(!ring->funcs->emit_wreg);
1065 if (amdgpu_device_skip_hw_access(adev))
1068 if (adev->mes.ring.sched.ready) {
1069 amdgpu_mes_wreg(adev, reg, v);
1073 spin_lock_irqsave(&kiq->ring_lock, flags);
1074 amdgpu_ring_alloc(ring, 32);
1075 amdgpu_ring_emit_wreg(ring, reg, v);
1076 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
1080 amdgpu_ring_commit(ring);
1081 spin_unlock_irqrestore(&kiq->ring_lock, flags);
1083 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
1085 /* don't wait anymore for gpu reset case because this way may
1086 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg
1087 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will
1088 * never return if we keep waiting in virt_kiq_rreg, which cause
1089 * gpu_recover() hang there.
1091 * also don't wait anymore for IRQ context
1093 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt()))
1094 goto failed_kiq_write;
1097 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
1099 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
1100 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
1103 if (cnt > MAX_KIQ_REG_TRY)
1104 goto failed_kiq_write;
1109 amdgpu_ring_undo(ring);
1110 spin_unlock_irqrestore(&kiq->ring_lock, flags);
1112 dev_err(adev->dev, "failed to write reg:%x\n", reg);
1115 int amdgpu_gfx_get_num_kcq(struct amdgpu_device *adev)
1117 if (amdgpu_num_kcq == -1) {
1119 } else if (amdgpu_num_kcq > 8 || amdgpu_num_kcq < 0) {
1120 dev_warn(adev->dev, "set kernel compute queue number to 8 due to invalid parameter provided by user\n");
1123 return amdgpu_num_kcq;
1126 void amdgpu_gfx_cp_init_microcode(struct amdgpu_device *adev,
1129 const struct gfx_firmware_header_v1_0 *cp_hdr;
1130 const struct gfx_firmware_header_v2_0 *cp_hdr_v2_0;
1131 struct amdgpu_firmware_info *info = NULL;
1132 const struct firmware *ucode_fw;
1133 unsigned int fw_size;
1136 case AMDGPU_UCODE_ID_CP_PFP:
1137 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1138 adev->gfx.pfp_fw->data;
1139 adev->gfx.pfp_fw_version =
1140 le32_to_cpu(cp_hdr->header.ucode_version);
1141 adev->gfx.pfp_feature_version =
1142 le32_to_cpu(cp_hdr->ucode_feature_version);
1143 ucode_fw = adev->gfx.pfp_fw;
1144 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
1146 case AMDGPU_UCODE_ID_CP_RS64_PFP:
1147 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *)
1148 adev->gfx.pfp_fw->data;
1149 adev->gfx.pfp_fw_version =
1150 le32_to_cpu(cp_hdr_v2_0->header.ucode_version);
1151 adev->gfx.pfp_feature_version =
1152 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version);
1153 ucode_fw = adev->gfx.pfp_fw;
1154 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes);
1156 case AMDGPU_UCODE_ID_CP_RS64_PFP_P0_STACK:
1157 case AMDGPU_UCODE_ID_CP_RS64_PFP_P1_STACK:
1158 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *)
1159 adev->gfx.pfp_fw->data;
1160 ucode_fw = adev->gfx.pfp_fw;
1161 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes);
1163 case AMDGPU_UCODE_ID_CP_ME:
1164 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1165 adev->gfx.me_fw->data;
1166 adev->gfx.me_fw_version =
1167 le32_to_cpu(cp_hdr->header.ucode_version);
1168 adev->gfx.me_feature_version =
1169 le32_to_cpu(cp_hdr->ucode_feature_version);
1170 ucode_fw = adev->gfx.me_fw;
1171 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
1173 case AMDGPU_UCODE_ID_CP_RS64_ME:
1174 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *)
1175 adev->gfx.me_fw->data;
1176 adev->gfx.me_fw_version =
1177 le32_to_cpu(cp_hdr_v2_0->header.ucode_version);
1178 adev->gfx.me_feature_version =
1179 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version);
1180 ucode_fw = adev->gfx.me_fw;
1181 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes);
1183 case AMDGPU_UCODE_ID_CP_RS64_ME_P0_STACK:
1184 case AMDGPU_UCODE_ID_CP_RS64_ME_P1_STACK:
1185 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *)
1186 adev->gfx.me_fw->data;
1187 ucode_fw = adev->gfx.me_fw;
1188 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes);
1190 case AMDGPU_UCODE_ID_CP_CE:
1191 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1192 adev->gfx.ce_fw->data;
1193 adev->gfx.ce_fw_version =
1194 le32_to_cpu(cp_hdr->header.ucode_version);
1195 adev->gfx.ce_feature_version =
1196 le32_to_cpu(cp_hdr->ucode_feature_version);
1197 ucode_fw = adev->gfx.ce_fw;
1198 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes);
1200 case AMDGPU_UCODE_ID_CP_MEC1:
1201 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1202 adev->gfx.mec_fw->data;
1203 adev->gfx.mec_fw_version =
1204 le32_to_cpu(cp_hdr->header.ucode_version);
1205 adev->gfx.mec_feature_version =
1206 le32_to_cpu(cp_hdr->ucode_feature_version);
1207 ucode_fw = adev->gfx.mec_fw;
1208 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) -
1209 le32_to_cpu(cp_hdr->jt_size) * 4;
1211 case AMDGPU_UCODE_ID_CP_MEC1_JT:
1212 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1213 adev->gfx.mec_fw->data;
1214 ucode_fw = adev->gfx.mec_fw;
1215 fw_size = le32_to_cpu(cp_hdr->jt_size) * 4;
1217 case AMDGPU_UCODE_ID_CP_MEC2:
1218 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1219 adev->gfx.mec2_fw->data;
1220 adev->gfx.mec2_fw_version =
1221 le32_to_cpu(cp_hdr->header.ucode_version);
1222 adev->gfx.mec2_feature_version =
1223 le32_to_cpu(cp_hdr->ucode_feature_version);
1224 ucode_fw = adev->gfx.mec2_fw;
1225 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) -
1226 le32_to_cpu(cp_hdr->jt_size) * 4;
1228 case AMDGPU_UCODE_ID_CP_MEC2_JT:
1229 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
1230 adev->gfx.mec2_fw->data;
1231 ucode_fw = adev->gfx.mec2_fw;
1232 fw_size = le32_to_cpu(cp_hdr->jt_size) * 4;
1234 case AMDGPU_UCODE_ID_CP_RS64_MEC:
1235 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *)
1236 adev->gfx.mec_fw->data;
1237 adev->gfx.mec_fw_version =
1238 le32_to_cpu(cp_hdr_v2_0->header.ucode_version);
1239 adev->gfx.mec_feature_version =
1240 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version);
1241 ucode_fw = adev->gfx.mec_fw;
1242 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes);
1244 case AMDGPU_UCODE_ID_CP_RS64_MEC_P0_STACK:
1245 case AMDGPU_UCODE_ID_CP_RS64_MEC_P1_STACK:
1246 case AMDGPU_UCODE_ID_CP_RS64_MEC_P2_STACK:
1247 case AMDGPU_UCODE_ID_CP_RS64_MEC_P3_STACK:
1248 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *)
1249 adev->gfx.mec_fw->data;
1250 ucode_fw = adev->gfx.mec_fw;
1251 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes);
1254 dev_err(adev->dev, "Invalid ucode id %u\n", ucode_id);
1258 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
1259 info = &adev->firmware.ucode[ucode_id];
1260 info->ucode_id = ucode_id;
1261 info->fw = ucode_fw;
1262 adev->firmware.fw_size += ALIGN(fw_size, PAGE_SIZE);
1266 bool amdgpu_gfx_is_master_xcc(struct amdgpu_device *adev, int xcc_id)
1268 return !(xcc_id % (adev->gfx.num_xcc_per_xcp ?
1269 adev->gfx.num_xcc_per_xcp : 1));
1272 static ssize_t amdgpu_gfx_get_current_compute_partition(struct device *dev,
1273 struct device_attribute *addr,
1276 struct drm_device *ddev = dev_get_drvdata(dev);
1277 struct amdgpu_device *adev = drm_to_adev(ddev);
1280 mode = amdgpu_xcp_query_partition_mode(adev->xcp_mgr,
1281 AMDGPU_XCP_FL_NONE);
1283 return sysfs_emit(buf, "%s\n", amdgpu_gfx_compute_mode_desc(mode));
1286 static ssize_t amdgpu_gfx_set_compute_partition(struct device *dev,
1287 struct device_attribute *addr,
1288 const char *buf, size_t count)
1290 struct drm_device *ddev = dev_get_drvdata(dev);
1291 struct amdgpu_device *adev = drm_to_adev(ddev);
1292 enum amdgpu_gfx_partition mode;
1293 int ret = 0, num_xcc;
1295 num_xcc = NUM_XCC(adev->gfx.xcc_mask);
1296 if (num_xcc % 2 != 0)
1299 if (!strncasecmp("SPX", buf, strlen("SPX"))) {
1300 mode = AMDGPU_SPX_PARTITION_MODE;
1301 } else if (!strncasecmp("DPX", buf, strlen("DPX"))) {
1303 * DPX mode needs AIDs to be in multiple of 2.
1304 * Each AID connects 2 XCCs.
1308 mode = AMDGPU_DPX_PARTITION_MODE;
1309 } else if (!strncasecmp("TPX", buf, strlen("TPX"))) {
1312 mode = AMDGPU_TPX_PARTITION_MODE;
1313 } else if (!strncasecmp("QPX", buf, strlen("QPX"))) {
1316 mode = AMDGPU_QPX_PARTITION_MODE;
1317 } else if (!strncasecmp("CPX", buf, strlen("CPX"))) {
1318 mode = AMDGPU_CPX_PARTITION_MODE;
1323 ret = amdgpu_xcp_switch_partition_mode(adev->xcp_mgr, mode);
1331 static ssize_t amdgpu_gfx_get_available_compute_partition(struct device *dev,
1332 struct device_attribute *addr,
1335 struct drm_device *ddev = dev_get_drvdata(dev);
1336 struct amdgpu_device *adev = drm_to_adev(ddev);
1337 char *supported_partition;
1340 switch (NUM_XCC(adev->gfx.xcc_mask)) {
1342 supported_partition = "SPX, DPX, QPX, CPX";
1345 supported_partition = "SPX, TPX, CPX";
1348 supported_partition = "SPX, DPX, CPX";
1350 /* this seems only existing in emulation phase */
1352 supported_partition = "SPX, CPX";
1355 supported_partition = "Not supported";
1359 return sysfs_emit(buf, "%s\n", supported_partition);
1362 static DEVICE_ATTR(current_compute_partition, 0644,
1363 amdgpu_gfx_get_current_compute_partition,
1364 amdgpu_gfx_set_compute_partition);
1366 static DEVICE_ATTR(available_compute_partition, 0444,
1367 amdgpu_gfx_get_available_compute_partition, NULL);
1369 int amdgpu_gfx_sysfs_init(struct amdgpu_device *adev)
1373 r = device_create_file(adev->dev, &dev_attr_current_compute_partition);
1377 r = device_create_file(adev->dev, &dev_attr_available_compute_partition);
1382 void amdgpu_gfx_sysfs_fini(struct amdgpu_device *adev)
1384 device_remove_file(adev->dev, &dev_attr_current_compute_partition);
1385 device_remove_file(adev->dev, &dev_attr_available_compute_partition);