2 * GPIO interface for Intel Poulsbo SCH
4 * Copyright (c) 2010 CompuLab Ltd
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
21 #include <linux/init.h>
22 #include <linux/kernel.h>
23 #include <linux/module.h>
25 #include <linux/errno.h>
26 #include <linux/acpi.h>
27 #include <linux/platform_device.h>
28 #include <linux/pci_ids.h>
30 #include <linux/gpio.h>
37 struct gpio_chip chip;
39 unsigned short iobase;
40 unsigned short core_base;
41 unsigned short resume_base;
44 static unsigned sch_gpio_offset(struct sch_gpio *sch, unsigned gpio,
49 if (gpio >= sch->resume_base) {
50 gpio -= sch->resume_base;
54 return base + reg + gpio / 8;
57 static unsigned sch_gpio_bit(struct sch_gpio *sch, unsigned gpio)
59 if (gpio >= sch->resume_base)
60 gpio -= sch->resume_base;
64 static int sch_gpio_reg_get(struct gpio_chip *gc, unsigned gpio, unsigned reg)
66 struct sch_gpio *sch = gpiochip_get_data(gc);
67 unsigned short offset, bit;
70 offset = sch_gpio_offset(sch, gpio, reg);
71 bit = sch_gpio_bit(sch, gpio);
73 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
78 static void sch_gpio_reg_set(struct gpio_chip *gc, unsigned gpio, unsigned reg,
81 struct sch_gpio *sch = gpiochip_get_data(gc);
82 unsigned short offset, bit;
85 offset = sch_gpio_offset(sch, gpio, reg);
86 bit = sch_gpio_bit(sch, gpio);
88 reg_val = inb(sch->iobase + offset);
91 outb(reg_val | BIT(bit), sch->iobase + offset);
93 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
96 static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned gpio_num)
98 struct sch_gpio *sch = gpiochip_get_data(gc);
100 spin_lock(&sch->lock);
101 sch_gpio_reg_set(gc, gpio_num, GIO, 1);
102 spin_unlock(&sch->lock);
106 static int sch_gpio_get(struct gpio_chip *gc, unsigned gpio_num)
108 return sch_gpio_reg_get(gc, gpio_num, GLV);
111 static void sch_gpio_set(struct gpio_chip *gc, unsigned gpio_num, int val)
113 struct sch_gpio *sch = gpiochip_get_data(gc);
115 spin_lock(&sch->lock);
116 sch_gpio_reg_set(gc, gpio_num, GLV, val);
117 spin_unlock(&sch->lock);
120 static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned gpio_num,
123 struct sch_gpio *sch = gpiochip_get_data(gc);
125 spin_lock(&sch->lock);
126 sch_gpio_reg_set(gc, gpio_num, GIO, 0);
127 spin_unlock(&sch->lock);
130 * according to the datasheet, writing to the level register has no
131 * effect when GPIO is programmed as input.
132 * Actually the the level register is read-only when configured as input.
133 * Thus presetting the output level before switching to output is _NOT_ possible.
134 * Hence we set the level after configuring the GPIO as output.
135 * But we cannot prevent a short low pulse if direction is set to high
136 * and an external pull-up is connected.
138 sch_gpio_set(gc, gpio_num, val);
142 static struct gpio_chip sch_gpio_chip = {
144 .owner = THIS_MODULE,
145 .direction_input = sch_gpio_direction_in,
147 .direction_output = sch_gpio_direction_out,
151 static int sch_gpio_probe(struct platform_device *pdev)
153 struct sch_gpio *sch;
154 struct resource *res;
156 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
160 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
164 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
168 spin_lock_init(&sch->lock);
169 sch->iobase = res->start;
170 sch->chip = sch_gpio_chip;
171 sch->chip.label = dev_name(&pdev->dev);
172 sch->chip.parent = &pdev->dev;
175 case PCI_DEVICE_ID_INTEL_SCH_LPC:
177 sch->resume_base = 10;
178 sch->chip.ngpio = 14;
181 * GPIO[6:0] enabled by default
182 * GPIO7 is configured by the CMC as SLPIOVR
183 * Enable GPIO[9:8] core powered gpios explicitly
185 sch_gpio_reg_set(&sch->chip, 8, GEN, 1);
186 sch_gpio_reg_set(&sch->chip, 9, GEN, 1);
188 * SUS_GPIO[2:0] enabled by default
189 * Enable SUS_GPIO3 resume powered gpio explicitly
191 sch_gpio_reg_set(&sch->chip, 13, GEN, 1);
194 case PCI_DEVICE_ID_INTEL_ITC_LPC:
196 sch->resume_base = 5;
197 sch->chip.ngpio = 14;
200 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
202 sch->resume_base = 21;
203 sch->chip.ngpio = 30;
206 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
208 sch->resume_base = 2;
216 platform_set_drvdata(pdev, sch);
218 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
221 static struct platform_driver sch_gpio_driver = {
225 .probe = sch_gpio_probe,
228 module_platform_driver(sch_gpio_driver);
231 MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
232 MODULE_LICENSE("GPL");
233 MODULE_ALIAS("platform:sch_gpio");