2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Christian König
24 #ifndef __AMDGPU_RING_H__
25 #define __AMDGPU_RING_H__
27 #include "gpu_scheduler.h"
29 /* max number of rings */
30 #define AMDGPU_MAX_RINGS 16
31 #define AMDGPU_MAX_GFX_RINGS 1
32 #define AMDGPU_MAX_COMPUTE_RINGS 8
33 #define AMDGPU_MAX_VCE_RINGS 3
35 /* some special values for the owner field */
36 #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
37 #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
39 #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
40 #define AMDGPU_FENCE_FLAG_INT (1 << 1)
42 enum amdgpu_ring_type {
44 AMDGPU_RING_TYPE_COMPUTE,
45 AMDGPU_RING_TYPE_SDMA,
54 struct amdgpu_cs_parser;
59 struct amdgpu_fence_driver {
61 volatile uint32_t *cpu_addr;
62 /* sync_seq is protected by ring emission lock */
66 struct amdgpu_irq_src *irq_src;
68 struct timer_list fallback_timer;
69 unsigned num_fences_mask;
71 struct dma_fence **fences;
74 int amdgpu_fence_driver_init(struct amdgpu_device *adev);
75 void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
76 void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
78 int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
79 unsigned num_hw_submission);
80 int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
81 struct amdgpu_irq_src *irq_src,
83 void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
84 void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
85 int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence);
86 void amdgpu_fence_process(struct amdgpu_ring *ring);
87 int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
88 unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
94 /* provided by hw blocks that expose a ring buffer for commands */
95 struct amdgpu_ring_funcs {
96 enum amdgpu_ring_type type;
100 /* ring read/write ptr handling */
101 u32 (*get_rptr)(struct amdgpu_ring *ring);
102 u32 (*get_wptr)(struct amdgpu_ring *ring);
103 void (*set_wptr)(struct amdgpu_ring *ring);
104 /* validating and patching of IBs */
105 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
106 /* constants to calculate how many DW are needed for an emit */
107 unsigned emit_frame_size;
108 unsigned emit_ib_size;
109 /* command emit functions */
110 void (*emit_ib)(struct amdgpu_ring *ring,
111 struct amdgpu_ib *ib,
112 unsigned vm_id, bool ctx_switch);
113 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
114 uint64_t seq, unsigned flags);
115 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
116 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
118 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
119 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
120 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
121 uint32_t gds_base, uint32_t gds_size,
122 uint32_t gws_base, uint32_t gws_size,
123 uint32_t oa_base, uint32_t oa_size);
124 /* testing functions */
125 int (*test_ring)(struct amdgpu_ring *ring);
126 int (*test_ib)(struct amdgpu_ring *ring, long timeout);
127 /* insert NOP packets */
128 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
129 /* pad the indirect buffer to the necessary number of dw */
130 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
131 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
132 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
133 /* note usage for clock and power gating */
134 void (*begin_use)(struct amdgpu_ring *ring);
135 void (*end_use)(struct amdgpu_ring *ring);
136 void (*emit_switch_buffer) (struct amdgpu_ring *ring);
137 void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
141 struct amdgpu_device *adev;
142 const struct amdgpu_ring_funcs *funcs;
143 struct amdgpu_fence_driver fence_drv;
144 struct amd_gpu_scheduler sched;
146 struct amdgpu_bo *ring_obj;
147 volatile uint32_t *ring;
161 struct amdgpu_bo *mqd_obj;
166 uint64_t current_ctx;
168 unsigned cond_exe_offs;
169 u64 cond_exe_gpu_addr;
170 volatile u32 *cond_exe_cpu_addr;
171 #if defined(CONFIG_DEBUG_FS)
176 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
177 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
178 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
179 void amdgpu_ring_commit(struct amdgpu_ring *ring);
180 void amdgpu_ring_undo(struct amdgpu_ring *ring);
181 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
182 unsigned ring_size, struct amdgpu_irq_src *irq_src,
184 void amdgpu_ring_fini(struct amdgpu_ring *ring);