2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <linux/firmware.h>
28 #include "amdgpu_uvd.h"
30 #include "uvd/uvd_6_0_d.h"
31 #include "uvd/uvd_6_0_sh_mask.h"
32 #include "oss/oss_2_0_d.h"
33 #include "oss/oss_2_0_sh_mask.h"
34 #include "smu/smu_7_1_3_d.h"
35 #include "smu/smu_7_1_3_sh_mask.h"
36 #include "bif/bif_5_1_d.h"
37 #include "gmc/gmc_8_1_d.h"
40 static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
41 static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
42 static int uvd_v6_0_start(struct amdgpu_device *adev);
43 static void uvd_v6_0_stop(struct amdgpu_device *adev);
44 static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
45 static int uvd_v6_0_set_clockgating_state(void *handle,
46 enum amd_clockgating_state state);
47 static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
51 * uvd_v6_0_ring_get_rptr - get read pointer
53 * @ring: amdgpu_ring pointer
55 * Returns the current hardware read pointer
57 static uint32_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
59 struct amdgpu_device *adev = ring->adev;
61 return RREG32(mmUVD_RBC_RB_RPTR);
65 * uvd_v6_0_ring_get_wptr - get write pointer
67 * @ring: amdgpu_ring pointer
69 * Returns the current hardware write pointer
71 static uint32_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
73 struct amdgpu_device *adev = ring->adev;
75 return RREG32(mmUVD_RBC_RB_WPTR);
79 * uvd_v6_0_ring_set_wptr - set write pointer
81 * @ring: amdgpu_ring pointer
83 * Commits the write pointer to the hardware
85 static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
87 struct amdgpu_device *adev = ring->adev;
89 WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
92 static int uvd_v6_0_early_init(void *handle)
94 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
96 uvd_v6_0_set_ring_funcs(adev);
97 uvd_v6_0_set_irq_funcs(adev);
102 static int uvd_v6_0_sw_init(void *handle)
104 struct amdgpu_ring *ring;
106 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
109 r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
113 r = amdgpu_uvd_sw_init(adev);
117 r = amdgpu_uvd_resume(adev);
121 ring = &adev->uvd.ring;
122 sprintf(ring->name, "uvd");
123 r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
128 static int uvd_v6_0_sw_fini(void *handle)
131 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
133 r = amdgpu_uvd_suspend(adev);
137 r = amdgpu_uvd_sw_fini(adev);
145 * uvd_v6_0_hw_init - start and test UVD block
147 * @adev: amdgpu_device pointer
149 * Initialize the hardware, boot up the VCPU and do some testing
151 static int uvd_v6_0_hw_init(void *handle)
153 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
154 struct amdgpu_ring *ring = &adev->uvd.ring;
158 amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
159 uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
160 uvd_v6_0_enable_mgcg(adev, true);
163 r = amdgpu_ring_test_ring(ring);
169 r = amdgpu_ring_alloc(ring, 10);
171 DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
175 tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
176 amdgpu_ring_write(ring, tmp);
177 amdgpu_ring_write(ring, 0xFFFFF);
179 tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
180 amdgpu_ring_write(ring, tmp);
181 amdgpu_ring_write(ring, 0xFFFFF);
183 tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
184 amdgpu_ring_write(ring, tmp);
185 amdgpu_ring_write(ring, 0xFFFFF);
187 /* Clear timeout status bits */
188 amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
189 amdgpu_ring_write(ring, 0x8);
191 amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
192 amdgpu_ring_write(ring, 3);
194 amdgpu_ring_commit(ring);
198 DRM_INFO("UVD initialized successfully.\n");
204 * uvd_v6_0_hw_fini - stop the hardware block
206 * @adev: amdgpu_device pointer
208 * Stop the UVD block, mark ring as not ready any more
210 static int uvd_v6_0_hw_fini(void *handle)
212 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
213 struct amdgpu_ring *ring = &adev->uvd.ring;
215 if (RREG32(mmUVD_STATUS) != 0)
223 static int uvd_v6_0_suspend(void *handle)
226 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
228 r = uvd_v6_0_hw_fini(adev);
232 /* Skip this for APU for now */
233 if (!(adev->flags & AMD_IS_APU)) {
234 r = amdgpu_uvd_suspend(adev);
242 static int uvd_v6_0_resume(void *handle)
245 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
247 /* Skip this for APU for now */
248 if (!(adev->flags & AMD_IS_APU)) {
249 r = amdgpu_uvd_resume(adev);
253 r = uvd_v6_0_hw_init(adev);
261 * uvd_v6_0_mc_resume - memory controller programming
263 * @adev: amdgpu_device pointer
265 * Let the UVD memory controller know it's offsets
267 static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
272 /* programm memory controller bits 0-27 */
273 WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
274 lower_32_bits(adev->uvd.gpu_addr));
275 WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
276 upper_32_bits(adev->uvd.gpu_addr));
278 offset = AMDGPU_UVD_FIRMWARE_OFFSET;
279 size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
280 WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
281 WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
284 size = AMDGPU_UVD_HEAP_SIZE;
285 WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
286 WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
289 size = AMDGPU_UVD_STACK_SIZE +
290 (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
291 WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
292 WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
294 WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
295 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
296 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
298 WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
302 static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
307 data = RREG32(mmUVD_CGC_GATE);
308 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
310 data |= UVD_CGC_GATE__SYS_MASK |
311 UVD_CGC_GATE__UDEC_MASK |
312 UVD_CGC_GATE__MPEG2_MASK |
313 UVD_CGC_GATE__RBC_MASK |
314 UVD_CGC_GATE__LMI_MC_MASK |
315 UVD_CGC_GATE__IDCT_MASK |
316 UVD_CGC_GATE__MPRD_MASK |
317 UVD_CGC_GATE__MPC_MASK |
318 UVD_CGC_GATE__LBSI_MASK |
319 UVD_CGC_GATE__LRBBM_MASK |
320 UVD_CGC_GATE__UDEC_RE_MASK |
321 UVD_CGC_GATE__UDEC_CM_MASK |
322 UVD_CGC_GATE__UDEC_IT_MASK |
323 UVD_CGC_GATE__UDEC_DB_MASK |
324 UVD_CGC_GATE__UDEC_MP_MASK |
325 UVD_CGC_GATE__WCB_MASK |
326 UVD_CGC_GATE__VCPU_MASK |
327 UVD_CGC_GATE__SCPU_MASK;
328 data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
329 UVD_SUVD_CGC_GATE__SIT_MASK |
330 UVD_SUVD_CGC_GATE__SMP_MASK |
331 UVD_SUVD_CGC_GATE__SCM_MASK |
332 UVD_SUVD_CGC_GATE__SDB_MASK |
333 UVD_SUVD_CGC_GATE__SRE_H264_MASK |
334 UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
335 UVD_SUVD_CGC_GATE__SIT_H264_MASK |
336 UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
337 UVD_SUVD_CGC_GATE__SCM_H264_MASK |
338 UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
339 UVD_SUVD_CGC_GATE__SDB_H264_MASK |
340 UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
342 data &= ~(UVD_CGC_GATE__SYS_MASK |
343 UVD_CGC_GATE__UDEC_MASK |
344 UVD_CGC_GATE__MPEG2_MASK |
345 UVD_CGC_GATE__RBC_MASK |
346 UVD_CGC_GATE__LMI_MC_MASK |
347 UVD_CGC_GATE__LMI_UMC_MASK |
348 UVD_CGC_GATE__IDCT_MASK |
349 UVD_CGC_GATE__MPRD_MASK |
350 UVD_CGC_GATE__MPC_MASK |
351 UVD_CGC_GATE__LBSI_MASK |
352 UVD_CGC_GATE__LRBBM_MASK |
353 UVD_CGC_GATE__UDEC_RE_MASK |
354 UVD_CGC_GATE__UDEC_CM_MASK |
355 UVD_CGC_GATE__UDEC_IT_MASK |
356 UVD_CGC_GATE__UDEC_DB_MASK |
357 UVD_CGC_GATE__UDEC_MP_MASK |
358 UVD_CGC_GATE__WCB_MASK |
359 UVD_CGC_GATE__VCPU_MASK |
360 UVD_CGC_GATE__SCPU_MASK);
361 data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
362 UVD_SUVD_CGC_GATE__SIT_MASK |
363 UVD_SUVD_CGC_GATE__SMP_MASK |
364 UVD_SUVD_CGC_GATE__SCM_MASK |
365 UVD_SUVD_CGC_GATE__SDB_MASK |
366 UVD_SUVD_CGC_GATE__SRE_H264_MASK |
367 UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
368 UVD_SUVD_CGC_GATE__SIT_H264_MASK |
369 UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
370 UVD_SUVD_CGC_GATE__SCM_H264_MASK |
371 UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
372 UVD_SUVD_CGC_GATE__SDB_H264_MASK |
373 UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
375 WREG32(mmUVD_CGC_GATE, data);
376 WREG32(mmUVD_SUVD_CGC_GATE, data1);
381 * uvd_v6_0_start - start UVD block
383 * @adev: amdgpu_device pointer
385 * Setup and start the UVD block
387 static int uvd_v6_0_start(struct amdgpu_device *adev)
389 struct amdgpu_ring *ring = &adev->uvd.ring;
390 uint32_t rb_bufsz, tmp;
391 uint32_t lmi_swap_cntl;
392 uint32_t mp_swap_cntl;
396 WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
398 /* disable byte swapping */
402 uvd_v6_0_mc_resume(adev);
404 /* disable interupt */
405 WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
407 /* stall UMC and register bus before resetting VCPU */
408 WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
411 /* put LMI, VCPU, RBC etc... into reset */
412 WREG32(mmUVD_SOFT_RESET,
413 UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
414 UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
415 UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
416 UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
417 UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
418 UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
419 UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
420 UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
423 /* take UVD block out of reset */
424 WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
427 /* initialize UVD memory controller */
428 WREG32(mmUVD_LMI_CTRL,
429 (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
430 UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
431 UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
432 UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
433 UVD_LMI_CTRL__REQ_MODE_MASK |
434 UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
437 /* swap (8 in 32) RB and IB */
441 WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
442 WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
444 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
445 WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
446 WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
447 WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
448 WREG32(mmUVD_MPC_SET_ALU, 0);
449 WREG32(mmUVD_MPC_SET_MUX, 0x88);
451 /* take all subblocks out of reset, except VCPU */
452 WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
455 /* enable VCPU clock */
456 WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
459 WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
461 /* boot up the VCPU */
462 WREG32(mmUVD_SOFT_RESET, 0);
465 for (i = 0; i < 10; ++i) {
468 for (j = 0; j < 100; ++j) {
469 status = RREG32(mmUVD_STATUS);
478 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
479 WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
481 WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
487 DRM_ERROR("UVD not responding, giving up!!!\n");
490 /* enable master interrupt */
491 WREG32_P(mmUVD_MASTINT_EN,
492 (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
493 ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
495 /* clear the bit 4 of UVD_STATUS */
496 WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
498 /* force RBC into idle state */
499 rb_bufsz = order_base_2(ring->ring_size);
500 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
501 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
502 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
503 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
504 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
505 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
506 WREG32(mmUVD_RBC_RB_CNTL, tmp);
508 /* set the write pointer delay */
509 WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
511 /* set the wb address */
512 WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
514 /* programm the RB_BASE for ring buffer */
515 WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
516 lower_32_bits(ring->gpu_addr));
517 WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
518 upper_32_bits(ring->gpu_addr));
520 /* Initialize the ring buffer's read and write pointers */
521 WREG32(mmUVD_RBC_RB_RPTR, 0);
523 ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
524 WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
526 WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
532 * uvd_v6_0_stop - stop UVD block
534 * @adev: amdgpu_device pointer
538 static void uvd_v6_0_stop(struct amdgpu_device *adev)
540 /* force RBC into idle state */
541 WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
543 /* Stall UMC and register bus before resetting VCPU */
544 WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
547 /* put VCPU into reset */
548 WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
551 /* disable VCPU clock */
552 WREG32(mmUVD_VCPU_CNTL, 0x0);
554 /* Unstall UMC and register bus */
555 WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
557 WREG32(mmUVD_STATUS, 0);
561 * uvd_v6_0_ring_emit_fence - emit an fence & trap command
563 * @ring: amdgpu_ring pointer
564 * @fence: fence to emit
566 * Write a fence and a trap command to the ring.
568 static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
571 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
573 amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
574 amdgpu_ring_write(ring, seq);
575 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
576 amdgpu_ring_write(ring, addr & 0xffffffff);
577 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
578 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
579 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
580 amdgpu_ring_write(ring, 0);
582 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
583 amdgpu_ring_write(ring, 0);
584 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
585 amdgpu_ring_write(ring, 0);
586 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
587 amdgpu_ring_write(ring, 2);
591 * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
593 * @ring: amdgpu_ring pointer
595 * Emits an hdp flush.
597 static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
599 amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
600 amdgpu_ring_write(ring, 0);
604 * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
606 * @ring: amdgpu_ring pointer
608 * Emits an hdp invalidate.
610 static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
612 amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
613 amdgpu_ring_write(ring, 1);
617 * uvd_v6_0_ring_test_ring - register write test
619 * @ring: amdgpu_ring pointer
621 * Test if we can successfully write to the context register
623 static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
625 struct amdgpu_device *adev = ring->adev;
630 WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
631 r = amdgpu_ring_alloc(ring, 3);
633 DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
637 amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
638 amdgpu_ring_write(ring, 0xDEADBEEF);
639 amdgpu_ring_commit(ring);
640 for (i = 0; i < adev->usec_timeout; i++) {
641 tmp = RREG32(mmUVD_CONTEXT_ID);
642 if (tmp == 0xDEADBEEF)
647 if (i < adev->usec_timeout) {
648 DRM_INFO("ring test on %d succeeded in %d usecs\n",
651 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
659 * uvd_v6_0_ring_emit_ib - execute indirect buffer
661 * @ring: amdgpu_ring pointer
662 * @ib: indirect buffer to execute
664 * Write ring commands to execute the indirect buffer
666 static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
667 struct amdgpu_ib *ib,
668 unsigned vm_id, bool ctx_switch)
670 amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
671 amdgpu_ring_write(ring, vm_id);
673 amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
674 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
675 amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
676 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
677 amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
678 amdgpu_ring_write(ring, ib->length_dw);
681 static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
682 unsigned vm_id, uint64_t pd_addr)
687 reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
689 reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
691 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
692 amdgpu_ring_write(ring, reg << 2);
693 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
694 amdgpu_ring_write(ring, pd_addr >> 12);
695 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
696 amdgpu_ring_write(ring, 0x8);
698 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
699 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
700 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
701 amdgpu_ring_write(ring, 1 << vm_id);
702 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
703 amdgpu_ring_write(ring, 0x8);
705 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
706 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
707 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
708 amdgpu_ring_write(ring, 0);
709 amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
710 amdgpu_ring_write(ring, 1 << vm_id); /* mask */
711 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
712 amdgpu_ring_write(ring, 0xC);
715 static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
717 uint32_t seq = ring->fence_drv.sync_seq;
718 uint64_t addr = ring->fence_drv.gpu_addr;
720 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
721 amdgpu_ring_write(ring, lower_32_bits(addr));
722 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
723 amdgpu_ring_write(ring, upper_32_bits(addr));
724 amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
725 amdgpu_ring_write(ring, 0xffffffff); /* mask */
726 amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
727 amdgpu_ring_write(ring, seq);
728 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
729 amdgpu_ring_write(ring, 0xE);
732 static bool uvd_v6_0_is_idle(void *handle)
734 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
736 return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
739 static int uvd_v6_0_wait_for_idle(void *handle)
742 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
744 for (i = 0; i < adev->usec_timeout; i++) {
745 if (uvd_v6_0_is_idle(handle))
751 #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
752 static bool uvd_v6_0_check_soft_reset(void *handle)
754 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
755 u32 srbm_soft_reset = 0;
756 u32 tmp = RREG32(mmSRBM_STATUS);
758 if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
759 REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
760 (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
761 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
763 if (srbm_soft_reset) {
764 adev->uvd.srbm_soft_reset = srbm_soft_reset;
767 adev->uvd.srbm_soft_reset = 0;
772 static int uvd_v6_0_pre_soft_reset(void *handle)
774 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
776 if (!adev->uvd.srbm_soft_reset)
783 static int uvd_v6_0_soft_reset(void *handle)
785 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
788 if (!adev->uvd.srbm_soft_reset)
790 srbm_soft_reset = adev->uvd.srbm_soft_reset;
792 if (srbm_soft_reset) {
795 tmp = RREG32(mmSRBM_SOFT_RESET);
796 tmp |= srbm_soft_reset;
797 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
798 WREG32(mmSRBM_SOFT_RESET, tmp);
799 tmp = RREG32(mmSRBM_SOFT_RESET);
803 tmp &= ~srbm_soft_reset;
804 WREG32(mmSRBM_SOFT_RESET, tmp);
805 tmp = RREG32(mmSRBM_SOFT_RESET);
807 /* Wait a little for things to settle down */
814 static int uvd_v6_0_post_soft_reset(void *handle)
816 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
818 if (!adev->uvd.srbm_soft_reset)
823 return uvd_v6_0_start(adev);
826 static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
827 struct amdgpu_irq_src *source,
829 enum amdgpu_interrupt_state state)
835 static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
836 struct amdgpu_irq_src *source,
837 struct amdgpu_iv_entry *entry)
839 DRM_DEBUG("IH: UVD TRAP\n");
840 amdgpu_fence_process(&adev->uvd.ring);
844 static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
846 uint32_t data1, data3;
848 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
849 data3 = RREG32(mmUVD_CGC_GATE);
851 data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
852 UVD_SUVD_CGC_GATE__SIT_MASK |
853 UVD_SUVD_CGC_GATE__SMP_MASK |
854 UVD_SUVD_CGC_GATE__SCM_MASK |
855 UVD_SUVD_CGC_GATE__SDB_MASK |
856 UVD_SUVD_CGC_GATE__SRE_H264_MASK |
857 UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
858 UVD_SUVD_CGC_GATE__SIT_H264_MASK |
859 UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
860 UVD_SUVD_CGC_GATE__SCM_H264_MASK |
861 UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
862 UVD_SUVD_CGC_GATE__SDB_H264_MASK |
863 UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
866 data3 |= (UVD_CGC_GATE__SYS_MASK |
867 UVD_CGC_GATE__UDEC_MASK |
868 UVD_CGC_GATE__MPEG2_MASK |
869 UVD_CGC_GATE__RBC_MASK |
870 UVD_CGC_GATE__LMI_MC_MASK |
871 UVD_CGC_GATE__LMI_UMC_MASK |
872 UVD_CGC_GATE__IDCT_MASK |
873 UVD_CGC_GATE__MPRD_MASK |
874 UVD_CGC_GATE__MPC_MASK |
875 UVD_CGC_GATE__LBSI_MASK |
876 UVD_CGC_GATE__LRBBM_MASK |
877 UVD_CGC_GATE__UDEC_RE_MASK |
878 UVD_CGC_GATE__UDEC_CM_MASK |
879 UVD_CGC_GATE__UDEC_IT_MASK |
880 UVD_CGC_GATE__UDEC_DB_MASK |
881 UVD_CGC_GATE__UDEC_MP_MASK |
882 UVD_CGC_GATE__WCB_MASK |
883 UVD_CGC_GATE__JPEG_MASK |
884 UVD_CGC_GATE__SCPU_MASK |
885 UVD_CGC_GATE__JPEG2_MASK);
886 /* only in pg enabled, we can gate clock to vcpu*/
887 if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
888 data3 |= UVD_CGC_GATE__VCPU_MASK;
890 data3 &= ~UVD_CGC_GATE__REGS_MASK;
895 WREG32(mmUVD_SUVD_CGC_GATE, data1);
896 WREG32(mmUVD_CGC_GATE, data3);
899 static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
901 uint32_t data, data2;
903 data = RREG32(mmUVD_CGC_CTRL);
904 data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
907 data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
908 UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
911 data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
912 (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
913 (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
915 data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
916 UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
917 UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
918 UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
919 UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
920 UVD_CGC_CTRL__SYS_MODE_MASK |
921 UVD_CGC_CTRL__UDEC_MODE_MASK |
922 UVD_CGC_CTRL__MPEG2_MODE_MASK |
923 UVD_CGC_CTRL__REGS_MODE_MASK |
924 UVD_CGC_CTRL__RBC_MODE_MASK |
925 UVD_CGC_CTRL__LMI_MC_MODE_MASK |
926 UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
927 UVD_CGC_CTRL__IDCT_MODE_MASK |
928 UVD_CGC_CTRL__MPRD_MODE_MASK |
929 UVD_CGC_CTRL__MPC_MODE_MASK |
930 UVD_CGC_CTRL__LBSI_MODE_MASK |
931 UVD_CGC_CTRL__LRBBM_MODE_MASK |
932 UVD_CGC_CTRL__WCB_MODE_MASK |
933 UVD_CGC_CTRL__VCPU_MODE_MASK |
934 UVD_CGC_CTRL__JPEG_MODE_MASK |
935 UVD_CGC_CTRL__SCPU_MODE_MASK |
936 UVD_CGC_CTRL__JPEG2_MODE_MASK);
937 data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
938 UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
939 UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
940 UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
941 UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
943 WREG32(mmUVD_CGC_CTRL, data);
944 WREG32(mmUVD_SUVD_CGC_CTRL, data2);
948 static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
950 uint32_t data, data1, cgc_flags, suvd_flags;
952 data = RREG32(mmUVD_CGC_GATE);
953 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
955 cgc_flags = UVD_CGC_GATE__SYS_MASK |
956 UVD_CGC_GATE__UDEC_MASK |
957 UVD_CGC_GATE__MPEG2_MASK |
958 UVD_CGC_GATE__RBC_MASK |
959 UVD_CGC_GATE__LMI_MC_MASK |
960 UVD_CGC_GATE__IDCT_MASK |
961 UVD_CGC_GATE__MPRD_MASK |
962 UVD_CGC_GATE__MPC_MASK |
963 UVD_CGC_GATE__LBSI_MASK |
964 UVD_CGC_GATE__LRBBM_MASK |
965 UVD_CGC_GATE__UDEC_RE_MASK |
966 UVD_CGC_GATE__UDEC_CM_MASK |
967 UVD_CGC_GATE__UDEC_IT_MASK |
968 UVD_CGC_GATE__UDEC_DB_MASK |
969 UVD_CGC_GATE__UDEC_MP_MASK |
970 UVD_CGC_GATE__WCB_MASK |
971 UVD_CGC_GATE__VCPU_MASK |
972 UVD_CGC_GATE__SCPU_MASK |
973 UVD_CGC_GATE__JPEG_MASK |
974 UVD_CGC_GATE__JPEG2_MASK;
976 suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
977 UVD_SUVD_CGC_GATE__SIT_MASK |
978 UVD_SUVD_CGC_GATE__SMP_MASK |
979 UVD_SUVD_CGC_GATE__SCM_MASK |
980 UVD_SUVD_CGC_GATE__SDB_MASK;
985 WREG32(mmUVD_CGC_GATE, data);
986 WREG32(mmUVD_SUVD_CGC_GATE, data1);
990 static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
995 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
996 data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
998 WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
1000 orig = data = RREG32(mmUVD_CGC_CTRL);
1001 data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
1003 WREG32(mmUVD_CGC_CTRL, data);
1005 data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
1007 WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
1009 orig = data = RREG32(mmUVD_CGC_CTRL);
1010 data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
1012 WREG32(mmUVD_CGC_CTRL, data);
1016 static int uvd_v6_0_set_clockgating_state(void *handle,
1017 enum amd_clockgating_state state)
1019 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1020 bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
1023 /* wait for STATUS to clear */
1024 if (uvd_v6_0_wait_for_idle(handle))
1026 uvd_v6_0_enable_clock_gating(adev, true);
1027 /* enable HW gates because UVD is idle */
1028 /* uvd_v6_0_set_hw_clock_gating(adev); */
1030 /* disable HW gating and enable Sw gating */
1031 uvd_v6_0_enable_clock_gating(adev, false);
1033 uvd_v6_0_set_sw_clock_gating(adev);
1037 static int uvd_v6_0_set_powergating_state(void *handle,
1038 enum amd_powergating_state state)
1040 /* This doesn't actually powergate the UVD block.
1041 * That's done in the dpm code via the SMC. This
1042 * just re-inits the block as necessary. The actual
1043 * gating still happens in the dpm code. We should
1044 * revisit this when there is a cleaner line between
1045 * the smc and the hw blocks
1047 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1050 WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
1052 if (state == AMD_PG_STATE_GATE) {
1053 uvd_v6_0_stop(adev);
1055 ret = uvd_v6_0_start(adev);
1064 static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
1066 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1069 mutex_lock(&adev->pm.mutex);
1071 if (RREG32_SMC(ixCURRENT_PG_STATUS) &
1072 CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
1073 DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
1077 /* AMD_CG_SUPPORT_UVD_MGCG */
1078 data = RREG32(mmUVD_CGC_CTRL);
1079 if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
1080 *flags |= AMD_CG_SUPPORT_UVD_MGCG;
1083 mutex_unlock(&adev->pm.mutex);
1086 static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
1088 .early_init = uvd_v6_0_early_init,
1090 .sw_init = uvd_v6_0_sw_init,
1091 .sw_fini = uvd_v6_0_sw_fini,
1092 .hw_init = uvd_v6_0_hw_init,
1093 .hw_fini = uvd_v6_0_hw_fini,
1094 .suspend = uvd_v6_0_suspend,
1095 .resume = uvd_v6_0_resume,
1096 .is_idle = uvd_v6_0_is_idle,
1097 .wait_for_idle = uvd_v6_0_wait_for_idle,
1098 .check_soft_reset = uvd_v6_0_check_soft_reset,
1099 .pre_soft_reset = uvd_v6_0_pre_soft_reset,
1100 .soft_reset = uvd_v6_0_soft_reset,
1101 .post_soft_reset = uvd_v6_0_post_soft_reset,
1102 .set_clockgating_state = uvd_v6_0_set_clockgating_state,
1103 .set_powergating_state = uvd_v6_0_set_powergating_state,
1104 .get_clockgating_state = uvd_v6_0_get_clockgating_state,
1107 static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
1108 .type = AMDGPU_RING_TYPE_UVD,
1110 .nop = PACKET0(mmUVD_NO_OP, 0),
1111 .get_rptr = uvd_v6_0_ring_get_rptr,
1112 .get_wptr = uvd_v6_0_ring_get_wptr,
1113 .set_wptr = uvd_v6_0_ring_set_wptr,
1114 .parse_cs = amdgpu_uvd_ring_parse_cs,
1116 2 + /* uvd_v6_0_ring_emit_hdp_flush */
1117 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
1118 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
1119 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
1120 .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
1121 .emit_ib = uvd_v6_0_ring_emit_ib,
1122 .emit_fence = uvd_v6_0_ring_emit_fence,
1123 .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
1124 .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
1125 .test_ring = uvd_v6_0_ring_test_ring,
1126 .test_ib = amdgpu_uvd_ring_test_ib,
1127 .insert_nop = amdgpu_ring_insert_nop,
1128 .pad_ib = amdgpu_ring_generic_pad_ib,
1129 .begin_use = amdgpu_uvd_ring_begin_use,
1130 .end_use = amdgpu_uvd_ring_end_use,
1133 static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
1134 .type = AMDGPU_RING_TYPE_UVD,
1136 .nop = PACKET0(mmUVD_NO_OP, 0),
1137 .get_rptr = uvd_v6_0_ring_get_rptr,
1138 .get_wptr = uvd_v6_0_ring_get_wptr,
1139 .set_wptr = uvd_v6_0_ring_set_wptr,
1141 2 + /* uvd_v6_0_ring_emit_hdp_flush */
1142 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
1143 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
1144 20 + /* uvd_v6_0_ring_emit_vm_flush */
1145 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
1146 .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
1147 .emit_ib = uvd_v6_0_ring_emit_ib,
1148 .emit_fence = uvd_v6_0_ring_emit_fence,
1149 .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
1150 .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
1151 .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
1152 .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
1153 .test_ring = uvd_v6_0_ring_test_ring,
1154 .test_ib = amdgpu_uvd_ring_test_ib,
1155 .insert_nop = amdgpu_ring_insert_nop,
1156 .pad_ib = amdgpu_ring_generic_pad_ib,
1157 .begin_use = amdgpu_uvd_ring_begin_use,
1158 .end_use = amdgpu_uvd_ring_end_use,
1161 static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
1163 if (adev->asic_type >= CHIP_POLARIS10) {
1164 adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
1165 DRM_INFO("UVD is enabled in VM mode\n");
1167 adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
1168 DRM_INFO("UVD is enabled in physical mode\n");
1172 static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
1173 .set = uvd_v6_0_set_interrupt_state,
1174 .process = uvd_v6_0_process_interrupt,
1177 static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
1179 adev->uvd.irq.num_types = 1;
1180 adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
1183 const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
1185 .type = AMD_IP_BLOCK_TYPE_UVD,
1189 .funcs = &uvd_v6_0_ip_funcs,
1192 const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
1194 .type = AMD_IP_BLOCK_TYPE_UVD,
1198 .funcs = &uvd_v6_0_ip_funcs,
1201 const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
1203 .type = AMD_IP_BLOCK_TYPE_UVD,
1207 .funcs = &uvd_v6_0_ip_funcs,