2 * linux/drivers/char/serial_core.h
4 * Copyright (C) 2000 Deep Blue Solutions Ltd.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #ifndef _UAPILINUX_SERIAL_CORE_H
21 #define _UAPILINUX_SERIAL_CORE_H
23 #include <linux/serial.h>
26 * The type definitions. These are from Ted Ts'o's serial.h
28 #define PORT_UNKNOWN 0
35 #define PORT_16650V2 7
37 #define PORT_STARTECH 9
38 #define PORT_16C950 10
42 #define PORT_NS16550A 14
43 #define PORT_XSCALE 15
44 #define PORT_RM9000 16 /* PMC-Sierra RM9xxx internal UART */
45 #define PORT_OCTEON 17 /* Cavium OCTEON internal UART */
46 #define PORT_AR7 18 /* Texas Instruments AR7 internal UART */
47 #define PORT_U6_16550A 19 /* ST-Ericsson U6xxx internal UART */
48 #define PORT_TEGRA 20 /* NVIDIA Tegra internal UART */
49 #define PORT_XR17D15X 21 /* Exar XR17D15x UART */
50 #define PORT_LPC3220 22 /* NXP LPC32xx SoC "Standard" UART */
51 #define PORT_8250_CIR 23 /* CIR infrared port, has its own driver */
52 #define PORT_XR17V35X 24 /* Exar XR17V35x UARTs */
53 #define PORT_BRCM_TRUMANAGE 25
54 #define PORT_ALTR_16550_F32 26 /* Altera 16550 UART with 32 FIFOs */
55 #define PORT_ALTR_16550_F64 27 /* Altera 16550 UART with 64 FIFOs */
56 #define PORT_ALTR_16550_F128 28 /* Altera 16550 UART with 128 FIFOs */
57 #define PORT_RT2880 29 /* Ralink RT2880 internal UART */
58 #define PORT_16550A_FSL64 30 /* Freescale 16550 UART with 64 FIFOs */
61 * ARM specific type numbers. These are not currently guaranteed
62 * to be implemented, and will change in the future. These are
63 * separate so any additions to the old serial.c that occur before
64 * we are merged can be easily merged here.
68 #define PORT_CLPS711X 33
69 #define PORT_SA1100 34
70 #define PORT_UART00 35
74 /* Sparc type numbers. */
75 #define PORT_SUNZILOG 38
76 #define PORT_SUNSAB 39
79 #define PORT_PCH_8LINE 44
80 #define PORT_PCH_2LINE 45
86 /* Parisc type numbers. */
92 /* Macintosh Zilog type numbers */
93 #define PORT_MAC_ZILOG 50 /* m68k : not yet implemented */
94 #define PORT_PMAC_ZILOG 51
101 /* Samsung S3C2410 SoC and derivatives thereof */
102 #define PORT_S3C2410 55
104 /* SGI IP22 aka Indy / Challenge S / Indigo 2 */
105 #define PORT_IP22ZILOG 56
107 /* Sharp LH7a40x -- an ARM9 SoC series */
108 #define PORT_LH7A40X 57
110 /* PPC CPM type number */
113 /* MPC52xx (and MPC512x) type numbers */
114 #define PORT_MPC52xx 59
119 /* Samsung S3C2440 SoC */
120 #define PORT_S3C2440 61
122 /* Motorola i.MX SoC */
128 /* TXX9 type number */
131 /* NEC VR4100 series SIU/DSIU */
132 #define PORT_VR41XX_SIU 65
133 #define PORT_VR41XX_DSIU 66
135 /* Samsung S3C2400 SoC */
136 #define PORT_S3C2400 67
139 #define PORT_M32R_SIO 68
144 #define PORT_PNX8XXX 70
149 /* SUN4V Hypervisor Console */
150 #define PORT_SUNHV 72
152 #define PORT_S3C2412 73
154 /* Xilinx uartlite */
155 #define PORT_UARTLITE 74
161 #define PORT_KS8695 76
163 /* Broadcom SB1250, etc. SOC */
164 #define PORT_SB1250_DUART 77
166 /* Freescale ColdFire */
170 #define PORT_BFIN_SPORT 79
172 /* MN10300 on-chip UART numbers */
173 #define PORT_MN10300 80
174 #define PORT_MN10300_CTS 81
176 #define PORT_SC26XX 82
179 #define PORT_SCIFA 83
181 #define PORT_S3C6400 84
183 /* NWPSERIAL, now removed */
184 #define PORT_NWPSERIAL 85
187 #define PORT_MAX3100 86
189 /* Timberdale UART */
190 #define PORT_TIMBUART 87
192 /* Qualcomm MSM SoCs */
195 /* BCM63xx family SoCs */
196 #define PORT_BCM63XX 89
198 /* Aeroflex Gaisler GRLIB APBUART */
199 #define PORT_APBUART 90
202 #define PORT_ALTERA_JTAGUART 91
203 #define PORT_ALTERA_UART 92
206 #define PORT_SCIFB 93
209 #define PORT_MAX310X 94
211 /* TI DA8xx/66AK2x */
212 #define PORT_DA830 95
218 #define PORT_VT8500 97
220 /* Cadence (Xilinx Zynq) UART */
221 #define PORT_XUARTPS 98
223 /* Atheros AR933X SoC */
224 #define PORT_AR933X 99
226 /* Energy Micro efm32 SoC */
227 #define PORT_EFMUART 100
229 /* ARC (Synopsys) on-chip UART */
232 /* Rocketport EXPRESS/INFINITY */
235 /* Freescale lpuart */
236 #define PORT_LPUART 103
239 #define PORT_HSCIF 104
241 /* ST ASC type numbers */
244 /* Tilera TILE-Gx UART */
245 #define PORT_TILEGX 106
247 /* MEN 16z135 UART */
248 #define PORT_MEN_Z135 107
251 #define PORT_SC16IS7XX 108
254 #define PORT_MESON 109
256 /* Conexant Digicolor */
257 #define PORT_DIGICOLOR 110
260 #define PORT_SPRD 111
262 /* Cris v10 / v32 SoC */
263 #define PORT_CRIS 112
266 #define PORT_STM32 113
269 #define PORT_MVEBU 114
271 /* Microchip PIC32 UART */
272 #define PORT_PIC32 115
275 #define PORT_MPS2UART 116
278 #define PORT_MTK_BTIF 117
280 #endif /* _UAPILINUX_SERIAL_CORE_H */