4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
29 #include <drm/i915_drm.h>
32 #include "intel_drv.h"
33 #include "intel_frontbuffer.h"
35 /* Limits for overlay size. According to intel doc, the real limits are:
36 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
37 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
38 * the mininum of both. */
39 #define IMAGE_MAX_WIDTH 2048
40 #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
41 /* on 830 and 845 these large limits result in the card hanging */
42 #define IMAGE_MAX_WIDTH_LEGACY 1024
43 #define IMAGE_MAX_HEIGHT_LEGACY 1088
45 /* overlay register definitions */
47 #define OCMD_TILED_SURFACE (0x1<<19)
48 #define OCMD_MIRROR_MASK (0x3<<17)
49 #define OCMD_MIRROR_MODE (0x3<<17)
50 #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
51 #define OCMD_MIRROR_VERTICAL (0x2<<17)
52 #define OCMD_MIRROR_BOTH (0x3<<17)
53 #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
54 #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
55 #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
56 #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
57 #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
58 #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
59 #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
60 #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
61 #define OCMD_YUV_422_PACKED (0x8<<10)
62 #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
63 #define OCMD_YUV_420_PLANAR (0xc<<10)
64 #define OCMD_YUV_422_PLANAR (0xd<<10)
65 #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
66 #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
67 #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
68 #define OCMD_BUF_TYPE_MASK (0x1<<5)
69 #define OCMD_BUF_TYPE_FRAME (0x0<<5)
70 #define OCMD_BUF_TYPE_FIELD (0x1<<5)
71 #define OCMD_TEST_MODE (0x1<<4)
72 #define OCMD_BUFFER_SELECT (0x3<<2)
73 #define OCMD_BUFFER0 (0x0<<2)
74 #define OCMD_BUFFER1 (0x1<<2)
75 #define OCMD_FIELD_SELECT (0x1<<2)
76 #define OCMD_FIELD0 (0x0<<1)
77 #define OCMD_FIELD1 (0x1<<1)
78 #define OCMD_ENABLE (0x1<<0)
80 /* OCONFIG register */
81 #define OCONF_PIPE_MASK (0x1<<18)
82 #define OCONF_PIPE_A (0x0<<18)
83 #define OCONF_PIPE_B (0x1<<18)
84 #define OCONF_GAMMA2_ENABLE (0x1<<16)
85 #define OCONF_CSC_MODE_BT601 (0x0<<5)
86 #define OCONF_CSC_MODE_BT709 (0x1<<5)
87 #define OCONF_CSC_BYPASS (0x1<<4)
88 #define OCONF_CC_OUT_8BIT (0x1<<3)
89 #define OCONF_TEST_MODE (0x1<<2)
90 #define OCONF_THREE_LINE_BUFFER (0x1<<0)
91 #define OCONF_TWO_LINE_BUFFER (0x0<<0)
93 /* DCLRKM (dst-key) register */
94 #define DST_KEY_ENABLE (0x1<<31)
95 #define CLK_RGB24_MASK 0x0
96 #define CLK_RGB16_MASK 0x070307
97 #define CLK_RGB15_MASK 0x070707
98 #define CLK_RGB8I_MASK 0xffffff
100 #define RGB16_TO_COLORKEY(c) \
101 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
102 #define RGB15_TO_COLORKEY(c) \
103 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
105 /* overlay flip addr flag */
106 #define OFC_UPDATE 0x1
108 /* polyphase filter coefficients */
109 #define N_HORIZ_Y_TAPS 5
110 #define N_VERT_Y_TAPS 3
111 #define N_HORIZ_UV_TAPS 3
112 #define N_VERT_UV_TAPS 3
116 /* memory bufferd overlay registers */
117 struct overlay_registers {
145 u32 RESERVED1; /* 0x6C */
158 u32 FASTHSCALE; /* 0xA0 */
159 u32 UVSCALEV; /* 0xA4 */
160 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
161 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
162 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
163 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
164 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
165 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
166 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
167 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
168 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
171 struct intel_overlay {
172 struct drm_i915_private *i915;
173 struct intel_crtc *crtc;
174 struct i915_vma *vma;
175 struct i915_vma *old_vma;
178 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
180 u32 color_key_enabled:1;
181 u32 brightness, contrast, saturation;
182 u32 old_xscale, old_yscale;
183 /* register access */
185 struct drm_i915_gem_object *reg_bo;
187 struct i915_gem_active last_flip;
190 static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
193 struct pci_dev *pdev = dev_priv->drm.pdev;
196 /* WA_OVERLAY_CLKGATE:alm */
198 I915_WRITE(DSPCLK_GATE_D, 0);
200 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
202 /* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
203 pci_bus_read_config_byte(pdev->bus,
204 PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
206 val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
208 val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
209 pci_bus_write_config_byte(pdev->bus,
210 PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
213 static struct overlay_registers __iomem *
214 intel_overlay_map_regs(struct intel_overlay *overlay)
216 struct drm_i915_private *dev_priv = overlay->i915;
217 struct overlay_registers __iomem *regs;
219 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
220 regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
222 regs = io_mapping_map_wc(&dev_priv->ggtt.iomap,
229 static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
230 struct overlay_registers __iomem *regs)
232 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
233 io_mapping_unmap(regs);
236 static void intel_overlay_submit_request(struct intel_overlay *overlay,
237 struct drm_i915_gem_request *req,
238 i915_gem_retire_fn retire)
240 GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
241 &overlay->i915->drm.struct_mutex));
242 i915_gem_active_set_retire_fn(&overlay->last_flip, retire,
243 &overlay->i915->drm.struct_mutex);
244 i915_gem_active_set(&overlay->last_flip, req);
245 i915_add_request(req);
248 static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
249 struct drm_i915_gem_request *req,
250 i915_gem_retire_fn retire)
252 intel_overlay_submit_request(overlay, req, retire);
253 return i915_gem_active_retire(&overlay->last_flip,
254 &overlay->i915->drm.struct_mutex);
257 static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
259 struct drm_i915_private *dev_priv = overlay->i915;
260 struct intel_engine_cs *engine = dev_priv->engine[RCS];
262 return i915_gem_request_alloc(engine, dev_priv->kernel_context);
265 /* overlay needs to be disable in OCMD reg */
266 static int intel_overlay_on(struct intel_overlay *overlay)
268 struct drm_i915_private *dev_priv = overlay->i915;
269 struct drm_i915_gem_request *req;
272 WARN_ON(overlay->active);
274 req = alloc_request(overlay);
278 cs = intel_ring_begin(req, 4);
280 i915_add_request(req);
284 overlay->active = true;
286 if (IS_I830(dev_priv))
287 i830_overlay_clock_gating(dev_priv, false);
289 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
290 *cs++ = overlay->flip_addr | OFC_UPDATE;
291 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
293 intel_ring_advance(req, cs);
295 return intel_overlay_do_wait_request(overlay, req, NULL);
298 static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
299 struct i915_vma *vma)
301 enum pipe pipe = overlay->crtc->pipe;
303 WARN_ON(overlay->old_vma);
305 i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
306 vma ? vma->obj : NULL,
307 INTEL_FRONTBUFFER_OVERLAY(pipe));
309 intel_frontbuffer_flip_prepare(overlay->i915,
310 INTEL_FRONTBUFFER_OVERLAY(pipe));
312 overlay->old_vma = overlay->vma;
314 overlay->vma = i915_vma_get(vma);
319 /* overlay needs to be enabled in OCMD reg */
320 static int intel_overlay_continue(struct intel_overlay *overlay,
321 struct i915_vma *vma,
322 bool load_polyphase_filter)
324 struct drm_i915_private *dev_priv = overlay->i915;
325 struct drm_i915_gem_request *req;
326 u32 flip_addr = overlay->flip_addr;
329 WARN_ON(!overlay->active);
331 if (load_polyphase_filter)
332 flip_addr |= OFC_UPDATE;
334 /* check for underruns */
335 tmp = I915_READ(DOVSTA);
337 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
339 req = alloc_request(overlay);
343 cs = intel_ring_begin(req, 2);
345 i915_add_request(req);
349 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
351 intel_ring_advance(req, cs);
353 intel_overlay_flip_prepare(overlay, vma);
355 intel_overlay_submit_request(overlay, req, NULL);
360 static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
362 struct i915_vma *vma;
364 vma = fetch_and_zero(&overlay->old_vma);
368 intel_frontbuffer_flip_complete(overlay->i915,
369 INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
371 i915_gem_object_unpin_from_display_plane(vma);
375 static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
376 struct drm_i915_gem_request *req)
378 struct intel_overlay *overlay =
379 container_of(active, typeof(*overlay), last_flip);
381 intel_overlay_release_old_vma(overlay);
384 static void intel_overlay_off_tail(struct i915_gem_active *active,
385 struct drm_i915_gem_request *req)
387 struct intel_overlay *overlay =
388 container_of(active, typeof(*overlay), last_flip);
389 struct drm_i915_private *dev_priv = overlay->i915;
391 intel_overlay_release_old_vma(overlay);
393 overlay->crtc->overlay = NULL;
394 overlay->crtc = NULL;
395 overlay->active = false;
397 if (IS_I830(dev_priv))
398 i830_overlay_clock_gating(dev_priv, true);
401 /* overlay needs to be disabled in OCMD reg */
402 static int intel_overlay_off(struct intel_overlay *overlay)
404 struct drm_i915_gem_request *req;
405 u32 *cs, flip_addr = overlay->flip_addr;
407 WARN_ON(!overlay->active);
409 /* According to intel docs the overlay hw may hang (when switching
410 * off) without loading the filter coeffs. It is however unclear whether
411 * this applies to the disabling of the overlay or to the switching off
412 * of the hw. Do it in both cases */
413 flip_addr |= OFC_UPDATE;
415 req = alloc_request(overlay);
419 cs = intel_ring_begin(req, 6);
421 i915_add_request(req);
425 /* wait for overlay to go idle */
426 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
428 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
430 /* turn overlay off */
431 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
433 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
435 intel_ring_advance(req, cs);
437 intel_overlay_flip_prepare(overlay, NULL);
439 return intel_overlay_do_wait_request(overlay, req,
440 intel_overlay_off_tail);
443 /* recover from an interruption due to a signal
444 * We have to be careful not to repeat work forever an make forward progess. */
445 static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
447 return i915_gem_active_retire(&overlay->last_flip,
448 &overlay->i915->drm.struct_mutex);
451 /* Wait for pending overlay flip and release old frame.
452 * Needs to be called before the overlay register are changed
453 * via intel_overlay_(un)map_regs
455 static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
457 struct drm_i915_private *dev_priv = overlay->i915;
461 lockdep_assert_held(&dev_priv->drm.struct_mutex);
463 /* Only wait if there is actually an old frame to release to
464 * guarantee forward progress.
466 if (!overlay->old_vma)
469 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
470 /* synchronous slowpath */
471 struct drm_i915_gem_request *req;
473 req = alloc_request(overlay);
477 cs = intel_ring_begin(req, 2);
479 i915_add_request(req);
483 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
485 intel_ring_advance(req, cs);
487 ret = intel_overlay_do_wait_request(overlay, req,
488 intel_overlay_release_old_vid_tail);
492 intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
497 void intel_overlay_reset(struct drm_i915_private *dev_priv)
499 struct intel_overlay *overlay = dev_priv->overlay;
504 intel_overlay_release_old_vid(overlay);
506 overlay->old_xscale = 0;
507 overlay->old_yscale = 0;
508 overlay->crtc = NULL;
509 overlay->active = false;
512 struct put_image_params {
529 static int packed_depth_bytes(u32 format)
531 switch (format & I915_OVERLAY_DEPTH_MASK) {
532 case I915_OVERLAY_YUV422:
534 case I915_OVERLAY_YUV411:
535 /* return 6; not implemented */
541 static int packed_width_bytes(u32 format, short width)
543 switch (format & I915_OVERLAY_DEPTH_MASK) {
544 case I915_OVERLAY_YUV422:
551 static int uv_hsubsampling(u32 format)
553 switch (format & I915_OVERLAY_DEPTH_MASK) {
554 case I915_OVERLAY_YUV422:
555 case I915_OVERLAY_YUV420:
557 case I915_OVERLAY_YUV411:
558 case I915_OVERLAY_YUV410:
565 static int uv_vsubsampling(u32 format)
567 switch (format & I915_OVERLAY_DEPTH_MASK) {
568 case I915_OVERLAY_YUV420:
569 case I915_OVERLAY_YUV410:
571 case I915_OVERLAY_YUV422:
572 case I915_OVERLAY_YUV411:
579 static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
583 if (IS_GEN2(dev_priv))
584 sw = ALIGN((offset & 31) + width, 32);
586 sw = ALIGN((offset & 63) + width, 64);
591 return (sw - 32) >> 3;
594 static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
595 [ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
596 [ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
597 [ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
598 [ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
599 [ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
600 [ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
601 [ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
602 [ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
603 [ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
604 [ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
605 [10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
606 [11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
607 [12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
608 [13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
609 [14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
610 [15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
611 [16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
614 static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
615 [ 0] = { 0x3000, 0x1800, 0x1800, },
616 [ 1] = { 0xb000, 0x18d0, 0x2e60, },
617 [ 2] = { 0xb000, 0x1990, 0x2ce0, },
618 [ 3] = { 0xb020, 0x1a68, 0x2b40, },
619 [ 4] = { 0xb040, 0x1b20, 0x29e0, },
620 [ 5] = { 0xb060, 0x1bd8, 0x2880, },
621 [ 6] = { 0xb080, 0x1c88, 0x3e60, },
622 [ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
623 [ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
624 [ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
625 [10] = { 0xb100, 0x1eb8, 0x3620, },
626 [11] = { 0xb100, 0x1f18, 0x34a0, },
627 [12] = { 0xb100, 0x1f68, 0x3360, },
628 [13] = { 0xb0e0, 0x1fa8, 0x3240, },
629 [14] = { 0xb0c0, 0x1fe0, 0x3140, },
630 [15] = { 0xb060, 0x1ff0, 0x30a0, },
631 [16] = { 0x3000, 0x0800, 0x3000, },
634 static void update_polyphase_filter(struct overlay_registers __iomem *regs)
636 memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
637 memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
638 sizeof(uv_static_hcoeffs));
641 static bool update_scaling_factors(struct intel_overlay *overlay,
642 struct overlay_registers __iomem *regs,
643 struct put_image_params *params)
645 /* fixed point with a 12 bit shift */
646 u32 xscale, yscale, xscale_UV, yscale_UV;
648 #define FRACT_MASK 0xfff
649 bool scale_changed = false;
650 int uv_hscale = uv_hsubsampling(params->format);
651 int uv_vscale = uv_vsubsampling(params->format);
653 if (params->dst_w > 1)
654 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
657 xscale = 1 << FP_SHIFT;
659 if (params->dst_h > 1)
660 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
663 yscale = 1 << FP_SHIFT;
665 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
666 xscale_UV = xscale/uv_hscale;
667 yscale_UV = yscale/uv_vscale;
668 /* make the Y scale to UV scale ratio an exact multiply */
669 xscale = xscale_UV * uv_hscale;
670 yscale = yscale_UV * uv_vscale;
676 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
677 scale_changed = true;
678 overlay->old_xscale = xscale;
679 overlay->old_yscale = yscale;
681 iowrite32(((yscale & FRACT_MASK) << 20) |
682 ((xscale >> FP_SHIFT) << 16) |
683 ((xscale & FRACT_MASK) << 3),
686 iowrite32(((yscale_UV & FRACT_MASK) << 20) |
687 ((xscale_UV >> FP_SHIFT) << 16) |
688 ((xscale_UV & FRACT_MASK) << 3),
691 iowrite32((((yscale >> FP_SHIFT) << 16) |
692 ((yscale_UV >> FP_SHIFT) << 0)),
696 update_polyphase_filter(regs);
698 return scale_changed;
701 static void update_colorkey(struct intel_overlay *overlay,
702 struct overlay_registers __iomem *regs)
704 const struct intel_plane_state *state =
705 to_intel_plane_state(overlay->crtc->base.primary->state);
706 u32 key = overlay->color_key;
710 if (overlay->color_key_enabled)
711 flags |= DST_KEY_ENABLE;
713 if (state->base.visible)
714 format = state->base.fb->format->format;
719 flags |= CLK_RGB8I_MASK;
721 case DRM_FORMAT_XRGB1555:
722 key = RGB15_TO_COLORKEY(key);
723 flags |= CLK_RGB15_MASK;
725 case DRM_FORMAT_RGB565:
726 key = RGB16_TO_COLORKEY(key);
727 flags |= CLK_RGB16_MASK;
730 flags |= CLK_RGB24_MASK;
734 iowrite32(key, ®s->DCLRKV);
735 iowrite32(flags, ®s->DCLRKM);
738 static u32 overlay_cmd_reg(struct put_image_params *params)
740 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
742 if (params->format & I915_OVERLAY_YUV_PLANAR) {
743 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
744 case I915_OVERLAY_YUV422:
745 cmd |= OCMD_YUV_422_PLANAR;
747 case I915_OVERLAY_YUV420:
748 cmd |= OCMD_YUV_420_PLANAR;
750 case I915_OVERLAY_YUV411:
751 case I915_OVERLAY_YUV410:
752 cmd |= OCMD_YUV_410_PLANAR;
755 } else { /* YUV packed */
756 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
757 case I915_OVERLAY_YUV422:
758 cmd |= OCMD_YUV_422_PACKED;
760 case I915_OVERLAY_YUV411:
761 cmd |= OCMD_YUV_411_PACKED;
765 switch (params->format & I915_OVERLAY_SWAP_MASK) {
766 case I915_OVERLAY_NO_SWAP:
768 case I915_OVERLAY_UV_SWAP:
771 case I915_OVERLAY_Y_SWAP:
774 case I915_OVERLAY_Y_AND_UV_SWAP:
775 cmd |= OCMD_Y_AND_UV_SWAP;
783 static int intel_overlay_do_put_image(struct intel_overlay *overlay,
784 struct drm_i915_gem_object *new_bo,
785 struct put_image_params *params)
788 struct overlay_registers __iomem *regs;
789 bool scale_changed = false;
790 struct drm_i915_private *dev_priv = overlay->i915;
791 u32 swidth, swidthsw, sheight, ostride;
792 enum pipe pipe = overlay->crtc->pipe;
793 struct i915_vma *vma;
795 lockdep_assert_held(&dev_priv->drm.struct_mutex);
796 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
798 ret = intel_overlay_release_old_vid(overlay);
802 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
804 vma = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
807 goto out_pin_section;
810 ret = i915_vma_put_fence(vma);
814 if (!overlay->active) {
816 regs = intel_overlay_map_regs(overlay);
821 oconfig = OCONF_CC_OUT_8BIT;
822 if (IS_GEN4(dev_priv))
823 oconfig |= OCONF_CSC_MODE_BT709;
824 oconfig |= pipe == 0 ?
825 OCONF_PIPE_A : OCONF_PIPE_B;
826 iowrite32(oconfig, ®s->OCONFIG);
827 intel_overlay_unmap_regs(overlay, regs);
829 ret = intel_overlay_on(overlay);
834 regs = intel_overlay_map_regs(overlay);
840 iowrite32((params->dst_y << 16) | params->dst_x, ®s->DWINPOS);
841 iowrite32((params->dst_h << 16) | params->dst_w, ®s->DWINSZ);
843 if (params->format & I915_OVERLAY_YUV_PACKED)
844 tmp_width = packed_width_bytes(params->format, params->src_w);
846 tmp_width = params->src_w;
848 swidth = params->src_w;
849 swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
850 sheight = params->src_h;
851 iowrite32(i915_ggtt_offset(vma) + params->offset_Y, ®s->OBUF_0Y);
852 ostride = params->stride_Y;
854 if (params->format & I915_OVERLAY_YUV_PLANAR) {
855 int uv_hscale = uv_hsubsampling(params->format);
856 int uv_vscale = uv_vsubsampling(params->format);
858 swidth |= (params->src_w/uv_hscale) << 16;
859 tmp_U = calc_swidthsw(dev_priv, params->offset_U,
860 params->src_w/uv_hscale);
861 tmp_V = calc_swidthsw(dev_priv, params->offset_V,
862 params->src_w/uv_hscale);
863 swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
864 sheight |= (params->src_h/uv_vscale) << 16;
865 iowrite32(i915_ggtt_offset(vma) + params->offset_U,
867 iowrite32(i915_ggtt_offset(vma) + params->offset_V,
869 ostride |= params->stride_UV << 16;
872 iowrite32(swidth, ®s->SWIDTH);
873 iowrite32(swidthsw, ®s->SWIDTHSW);
874 iowrite32(sheight, ®s->SHEIGHT);
875 iowrite32(ostride, ®s->OSTRIDE);
877 scale_changed = update_scaling_factors(overlay, regs, params);
879 update_colorkey(overlay, regs);
881 iowrite32(overlay_cmd_reg(params), ®s->OCMD);
883 intel_overlay_unmap_regs(overlay, regs);
885 ret = intel_overlay_continue(overlay, vma, scale_changed);
892 i915_gem_object_unpin_from_display_plane(vma);
894 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
899 int intel_overlay_switch_off(struct intel_overlay *overlay)
901 struct drm_i915_private *dev_priv = overlay->i915;
902 struct overlay_registers __iomem *regs;
905 lockdep_assert_held(&dev_priv->drm.struct_mutex);
906 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
908 ret = intel_overlay_recover_from_interrupt(overlay);
912 if (!overlay->active)
915 ret = intel_overlay_release_old_vid(overlay);
919 regs = intel_overlay_map_regs(overlay);
920 iowrite32(0, ®s->OCMD);
921 intel_overlay_unmap_regs(overlay, regs);
923 return intel_overlay_off(overlay);
926 static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
927 struct intel_crtc *crtc)
932 /* can't use the overlay with double wide pipe */
933 if (crtc->config->double_wide)
939 static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
941 struct drm_i915_private *dev_priv = overlay->i915;
942 u32 pfit_control = I915_READ(PFIT_CONTROL);
945 /* XXX: This is not the same logic as in the xorg driver, but more in
946 * line with the intel documentation for the i965
948 if (INTEL_GEN(dev_priv) >= 4) {
949 /* on i965 use the PGM reg to read out the autoscaler values */
950 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
952 if (pfit_control & VERT_AUTO_SCALE)
953 ratio = I915_READ(PFIT_AUTO_RATIOS);
955 ratio = I915_READ(PFIT_PGM_RATIOS);
956 ratio >>= PFIT_VERT_SCALE_SHIFT;
959 overlay->pfit_vscale_ratio = ratio;
962 static int check_overlay_dst(struct intel_overlay *overlay,
963 struct drm_intel_overlay_put_image *rec)
965 const struct intel_crtc_state *pipe_config =
966 overlay->crtc->config;
968 if (rec->dst_x < pipe_config->pipe_src_w &&
969 rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w &&
970 rec->dst_y < pipe_config->pipe_src_h &&
971 rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h)
977 static int check_overlay_scaling(struct put_image_params *rec)
981 /* downscaling limit is 8.0 */
982 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
985 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
992 static int check_overlay_src(struct drm_i915_private *dev_priv,
993 struct drm_intel_overlay_put_image *rec,
994 struct drm_i915_gem_object *new_bo)
996 int uv_hscale = uv_hsubsampling(rec->flags);
997 int uv_vscale = uv_vsubsampling(rec->flags);
1002 /* check src dimensions */
1003 if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
1004 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
1005 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
1008 if (rec->src_height > IMAGE_MAX_HEIGHT ||
1009 rec->src_width > IMAGE_MAX_WIDTH)
1013 /* better safe than sorry, use 4 as the maximal subsampling ratio */
1014 if (rec->src_height < N_VERT_Y_TAPS*4 ||
1015 rec->src_width < N_HORIZ_Y_TAPS*4)
1018 /* check alignment constraints */
1019 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1020 case I915_OVERLAY_RGB:
1021 /* not implemented */
1024 case I915_OVERLAY_YUV_PACKED:
1028 depth = packed_depth_bytes(rec->flags);
1032 /* ignore UV planes */
1036 /* check pixel alignment */
1037 if (rec->offset_Y % depth)
1041 case I915_OVERLAY_YUV_PLANAR:
1042 if (uv_vscale < 0 || uv_hscale < 0)
1044 /* no offset restrictions for planar formats */
1051 if (rec->src_width % uv_hscale)
1054 /* stride checking */
1055 if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1060 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1062 if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
1065 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1067 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1070 /* check buffer dimensions */
1071 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1072 case I915_OVERLAY_RGB:
1073 case I915_OVERLAY_YUV_PACKED:
1074 /* always 4 Y values per depth pixels */
1075 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1078 tmp = rec->stride_Y*rec->src_height;
1079 if (rec->offset_Y + tmp > new_bo->base.size)
1083 case I915_OVERLAY_YUV_PLANAR:
1084 if (rec->src_width > rec->stride_Y)
1086 if (rec->src_width/uv_hscale > rec->stride_UV)
1089 tmp = rec->stride_Y * rec->src_height;
1090 if (rec->offset_Y + tmp > new_bo->base.size)
1093 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1094 if (rec->offset_U + tmp > new_bo->base.size ||
1095 rec->offset_V + tmp > new_bo->base.size)
1103 int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv)
1106 struct drm_intel_overlay_put_image *put_image_rec = data;
1107 struct drm_i915_private *dev_priv = to_i915(dev);
1108 struct intel_overlay *overlay;
1109 struct drm_crtc *drmmode_crtc;
1110 struct intel_crtc *crtc;
1111 struct drm_i915_gem_object *new_bo;
1112 struct put_image_params *params;
1115 overlay = dev_priv->overlay;
1117 DRM_DEBUG("userspace bug: no overlay\n");
1121 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
1122 drm_modeset_lock_all(dev);
1123 mutex_lock(&dev->struct_mutex);
1125 ret = intel_overlay_switch_off(overlay);
1127 mutex_unlock(&dev->struct_mutex);
1128 drm_modeset_unlock_all(dev);
1133 params = kmalloc(sizeof(*params), GFP_KERNEL);
1137 drmmode_crtc = drm_crtc_find(dev, file_priv, put_image_rec->crtc_id);
1138 if (!drmmode_crtc) {
1142 crtc = to_intel_crtc(drmmode_crtc);
1144 new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
1150 drm_modeset_lock_all(dev);
1151 mutex_lock(&dev->struct_mutex);
1153 if (i915_gem_object_is_tiled(new_bo)) {
1154 DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
1159 ret = intel_overlay_recover_from_interrupt(overlay);
1163 if (overlay->crtc != crtc) {
1164 ret = intel_overlay_switch_off(overlay);
1168 ret = check_overlay_possible_on_crtc(overlay, crtc);
1172 overlay->crtc = crtc;
1173 crtc->overlay = overlay;
1175 /* line too wide, i.e. one-line-mode */
1176 if (crtc->config->pipe_src_w > 1024 &&
1177 crtc->config->gmch_pfit.control & PFIT_ENABLE) {
1178 overlay->pfit_active = true;
1179 update_pfit_vscale_ratio(overlay);
1181 overlay->pfit_active = false;
1184 ret = check_overlay_dst(overlay, put_image_rec);
1188 if (overlay->pfit_active) {
1189 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
1190 overlay->pfit_vscale_ratio);
1191 /* shifting right rounds downwards, so add 1 */
1192 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
1193 overlay->pfit_vscale_ratio) + 1;
1195 params->dst_y = put_image_rec->dst_y;
1196 params->dst_h = put_image_rec->dst_height;
1198 params->dst_x = put_image_rec->dst_x;
1199 params->dst_w = put_image_rec->dst_width;
1201 params->src_w = put_image_rec->src_width;
1202 params->src_h = put_image_rec->src_height;
1203 params->src_scan_w = put_image_rec->src_scan_width;
1204 params->src_scan_h = put_image_rec->src_scan_height;
1205 if (params->src_scan_h > params->src_h ||
1206 params->src_scan_w > params->src_w) {
1211 ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
1214 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1215 params->stride_Y = put_image_rec->stride_Y;
1216 params->stride_UV = put_image_rec->stride_UV;
1217 params->offset_Y = put_image_rec->offset_Y;
1218 params->offset_U = put_image_rec->offset_U;
1219 params->offset_V = put_image_rec->offset_V;
1221 /* Check scaling after src size to prevent a divide-by-zero. */
1222 ret = check_overlay_scaling(params);
1226 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1230 mutex_unlock(&dev->struct_mutex);
1231 drm_modeset_unlock_all(dev);
1232 i915_gem_object_put(new_bo);
1239 mutex_unlock(&dev->struct_mutex);
1240 drm_modeset_unlock_all(dev);
1241 i915_gem_object_put(new_bo);
1248 static void update_reg_attrs(struct intel_overlay *overlay,
1249 struct overlay_registers __iomem *regs)
1251 iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1253 iowrite32(overlay->saturation, ®s->OCLRC1);
1256 static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1260 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1263 for (i = 0; i < 3; i++) {
1264 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1271 static bool check_gamma5_errata(u32 gamma5)
1275 for (i = 0; i < 3; i++) {
1276 if (((gamma5 >> i*8) & 0xff) == 0x80)
1283 static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1285 if (!check_gamma_bounds(0, attrs->gamma0) ||
1286 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1287 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1288 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1289 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1290 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1291 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1294 if (!check_gamma5_errata(attrs->gamma5))
1300 int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1301 struct drm_file *file_priv)
1303 struct drm_intel_overlay_attrs *attrs = data;
1304 struct drm_i915_private *dev_priv = to_i915(dev);
1305 struct intel_overlay *overlay;
1306 struct overlay_registers __iomem *regs;
1309 overlay = dev_priv->overlay;
1311 DRM_DEBUG("userspace bug: no overlay\n");
1315 drm_modeset_lock_all(dev);
1316 mutex_lock(&dev->struct_mutex);
1319 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1320 attrs->color_key = overlay->color_key;
1321 attrs->brightness = overlay->brightness;
1322 attrs->contrast = overlay->contrast;
1323 attrs->saturation = overlay->saturation;
1325 if (!IS_GEN2(dev_priv)) {
1326 attrs->gamma0 = I915_READ(OGAMC0);
1327 attrs->gamma1 = I915_READ(OGAMC1);
1328 attrs->gamma2 = I915_READ(OGAMC2);
1329 attrs->gamma3 = I915_READ(OGAMC3);
1330 attrs->gamma4 = I915_READ(OGAMC4);
1331 attrs->gamma5 = I915_READ(OGAMC5);
1334 if (attrs->brightness < -128 || attrs->brightness > 127)
1336 if (attrs->contrast > 255)
1338 if (attrs->saturation > 1023)
1341 overlay->color_key = attrs->color_key;
1342 overlay->brightness = attrs->brightness;
1343 overlay->contrast = attrs->contrast;
1344 overlay->saturation = attrs->saturation;
1346 regs = intel_overlay_map_regs(overlay);
1352 update_reg_attrs(overlay, regs);
1354 intel_overlay_unmap_regs(overlay, regs);
1356 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1357 if (IS_GEN2(dev_priv))
1360 if (overlay->active) {
1365 ret = check_gamma(attrs);
1369 I915_WRITE(OGAMC0, attrs->gamma0);
1370 I915_WRITE(OGAMC1, attrs->gamma1);
1371 I915_WRITE(OGAMC2, attrs->gamma2);
1372 I915_WRITE(OGAMC3, attrs->gamma3);
1373 I915_WRITE(OGAMC4, attrs->gamma4);
1374 I915_WRITE(OGAMC5, attrs->gamma5);
1377 overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1381 mutex_unlock(&dev->struct_mutex);
1382 drm_modeset_unlock_all(dev);
1387 void intel_setup_overlay(struct drm_i915_private *dev_priv)
1389 struct intel_overlay *overlay;
1390 struct drm_i915_gem_object *reg_bo;
1391 struct overlay_registers __iomem *regs;
1392 struct i915_vma *vma = NULL;
1395 if (!HAS_OVERLAY(dev_priv))
1398 overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1402 mutex_lock(&dev_priv->drm.struct_mutex);
1403 if (WARN_ON(dev_priv->overlay))
1406 overlay->i915 = dev_priv;
1409 if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
1410 reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE);
1412 reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE);
1415 overlay->reg_bo = reg_bo;
1417 if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
1418 ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
1420 DRM_ERROR("failed to attach phys overlay regs\n");
1423 overlay->flip_addr = reg_bo->phys_handle->busaddr;
1425 vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
1426 0, PAGE_SIZE, PIN_MAPPABLE);
1428 DRM_ERROR("failed to pin overlay register bo\n");
1432 overlay->flip_addr = i915_ggtt_offset(vma);
1434 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1436 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1441 /* init all values */
1442 overlay->color_key = 0x0101fe;
1443 overlay->color_key_enabled = true;
1444 overlay->brightness = -19;
1445 overlay->contrast = 75;
1446 overlay->saturation = 146;
1448 init_request_active(&overlay->last_flip, NULL);
1450 regs = intel_overlay_map_regs(overlay);
1454 memset_io(regs, 0, sizeof(struct overlay_registers));
1455 update_polyphase_filter(regs);
1456 update_reg_attrs(overlay, regs);
1458 intel_overlay_unmap_regs(overlay, regs);
1460 dev_priv->overlay = overlay;
1461 mutex_unlock(&dev_priv->drm.struct_mutex);
1462 DRM_INFO("initialized overlay support\n");
1467 i915_vma_unpin(vma);
1469 i915_gem_object_put(reg_bo);
1471 mutex_unlock(&dev_priv->drm.struct_mutex);
1476 void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
1478 if (!dev_priv->overlay)
1481 /* The bo's should be free'd by the generic code already.
1482 * Furthermore modesetting teardown happens beforehand so the
1483 * hardware should be off already */
1484 WARN_ON(dev_priv->overlay->active);
1486 i915_gem_object_put(dev_priv->overlay->reg_bo);
1487 kfree(dev_priv->overlay);
1490 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1492 struct intel_overlay_error_state {
1493 struct overlay_registers regs;
1499 static struct overlay_registers __iomem *
1500 intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
1502 struct drm_i915_private *dev_priv = overlay->i915;
1503 struct overlay_registers __iomem *regs;
1505 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
1506 /* Cast to make sparse happy, but it's wc memory anyway, so
1507 * equivalent to the wc io mapping on X86. */
1508 regs = (struct overlay_registers __iomem *)
1509 overlay->reg_bo->phys_handle->vaddr;
1511 regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.iomap,
1512 overlay->flip_addr);
1517 static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
1518 struct overlay_registers __iomem *regs)
1520 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
1521 io_mapping_unmap_atomic(regs);
1524 struct intel_overlay_error_state *
1525 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1527 struct intel_overlay *overlay = dev_priv->overlay;
1528 struct intel_overlay_error_state *error;
1529 struct overlay_registers __iomem *regs;
1531 if (!overlay || !overlay->active)
1534 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1538 error->dovsta = I915_READ(DOVSTA);
1539 error->isr = I915_READ(ISR);
1540 error->base = overlay->flip_addr;
1542 regs = intel_overlay_map_regs_atomic(overlay);
1546 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
1547 intel_overlay_unmap_regs_atomic(overlay, regs);
1557 intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1558 struct intel_overlay_error_state *error)
1560 i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1561 error->dovsta, error->isr);
1562 i915_error_printf(m, " Register file at 0x%08lx:\n",
1565 #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)