2 * Copyright (c) 2017 Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 #include <net/addrconf.h>
35 #include <linux/etherdevice.h>
36 #include <linux/mlx5/vport.h>
38 #include "mlx5_core.h"
40 #include "fpga/conn.h"
42 #define MLX5_FPGA_PKEY 0xFFFF
43 #define MLX5_FPGA_PKEY_INDEX 0 /* RoCE PKEY 0xFFFF is always at index 0 */
44 #define MLX5_FPGA_RECV_SIZE 2048
45 #define MLX5_FPGA_PORT_NUM 1
46 #define MLX5_FPGA_CQ_BUDGET 64
48 static int mlx5_fpga_conn_map_buf(struct mlx5_fpga_conn *conn,
49 struct mlx5_fpga_dma_buf *buf)
51 struct device *dma_device;
54 if (unlikely(!buf->sg[0].data))
57 dma_device = mlx5_core_dma_dev(conn->fdev->mdev);
58 buf->sg[0].dma_addr = dma_map_single(dma_device, buf->sg[0].data,
59 buf->sg[0].size, buf->dma_dir);
60 err = dma_mapping_error(dma_device, buf->sg[0].dma_addr);
62 mlx5_fpga_warn(conn->fdev, "DMA error on sg 0: %d\n", err);
70 buf->sg[1].dma_addr = dma_map_single(dma_device, buf->sg[1].data,
71 buf->sg[1].size, buf->dma_dir);
72 err = dma_mapping_error(dma_device, buf->sg[1].dma_addr);
74 mlx5_fpga_warn(conn->fdev, "DMA error on sg 1: %d\n", err);
75 dma_unmap_single(dma_device, buf->sg[0].dma_addr,
76 buf->sg[0].size, buf->dma_dir);
84 static void mlx5_fpga_conn_unmap_buf(struct mlx5_fpga_conn *conn,
85 struct mlx5_fpga_dma_buf *buf)
87 struct device *dma_device;
89 dma_device = mlx5_core_dma_dev(conn->fdev->mdev);
91 dma_unmap_single(dma_device, buf->sg[1].dma_addr,
92 buf->sg[1].size, buf->dma_dir);
94 if (likely(buf->sg[0].data))
95 dma_unmap_single(dma_device, buf->sg[0].dma_addr,
96 buf->sg[0].size, buf->dma_dir);
99 static int mlx5_fpga_conn_post_recv(struct mlx5_fpga_conn *conn,
100 struct mlx5_fpga_dma_buf *buf)
102 struct mlx5_wqe_data_seg *data;
106 err = mlx5_fpga_conn_map_buf(conn, buf);
110 if (unlikely(conn->qp.rq.pc - conn->qp.rq.cc >= conn->qp.rq.size)) {
111 mlx5_fpga_conn_unmap_buf(conn, buf);
115 ix = conn->qp.rq.pc & (conn->qp.rq.size - 1);
116 data = mlx5_wq_cyc_get_wqe(&conn->qp.wq.rq, ix);
117 data->byte_count = cpu_to_be32(buf->sg[0].size);
118 data->lkey = cpu_to_be32(conn->fdev->conn_res.mkey);
119 data->addr = cpu_to_be64(buf->sg[0].dma_addr);
122 conn->qp.rq.bufs[ix] = buf;
124 /* Make sure that descriptors are written before doorbell record. */
126 *conn->qp.wq.rq.db = cpu_to_be32(conn->qp.rq.pc & 0xffff);
131 static void mlx5_fpga_conn_notify_hw(struct mlx5_fpga_conn *conn, void *wqe)
133 /* ensure wqe is visible to device before updating doorbell record */
135 *conn->qp.wq.sq.db = cpu_to_be32(conn->qp.sq.pc);
136 /* Make sure that doorbell record is visible before ringing */
138 mlx5_write64(wqe, conn->fdev->conn_res.uar->map + MLX5_BF_OFFSET);
141 static void mlx5_fpga_conn_post_send(struct mlx5_fpga_conn *conn,
142 struct mlx5_fpga_dma_buf *buf)
144 struct mlx5_wqe_ctrl_seg *ctrl;
145 struct mlx5_wqe_data_seg *data;
146 unsigned int ix, sgi;
149 ix = conn->qp.sq.pc & (conn->qp.sq.size - 1);
151 ctrl = mlx5_wq_cyc_get_wqe(&conn->qp.wq.sq, ix);
152 data = (void *)(ctrl + 1);
154 for (sgi = 0; sgi < ARRAY_SIZE(buf->sg); sgi++) {
155 if (!buf->sg[sgi].data)
157 data->byte_count = cpu_to_be32(buf->sg[sgi].size);
158 data->lkey = cpu_to_be32(conn->fdev->conn_res.mkey);
159 data->addr = cpu_to_be64(buf->sg[sgi].dma_addr);
165 ctrl->fm_ce_se = MLX5_WQE_CTRL_CQ_UPDATE;
166 ctrl->opmod_idx_opcode = cpu_to_be32(((conn->qp.sq.pc & 0xffff) << 8) |
168 ctrl->qpn_ds = cpu_to_be32(size | (conn->qp.qpn << 8));
171 conn->qp.sq.bufs[ix] = buf;
172 mlx5_fpga_conn_notify_hw(conn, ctrl);
175 int mlx5_fpga_conn_send(struct mlx5_fpga_conn *conn,
176 struct mlx5_fpga_dma_buf *buf)
181 if (!conn->qp.active)
184 buf->dma_dir = DMA_TO_DEVICE;
185 err = mlx5_fpga_conn_map_buf(conn, buf);
189 spin_lock_irqsave(&conn->qp.sq.lock, flags);
191 if (conn->qp.sq.pc - conn->qp.sq.cc >= conn->qp.sq.size) {
192 list_add_tail(&buf->list, &conn->qp.sq.backlog);
196 mlx5_fpga_conn_post_send(conn, buf);
199 spin_unlock_irqrestore(&conn->qp.sq.lock, flags);
203 static int mlx5_fpga_conn_post_recv_buf(struct mlx5_fpga_conn *conn)
205 struct mlx5_fpga_dma_buf *buf;
208 buf = kzalloc(sizeof(*buf) + MLX5_FPGA_RECV_SIZE, 0);
212 buf->sg[0].data = (void *)(buf + 1);
213 buf->sg[0].size = MLX5_FPGA_RECV_SIZE;
214 buf->dma_dir = DMA_FROM_DEVICE;
216 err = mlx5_fpga_conn_post_recv(conn, buf);
223 static int mlx5_fpga_conn_create_mkey(struct mlx5_core_dev *mdev, u32 pdn,
226 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
231 in = kvzalloc(inlen, GFP_KERNEL);
235 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
236 MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_PA);
237 MLX5_SET(mkc, mkc, lw, 1);
238 MLX5_SET(mkc, mkc, lr, 1);
240 MLX5_SET(mkc, mkc, pd, pdn);
241 MLX5_SET(mkc, mkc, length64, 1);
242 MLX5_SET(mkc, mkc, qpn, 0xffffff);
244 err = mlx5_core_create_mkey(mdev, mkey, in, inlen);
250 static void mlx5_fpga_conn_rq_cqe(struct mlx5_fpga_conn *conn,
251 struct mlx5_cqe64 *cqe, u8 status)
253 struct mlx5_fpga_dma_buf *buf;
256 ix = be16_to_cpu(cqe->wqe_counter) & (conn->qp.rq.size - 1);
257 buf = conn->qp.rq.bufs[ix];
258 conn->qp.rq.bufs[ix] = NULL;
261 if (unlikely(status && (status != MLX5_CQE_SYNDROME_WR_FLUSH_ERR)))
262 mlx5_fpga_warn(conn->fdev, "RQ buf %p on FPGA QP %u completion status %d\n",
263 buf, conn->fpga_qpn, status);
265 mlx5_fpga_dbg(conn->fdev, "RQ buf %p on FPGA QP %u completion status %d\n",
266 buf, conn->fpga_qpn, status);
268 mlx5_fpga_conn_unmap_buf(conn, buf);
270 if (unlikely(status || !conn->qp.active)) {
271 conn->qp.active = false;
276 buf->sg[0].size = be32_to_cpu(cqe->byte_cnt);
277 mlx5_fpga_dbg(conn->fdev, "Message with %u bytes received successfully\n",
279 conn->recv_cb(conn->cb_arg, buf);
281 buf->sg[0].size = MLX5_FPGA_RECV_SIZE;
282 err = mlx5_fpga_conn_post_recv(conn, buf);
284 mlx5_fpga_warn(conn->fdev,
285 "Failed to re-post recv buf: %d\n", err);
290 static void mlx5_fpga_conn_sq_cqe(struct mlx5_fpga_conn *conn,
291 struct mlx5_cqe64 *cqe, u8 status)
293 struct mlx5_fpga_dma_buf *buf, *nextbuf;
297 spin_lock_irqsave(&conn->qp.sq.lock, flags);
299 ix = be16_to_cpu(cqe->wqe_counter) & (conn->qp.sq.size - 1);
300 buf = conn->qp.sq.bufs[ix];
301 conn->qp.sq.bufs[ix] = NULL;
304 /* Handle backlog still under the spinlock to ensure message post order */
305 if (unlikely(!list_empty(&conn->qp.sq.backlog))) {
306 if (likely(conn->qp.active)) {
307 nextbuf = list_first_entry(&conn->qp.sq.backlog,
308 struct mlx5_fpga_dma_buf, list);
309 list_del(&nextbuf->list);
310 mlx5_fpga_conn_post_send(conn, nextbuf);
314 spin_unlock_irqrestore(&conn->qp.sq.lock, flags);
316 if (unlikely(status && (status != MLX5_CQE_SYNDROME_WR_FLUSH_ERR)))
317 mlx5_fpga_warn(conn->fdev, "SQ buf %p on FPGA QP %u completion status %d\n",
318 buf, conn->fpga_qpn, status);
320 mlx5_fpga_dbg(conn->fdev, "SQ buf %p on FPGA QP %u completion status %d\n",
321 buf, conn->fpga_qpn, status);
323 mlx5_fpga_conn_unmap_buf(conn, buf);
325 if (likely(buf->complete))
326 buf->complete(conn, conn->fdev, buf, status);
328 if (unlikely(status))
329 conn->qp.active = false;
332 static void mlx5_fpga_conn_handle_cqe(struct mlx5_fpga_conn *conn,
333 struct mlx5_cqe64 *cqe)
335 u8 opcode, status = 0;
337 opcode = get_cqe_opcode(cqe);
340 case MLX5_CQE_REQ_ERR:
341 status = ((struct mlx5_err_cqe *)cqe)->syndrome;
344 mlx5_fpga_conn_sq_cqe(conn, cqe, status);
347 case MLX5_CQE_RESP_ERR:
348 status = ((struct mlx5_err_cqe *)cqe)->syndrome;
350 case MLX5_CQE_RESP_SEND:
351 mlx5_fpga_conn_rq_cqe(conn, cqe, status);
354 mlx5_fpga_warn(conn->fdev, "Unexpected cqe opcode %u\n",
359 static void mlx5_fpga_conn_arm_cq(struct mlx5_fpga_conn *conn)
361 mlx5_cq_arm(&conn->cq.mcq, MLX5_CQ_DB_REQ_NOT,
362 conn->fdev->conn_res.uar->map, conn->cq.wq.cc);
365 static inline void mlx5_fpga_conn_cqes(struct mlx5_fpga_conn *conn,
368 struct mlx5_cqe64 *cqe;
371 cqe = mlx5_cqwq_get_cqe(&conn->cq.wq);
376 mlx5_cqwq_pop(&conn->cq.wq);
377 mlx5_fpga_conn_handle_cqe(conn, cqe);
378 mlx5_cqwq_update_db_record(&conn->cq.wq);
381 tasklet_schedule(&conn->cq.tasklet);
385 mlx5_fpga_dbg(conn->fdev, "Re-arming CQ with cc# %u\n", conn->cq.wq.cc);
386 /* ensure cq space is freed before enabling more cqes */
388 mlx5_fpga_conn_arm_cq(conn);
391 static void mlx5_fpga_conn_cq_tasklet(struct tasklet_struct *t)
393 struct mlx5_fpga_conn *conn = from_tasklet(conn, t, cq.tasklet);
395 if (unlikely(!conn->qp.active))
397 mlx5_fpga_conn_cqes(conn, MLX5_FPGA_CQ_BUDGET);
400 static void mlx5_fpga_conn_cq_complete(struct mlx5_core_cq *mcq,
401 struct mlx5_eqe *eqe)
403 struct mlx5_fpga_conn *conn;
405 conn = container_of(mcq, struct mlx5_fpga_conn, cq.mcq);
406 if (unlikely(!conn->qp.active))
408 mlx5_fpga_conn_cqes(conn, MLX5_FPGA_CQ_BUDGET);
411 static int mlx5_fpga_conn_create_cq(struct mlx5_fpga_conn *conn, int cq_size)
413 struct mlx5_fpga_device *fdev = conn->fdev;
414 struct mlx5_core_dev *mdev = fdev->mdev;
415 u32 temp_cqc[MLX5_ST_SZ_DW(cqc)] = {0};
416 u32 out[MLX5_ST_SZ_DW(create_cq_out)];
417 struct mlx5_wq_param wqp;
418 struct mlx5_cqe64 *cqe;
424 cq_size = roundup_pow_of_two(cq_size);
425 MLX5_SET(cqc, temp_cqc, log_cq_size, ilog2(cq_size));
427 wqp.buf_numa_node = mdev->priv.numa_node;
428 wqp.db_numa_node = mdev->priv.numa_node;
430 err = mlx5_cqwq_create(mdev, &wqp, temp_cqc, &conn->cq.wq,
435 for (i = 0; i < mlx5_cqwq_get_size(&conn->cq.wq); i++) {
436 cqe = mlx5_cqwq_get_wqe(&conn->cq.wq, i);
437 cqe->op_own = MLX5_CQE_INVALID << 4 | MLX5_CQE_OWNER_MASK;
440 inlen = MLX5_ST_SZ_BYTES(create_cq_in) +
441 sizeof(u64) * conn->cq.wq_ctrl.buf.npages;
442 in = kvzalloc(inlen, GFP_KERNEL);
448 err = mlx5_comp_eqn_get(mdev, smp_processor_id(), &eqn);
454 cqc = MLX5_ADDR_OF(create_cq_in, in, cq_context);
455 MLX5_SET(cqc, cqc, log_cq_size, ilog2(cq_size));
456 MLX5_SET(cqc, cqc, c_eqn_or_apu_element, eqn);
457 MLX5_SET(cqc, cqc, uar_page, fdev->conn_res.uar->index);
458 MLX5_SET(cqc, cqc, log_page_size, conn->cq.wq_ctrl.buf.page_shift -
459 MLX5_ADAPTER_PAGE_SHIFT);
460 MLX5_SET64(cqc, cqc, dbr_addr, conn->cq.wq_ctrl.db.dma);
462 pas = (__be64 *)MLX5_ADDR_OF(create_cq_in, in, pas);
463 mlx5_fill_page_frag_array(&conn->cq.wq_ctrl.buf, pas);
465 err = mlx5_core_create_cq(mdev, &conn->cq.mcq, in, inlen, out, sizeof(out));
471 conn->cq.mcq.cqe_sz = 64;
472 conn->cq.mcq.set_ci_db = conn->cq.wq_ctrl.db.db;
473 conn->cq.mcq.arm_db = conn->cq.wq_ctrl.db.db + 1;
474 *conn->cq.mcq.set_ci_db = 0;
475 *conn->cq.mcq.arm_db = 0;
476 conn->cq.mcq.vector = 0;
477 conn->cq.mcq.comp = mlx5_fpga_conn_cq_complete;
478 conn->cq.mcq.uar = fdev->conn_res.uar;
479 tasklet_setup(&conn->cq.tasklet, mlx5_fpga_conn_cq_tasklet);
481 mlx5_fpga_dbg(fdev, "Created CQ #0x%x\n", conn->cq.mcq.cqn);
486 mlx5_wq_destroy(&conn->cq.wq_ctrl);
491 static void mlx5_fpga_conn_destroy_cq(struct mlx5_fpga_conn *conn)
493 tasklet_disable(&conn->cq.tasklet);
494 tasklet_kill(&conn->cq.tasklet);
495 mlx5_core_destroy_cq(conn->fdev->mdev, &conn->cq.mcq);
496 mlx5_wq_destroy(&conn->cq.wq_ctrl);
499 static int mlx5_fpga_conn_create_wq(struct mlx5_fpga_conn *conn, void *qpc)
501 struct mlx5_fpga_device *fdev = conn->fdev;
502 struct mlx5_core_dev *mdev = fdev->mdev;
503 struct mlx5_wq_param wqp;
505 wqp.buf_numa_node = mdev->priv.numa_node;
506 wqp.db_numa_node = mdev->priv.numa_node;
508 return mlx5_wq_qp_create(mdev, &wqp, qpc, &conn->qp.wq,
512 static int mlx5_fpga_conn_create_qp(struct mlx5_fpga_conn *conn,
513 unsigned int tx_size, unsigned int rx_size)
515 struct mlx5_fpga_device *fdev = conn->fdev;
516 u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
517 struct mlx5_core_dev *mdev = fdev->mdev;
518 u32 temp_qpc[MLX5_ST_SZ_DW(qpc)] = {};
519 void *in = NULL, *qpc;
524 conn->qp.rq.size = roundup_pow_of_two(rx_size);
527 conn->qp.sq.size = roundup_pow_of_two(tx_size);
529 MLX5_SET(qpc, temp_qpc, log_rq_stride, ilog2(MLX5_SEND_WQE_DS) - 4);
530 MLX5_SET(qpc, temp_qpc, log_rq_size, ilog2(conn->qp.rq.size));
531 MLX5_SET(qpc, temp_qpc, log_sq_size, ilog2(conn->qp.sq.size));
532 err = mlx5_fpga_conn_create_wq(conn, temp_qpc);
536 conn->qp.rq.bufs = kvcalloc(conn->qp.rq.size,
537 sizeof(conn->qp.rq.bufs[0]),
539 if (!conn->qp.rq.bufs) {
544 conn->qp.sq.bufs = kvcalloc(conn->qp.sq.size,
545 sizeof(conn->qp.sq.bufs[0]),
547 if (!conn->qp.sq.bufs) {
552 inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
553 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) *
554 conn->qp.wq_ctrl.buf.npages;
555 in = kvzalloc(inlen, GFP_KERNEL);
561 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
562 MLX5_SET(qpc, qpc, uar_page, fdev->conn_res.uar->index);
563 MLX5_SET(qpc, qpc, log_page_size,
564 conn->qp.wq_ctrl.buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
565 MLX5_SET(qpc, qpc, fre, 1);
566 MLX5_SET(qpc, qpc, rlky, 1);
567 MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
568 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
569 MLX5_SET(qpc, qpc, pd, fdev->conn_res.pdn);
570 MLX5_SET(qpc, qpc, log_rq_stride, ilog2(MLX5_SEND_WQE_DS) - 4);
571 MLX5_SET(qpc, qpc, log_rq_size, ilog2(conn->qp.rq.size));
572 MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
573 MLX5_SET(qpc, qpc, log_sq_size, ilog2(conn->qp.sq.size));
574 MLX5_SET(qpc, qpc, cqn_snd, conn->cq.mcq.cqn);
575 MLX5_SET(qpc, qpc, cqn_rcv, conn->cq.mcq.cqn);
576 MLX5_SET(qpc, qpc, ts_format, mlx5_get_qp_default_ts(mdev));
577 MLX5_SET64(qpc, qpc, dbr_addr, conn->qp.wq_ctrl.db.dma);
578 if (MLX5_CAP_GEN(mdev, cqe_version) == 1)
579 MLX5_SET(qpc, qpc, user_index, 0xFFFFFF);
581 mlx5_fill_page_frag_array(&conn->qp.wq_ctrl.buf,
582 (__be64 *)MLX5_ADDR_OF(create_qp_in, in, pas));
584 MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
585 err = mlx5_cmd_exec(mdev, in, inlen, out, sizeof(out));
589 conn->qp.qpn = MLX5_GET(create_qp_out, out, qpn);
590 mlx5_fpga_dbg(fdev, "Created QP #0x%x\n", conn->qp.qpn);
595 kvfree(conn->qp.sq.bufs);
597 kvfree(conn->qp.rq.bufs);
599 mlx5_wq_destroy(&conn->qp.wq_ctrl);
605 static void mlx5_fpga_conn_free_recv_bufs(struct mlx5_fpga_conn *conn)
609 for (ix = 0; ix < conn->qp.rq.size; ix++) {
610 if (!conn->qp.rq.bufs[ix])
612 mlx5_fpga_conn_unmap_buf(conn, conn->qp.rq.bufs[ix]);
613 kfree(conn->qp.rq.bufs[ix]);
614 conn->qp.rq.bufs[ix] = NULL;
618 static void mlx5_fpga_conn_flush_send_bufs(struct mlx5_fpga_conn *conn)
620 struct mlx5_fpga_dma_buf *buf, *temp;
623 for (ix = 0; ix < conn->qp.sq.size; ix++) {
624 buf = conn->qp.sq.bufs[ix];
627 conn->qp.sq.bufs[ix] = NULL;
628 mlx5_fpga_conn_unmap_buf(conn, buf);
631 buf->complete(conn, conn->fdev, buf, MLX5_CQE_SYNDROME_WR_FLUSH_ERR);
633 list_for_each_entry_safe(buf, temp, &conn->qp.sq.backlog, list) {
634 mlx5_fpga_conn_unmap_buf(conn, buf);
637 buf->complete(conn, conn->fdev, buf, MLX5_CQE_SYNDROME_WR_FLUSH_ERR);
641 static void mlx5_fpga_conn_destroy_qp(struct mlx5_fpga_conn *conn)
643 struct mlx5_core_dev *dev = conn->fdev->mdev;
644 u32 in[MLX5_ST_SZ_DW(destroy_qp_in)] = {};
646 MLX5_SET(destroy_qp_in, in, opcode, MLX5_CMD_OP_DESTROY_QP);
647 MLX5_SET(destroy_qp_in, in, qpn, conn->qp.qpn);
648 mlx5_cmd_exec_in(dev, destroy_qp, in);
650 mlx5_fpga_conn_free_recv_bufs(conn);
651 mlx5_fpga_conn_flush_send_bufs(conn);
652 kvfree(conn->qp.sq.bufs);
653 kvfree(conn->qp.rq.bufs);
654 mlx5_wq_destroy(&conn->qp.wq_ctrl);
657 static int mlx5_fpga_conn_reset_qp(struct mlx5_fpga_conn *conn)
659 struct mlx5_core_dev *mdev = conn->fdev->mdev;
660 u32 in[MLX5_ST_SZ_DW(qp_2rst_in)] = {};
662 mlx5_fpga_dbg(conn->fdev, "Modifying QP %u to RST\n", conn->qp.qpn);
664 MLX5_SET(qp_2rst_in, in, opcode, MLX5_CMD_OP_2RST_QP);
665 MLX5_SET(qp_2rst_in, in, qpn, conn->qp.qpn);
667 return mlx5_cmd_exec_in(mdev, qp_2rst, in);
670 static int mlx5_fpga_conn_init_qp(struct mlx5_fpga_conn *conn)
672 u32 in[MLX5_ST_SZ_DW(rst2init_qp_in)] = {};
673 struct mlx5_fpga_device *fdev = conn->fdev;
674 struct mlx5_core_dev *mdev = fdev->mdev;
677 mlx5_fpga_dbg(conn->fdev, "Modifying QP %u to INIT\n", conn->qp.qpn);
679 qpc = MLX5_ADDR_OF(rst2init_qp_in, in, qpc);
681 MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
682 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
683 MLX5_SET(qpc, qpc, primary_address_path.pkey_index, MLX5_FPGA_PKEY_INDEX);
684 MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, MLX5_FPGA_PORT_NUM);
685 MLX5_SET(qpc, qpc, pd, conn->fdev->conn_res.pdn);
686 MLX5_SET(qpc, qpc, cqn_snd, conn->cq.mcq.cqn);
687 MLX5_SET(qpc, qpc, cqn_rcv, conn->cq.mcq.cqn);
688 MLX5_SET64(qpc, qpc, dbr_addr, conn->qp.wq_ctrl.db.dma);
690 MLX5_SET(rst2init_qp_in, in, opcode, MLX5_CMD_OP_RST2INIT_QP);
691 MLX5_SET(rst2init_qp_in, in, qpn, conn->qp.qpn);
693 return mlx5_cmd_exec_in(mdev, rst2init_qp, in);
696 static int mlx5_fpga_conn_rtr_qp(struct mlx5_fpga_conn *conn)
698 u32 in[MLX5_ST_SZ_DW(init2rtr_qp_in)] = {};
699 struct mlx5_fpga_device *fdev = conn->fdev;
700 struct mlx5_core_dev *mdev = fdev->mdev;
703 mlx5_fpga_dbg(conn->fdev, "QP RTR\n");
705 qpc = MLX5_ADDR_OF(init2rtr_qp_in, in, qpc);
707 MLX5_SET(qpc, qpc, mtu, MLX5_QPC_MTU_1K_BYTES);
708 MLX5_SET(qpc, qpc, log_msg_max, (u8)MLX5_CAP_GEN(mdev, log_max_msg));
709 MLX5_SET(qpc, qpc, remote_qpn, conn->fpga_qpn);
710 MLX5_SET(qpc, qpc, next_rcv_psn,
711 MLX5_GET(fpga_qpc, conn->fpga_qpc, next_send_psn));
712 MLX5_SET(qpc, qpc, primary_address_path.pkey_index, MLX5_FPGA_PKEY_INDEX);
713 MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, MLX5_FPGA_PORT_NUM);
714 ether_addr_copy(MLX5_ADDR_OF(qpc, qpc, primary_address_path.rmac_47_32),
715 MLX5_ADDR_OF(fpga_qpc, conn->fpga_qpc, fpga_mac_47_32));
716 MLX5_SET(qpc, qpc, primary_address_path.udp_sport,
717 MLX5_CAP_ROCE(mdev, r_roce_min_src_udp_port));
718 MLX5_SET(qpc, qpc, primary_address_path.src_addr_index,
719 conn->qp.sgid_index);
720 MLX5_SET(qpc, qpc, primary_address_path.hop_limit, 0);
721 memcpy(MLX5_ADDR_OF(qpc, qpc, primary_address_path.rgid_rip),
722 MLX5_ADDR_OF(fpga_qpc, conn->fpga_qpc, fpga_ip),
723 MLX5_FLD_SZ_BYTES(qpc, primary_address_path.rgid_rip));
725 MLX5_SET(init2rtr_qp_in, in, opcode, MLX5_CMD_OP_INIT2RTR_QP);
726 MLX5_SET(init2rtr_qp_in, in, qpn, conn->qp.qpn);
728 return mlx5_cmd_exec_in(mdev, init2rtr_qp, in);
731 static int mlx5_fpga_conn_rts_qp(struct mlx5_fpga_conn *conn)
733 struct mlx5_fpga_device *fdev = conn->fdev;
734 u32 in[MLX5_ST_SZ_DW(rtr2rts_qp_in)] = {};
735 struct mlx5_core_dev *mdev = fdev->mdev;
738 mlx5_fpga_dbg(conn->fdev, "QP RTS\n");
740 qpc = MLX5_ADDR_OF(rtr2rts_qp_in, in, qpc);
742 MLX5_SET(qpc, qpc, log_ack_req_freq, 8);
743 MLX5_SET(qpc, qpc, min_rnr_nak, 0x12);
744 MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 0x12); /* ~1.07s */
745 MLX5_SET(qpc, qpc, next_send_psn,
746 MLX5_GET(fpga_qpc, conn->fpga_qpc, next_rcv_psn));
747 MLX5_SET(qpc, qpc, retry_count, 7);
748 MLX5_SET(qpc, qpc, rnr_retry, 7); /* Infinite retry if RNR NACK */
750 MLX5_SET(rtr2rts_qp_in, in, opcode, MLX5_CMD_OP_RTR2RTS_QP);
751 MLX5_SET(rtr2rts_qp_in, in, qpn, conn->qp.qpn);
752 MLX5_SET(rtr2rts_qp_in, in, opt_param_mask, MLX5_QP_OPTPAR_RNR_TIMEOUT);
754 return mlx5_cmd_exec_in(mdev, rtr2rts_qp, in);
757 static int mlx5_fpga_conn_connect(struct mlx5_fpga_conn *conn)
759 struct mlx5_fpga_device *fdev = conn->fdev;
762 MLX5_SET(fpga_qpc, conn->fpga_qpc, state, MLX5_FPGA_QPC_STATE_ACTIVE);
763 err = mlx5_fpga_modify_qp(conn->fdev->mdev, conn->fpga_qpn,
764 MLX5_FPGA_QPC_STATE, &conn->fpga_qpc);
766 mlx5_fpga_err(fdev, "Failed to activate FPGA RC QP: %d\n", err);
770 err = mlx5_fpga_conn_reset_qp(conn);
772 mlx5_fpga_err(fdev, "Failed to change QP state to reset\n");
776 err = mlx5_fpga_conn_init_qp(conn);
778 mlx5_fpga_err(fdev, "Failed to modify QP from RESET to INIT\n");
781 conn->qp.active = true;
783 while (!mlx5_fpga_conn_post_recv_buf(conn))
786 err = mlx5_fpga_conn_rtr_qp(conn);
788 mlx5_fpga_err(fdev, "Failed to change QP state from INIT to RTR\n");
792 err = mlx5_fpga_conn_rts_qp(conn);
794 mlx5_fpga_err(fdev, "Failed to change QP state from RTR to RTS\n");
800 mlx5_fpga_conn_free_recv_bufs(conn);
802 MLX5_SET(fpga_qpc, conn->fpga_qpc, state, MLX5_FPGA_QPC_STATE_INIT);
803 if (mlx5_fpga_modify_qp(conn->fdev->mdev, conn->fpga_qpn,
804 MLX5_FPGA_QPC_STATE, &conn->fpga_qpc))
805 mlx5_fpga_err(fdev, "Failed to revert FPGA QP to INIT\n");
810 struct mlx5_fpga_conn *mlx5_fpga_conn_create(struct mlx5_fpga_device *fdev,
811 struct mlx5_fpga_conn_attr *attr,
812 enum mlx5_ifc_fpga_qp_type qp_type)
814 struct mlx5_fpga_conn *ret, *conn;
815 u8 *remote_mac, *remote_ip;
819 return ERR_PTR(-EINVAL);
821 conn = kzalloc(sizeof(*conn), GFP_KERNEL);
823 return ERR_PTR(-ENOMEM);
826 INIT_LIST_HEAD(&conn->qp.sq.backlog);
828 spin_lock_init(&conn->qp.sq.lock);
830 conn->recv_cb = attr->recv_cb;
831 conn->cb_arg = attr->cb_arg;
833 remote_mac = MLX5_ADDR_OF(fpga_qpc, conn->fpga_qpc, remote_mac_47_32);
834 err = mlx5_query_mac_address(fdev->mdev, remote_mac);
836 mlx5_fpga_err(fdev, "Failed to query local MAC: %d\n", err);
841 /* Build Modified EUI-64 IPv6 address from the MAC address */
842 remote_ip = MLX5_ADDR_OF(fpga_qpc, conn->fpga_qpc, remote_ip);
845 addrconf_addr_eui48(&remote_ip[8], remote_mac);
847 err = mlx5_core_reserved_gid_alloc(fdev->mdev, &conn->qp.sgid_index);
849 mlx5_fpga_err(fdev, "Failed to allocate SGID: %d\n", err);
854 err = mlx5_core_roce_gid_set(fdev->mdev, conn->qp.sgid_index,
856 MLX5_ROCE_L3_TYPE_IPV6,
857 remote_ip, remote_mac, true, 0,
860 mlx5_fpga_err(fdev, "Failed to set SGID: %d\n", err);
864 mlx5_fpga_dbg(fdev, "Reserved SGID index %u\n", conn->qp.sgid_index);
866 /* Allow for one cqe per rx/tx wqe, plus one cqe for the next wqe,
867 * created during processing of the cqe
869 err = mlx5_fpga_conn_create_cq(conn,
870 (attr->tx_size + attr->rx_size) * 2);
872 mlx5_fpga_err(fdev, "Failed to create CQ: %d\n", err);
877 mlx5_fpga_conn_arm_cq(conn);
879 err = mlx5_fpga_conn_create_qp(conn, attr->tx_size, attr->rx_size);
881 mlx5_fpga_err(fdev, "Failed to create QP: %d\n", err);
886 MLX5_SET(fpga_qpc, conn->fpga_qpc, state, MLX5_FPGA_QPC_STATE_INIT);
887 MLX5_SET(fpga_qpc, conn->fpga_qpc, qp_type, qp_type);
888 MLX5_SET(fpga_qpc, conn->fpga_qpc, st, MLX5_FPGA_QPC_ST_RC);
889 MLX5_SET(fpga_qpc, conn->fpga_qpc, ether_type, ETH_P_8021Q);
890 MLX5_SET(fpga_qpc, conn->fpga_qpc, vid, 0);
891 MLX5_SET(fpga_qpc, conn->fpga_qpc, next_rcv_psn, 1);
892 MLX5_SET(fpga_qpc, conn->fpga_qpc, next_send_psn, 0);
893 MLX5_SET(fpga_qpc, conn->fpga_qpc, pkey, MLX5_FPGA_PKEY);
894 MLX5_SET(fpga_qpc, conn->fpga_qpc, remote_qpn, conn->qp.qpn);
895 MLX5_SET(fpga_qpc, conn->fpga_qpc, rnr_retry, 7);
896 MLX5_SET(fpga_qpc, conn->fpga_qpc, retry_count, 7);
898 err = mlx5_fpga_create_qp(fdev->mdev, &conn->fpga_qpc,
901 mlx5_fpga_err(fdev, "Failed to create FPGA RC QP: %d\n", err);
906 err = mlx5_fpga_conn_connect(conn);
912 mlx5_fpga_dbg(fdev, "FPGA QPN is %u\n", conn->fpga_qpn);
917 mlx5_fpga_destroy_qp(conn->fdev->mdev, conn->fpga_qpn);
919 mlx5_fpga_conn_destroy_qp(conn);
921 mlx5_fpga_conn_destroy_cq(conn);
923 mlx5_core_roce_gid_set(fdev->mdev, conn->qp.sgid_index, 0, 0, NULL,
924 NULL, false, 0, MLX5_FPGA_PORT_NUM);
926 mlx5_core_reserved_gid_free(fdev->mdev, conn->qp.sgid_index);
933 void mlx5_fpga_conn_destroy(struct mlx5_fpga_conn *conn)
935 conn->qp.active = false;
936 tasklet_disable(&conn->cq.tasklet);
937 synchronize_irq(conn->cq.mcq.irqn);
939 mlx5_fpga_destroy_qp(conn->fdev->mdev, conn->fpga_qpn);
940 mlx5_fpga_conn_destroy_qp(conn);
941 mlx5_fpga_conn_destroy_cq(conn);
943 mlx5_core_roce_gid_set(conn->fdev->mdev, conn->qp.sgid_index, 0, 0,
944 NULL, NULL, false, 0, MLX5_FPGA_PORT_NUM);
945 mlx5_core_reserved_gid_free(conn->fdev->mdev, conn->qp.sgid_index);
949 int mlx5_fpga_conn_device_init(struct mlx5_fpga_device *fdev)
953 err = mlx5_nic_vport_enable_roce(fdev->mdev);
955 mlx5_fpga_err(fdev, "Failed to enable RoCE: %d\n", err);
959 fdev->conn_res.uar = mlx5_get_uars_page(fdev->mdev);
960 if (IS_ERR(fdev->conn_res.uar)) {
961 err = PTR_ERR(fdev->conn_res.uar);
962 mlx5_fpga_err(fdev, "get_uars_page failed, %d\n", err);
965 mlx5_fpga_dbg(fdev, "Allocated UAR index %u\n",
966 fdev->conn_res.uar->index);
968 err = mlx5_core_alloc_pd(fdev->mdev, &fdev->conn_res.pdn);
970 mlx5_fpga_err(fdev, "alloc pd failed, %d\n", err);
973 mlx5_fpga_dbg(fdev, "Allocated PD %u\n", fdev->conn_res.pdn);
975 err = mlx5_fpga_conn_create_mkey(fdev->mdev, fdev->conn_res.pdn,
976 &fdev->conn_res.mkey);
978 mlx5_fpga_err(fdev, "create mkey failed, %d\n", err);
981 mlx5_fpga_dbg(fdev, "Created mkey 0x%x\n", fdev->conn_res.mkey);
986 mlx5_core_dealloc_pd(fdev->mdev, fdev->conn_res.pdn);
988 mlx5_put_uars_page(fdev->mdev, fdev->conn_res.uar);
990 mlx5_nic_vport_disable_roce(fdev->mdev);
995 void mlx5_fpga_conn_device_cleanup(struct mlx5_fpga_device *fdev)
997 mlx5_core_destroy_mkey(fdev->mdev, fdev->conn_res.mkey);
998 mlx5_core_dealloc_pd(fdev->mdev, fdev->conn_res.pdn);
999 mlx5_put_uars_page(fdev->mdev, fdev->conn_res.uar);
1000 mlx5_nic_vport_disable_roce(fdev->mdev);