1 // SPDX-License-Identifier: GPL-2.0+
3 #include <linux/types.h>
5 #include <linux/platform_device.h>
6 #include <linux/pm_runtime.h>
7 #include <linux/acpi.h>
8 #include <linux/of_mdio.h>
9 #include <linux/of_net.h>
10 #include <linux/etherdevice.h>
11 #include <linux/interrupt.h>
13 #include <linux/netlink.h>
14 #include <linux/bpf.h>
15 #include <linux/bpf_trace.h>
18 #include <net/page_pool.h>
19 #include <net/ip6_checksum.h>
21 #define NETSEC_REG_SOFT_RST 0x104
22 #define NETSEC_REG_COM_INIT 0x120
24 #define NETSEC_REG_TOP_STATUS 0x200
25 #define NETSEC_IRQ_RX BIT(1)
26 #define NETSEC_IRQ_TX BIT(0)
28 #define NETSEC_REG_TOP_INTEN 0x204
29 #define NETSEC_REG_INTEN_SET 0x234
30 #define NETSEC_REG_INTEN_CLR 0x238
32 #define NETSEC_REG_NRM_TX_STATUS 0x400
33 #define NETSEC_REG_NRM_TX_INTEN 0x404
34 #define NETSEC_REG_NRM_TX_INTEN_SET 0x428
35 #define NETSEC_REG_NRM_TX_INTEN_CLR 0x42c
36 #define NRM_TX_ST_NTOWNR BIT(17)
37 #define NRM_TX_ST_TR_ERR BIT(16)
38 #define NRM_TX_ST_TXDONE BIT(15)
39 #define NRM_TX_ST_TMREXP BIT(14)
41 #define NETSEC_REG_NRM_RX_STATUS 0x440
42 #define NETSEC_REG_NRM_RX_INTEN 0x444
43 #define NETSEC_REG_NRM_RX_INTEN_SET 0x468
44 #define NETSEC_REG_NRM_RX_INTEN_CLR 0x46c
45 #define NRM_RX_ST_RC_ERR BIT(16)
46 #define NRM_RX_ST_PKTCNT BIT(15)
47 #define NRM_RX_ST_TMREXP BIT(14)
49 #define NETSEC_REG_PKT_CMD_BUF 0xd0
51 #define NETSEC_REG_CLK_EN 0x100
53 #define NETSEC_REG_PKT_CTRL 0x140
55 #define NETSEC_REG_DMA_TMR_CTRL 0x20c
56 #define NETSEC_REG_F_TAIKI_MC_VER 0x22c
57 #define NETSEC_REG_F_TAIKI_VER 0x230
58 #define NETSEC_REG_DMA_HM_CTRL 0x214
59 #define NETSEC_REG_DMA_MH_CTRL 0x220
60 #define NETSEC_REG_ADDR_DIS_CORE 0x218
61 #define NETSEC_REG_DMAC_HM_CMD_BUF 0x210
62 #define NETSEC_REG_DMAC_MH_CMD_BUF 0x21c
64 #define NETSEC_REG_NRM_TX_PKTCNT 0x410
66 #define NETSEC_REG_NRM_TX_DONE_PKTCNT 0x414
67 #define NETSEC_REG_NRM_TX_DONE_TXINT_PKTCNT 0x418
69 #define NETSEC_REG_NRM_TX_TMR 0x41c
71 #define NETSEC_REG_NRM_RX_PKTCNT 0x454
72 #define NETSEC_REG_NRM_RX_RXINT_PKTCNT 0x458
73 #define NETSEC_REG_NRM_TX_TXINT_TMR 0x420
74 #define NETSEC_REG_NRM_RX_RXINT_TMR 0x460
76 #define NETSEC_REG_NRM_RX_TMR 0x45c
78 #define NETSEC_REG_NRM_TX_DESC_START_UP 0x434
79 #define NETSEC_REG_NRM_TX_DESC_START_LW 0x408
80 #define NETSEC_REG_NRM_RX_DESC_START_UP 0x474
81 #define NETSEC_REG_NRM_RX_DESC_START_LW 0x448
83 #define NETSEC_REG_NRM_TX_CONFIG 0x430
84 #define NETSEC_REG_NRM_RX_CONFIG 0x470
86 #define MAC_REG_STATUS 0x1024
87 #define MAC_REG_DATA 0x11c0
88 #define MAC_REG_CMD 0x11c4
89 #define MAC_REG_FLOW_TH 0x11cc
90 #define MAC_REG_INTF_SEL 0x11d4
91 #define MAC_REG_DESC_INIT 0x11fc
92 #define MAC_REG_DESC_SOFT_RST 0x1204
93 #define NETSEC_REG_MODE_TRANS_COMP_STATUS 0x500
95 #define GMAC_REG_MCR 0x0000
96 #define GMAC_REG_MFFR 0x0004
97 #define GMAC_REG_GAR 0x0010
98 #define GMAC_REG_GDR 0x0014
99 #define GMAC_REG_FCR 0x0018
100 #define GMAC_REG_BMR 0x1000
101 #define GMAC_REG_RDLAR 0x100c
102 #define GMAC_REG_TDLAR 0x1010
103 #define GMAC_REG_OMR 0x1018
105 #define MHZ(n) ((n) * 1000 * 1000)
107 #define NETSEC_TX_SHIFT_OWN_FIELD 31
108 #define NETSEC_TX_SHIFT_LD_FIELD 30
109 #define NETSEC_TX_SHIFT_DRID_FIELD 24
110 #define NETSEC_TX_SHIFT_PT_FIELD 21
111 #define NETSEC_TX_SHIFT_TDRID_FIELD 16
112 #define NETSEC_TX_SHIFT_CC_FIELD 15
113 #define NETSEC_TX_SHIFT_FS_FIELD 9
114 #define NETSEC_TX_LAST 8
115 #define NETSEC_TX_SHIFT_CO 7
116 #define NETSEC_TX_SHIFT_SO 6
117 #define NETSEC_TX_SHIFT_TRS_FIELD 4
119 #define NETSEC_RX_PKT_OWN_FIELD 31
120 #define NETSEC_RX_PKT_LD_FIELD 30
121 #define NETSEC_RX_PKT_SDRID_FIELD 24
122 #define NETSEC_RX_PKT_FR_FIELD 23
123 #define NETSEC_RX_PKT_ER_FIELD 21
124 #define NETSEC_RX_PKT_ERR_FIELD 16
125 #define NETSEC_RX_PKT_TDRID_FIELD 12
126 #define NETSEC_RX_PKT_FS_FIELD 9
127 #define NETSEC_RX_PKT_LS_FIELD 8
128 #define NETSEC_RX_PKT_CO_FIELD 6
130 #define NETSEC_RX_PKT_ERR_MASK 3
132 #define NETSEC_MAX_TX_PKT_LEN 1518
133 #define NETSEC_MAX_TX_JUMBO_PKT_LEN 9018
135 #define NETSEC_RING_GMAC 15
136 #define NETSEC_RING_MAX 2
138 #define NETSEC_TCP_SEG_LEN_MAX 1460
139 #define NETSEC_TCP_JUMBO_SEG_LEN_MAX 8960
141 #define NETSEC_RX_CKSUM_NOTAVAIL 0
142 #define NETSEC_RX_CKSUM_OK 1
143 #define NETSEC_RX_CKSUM_NG 2
145 #define NETSEC_TOP_IRQ_REG_CODE_LOAD_END BIT(20)
146 #define NETSEC_IRQ_TRANSITION_COMPLETE BIT(4)
148 #define NETSEC_MODE_TRANS_COMP_IRQ_N2T BIT(20)
149 #define NETSEC_MODE_TRANS_COMP_IRQ_T2N BIT(19)
151 #define NETSEC_INT_PKTCNT_MAX 2047
153 #define NETSEC_FLOW_START_TH_MAX 95
154 #define NETSEC_FLOW_STOP_TH_MAX 95
155 #define NETSEC_FLOW_PAUSE_TIME_MIN 5
157 #define NETSEC_CLK_EN_REG_DOM_ALL 0x3f
159 #define NETSEC_PKT_CTRL_REG_MODE_NRM BIT(28)
160 #define NETSEC_PKT_CTRL_REG_EN_JUMBO BIT(27)
161 #define NETSEC_PKT_CTRL_REG_LOG_CHKSUM_ER BIT(3)
162 #define NETSEC_PKT_CTRL_REG_LOG_HD_INCOMPLETE BIT(2)
163 #define NETSEC_PKT_CTRL_REG_LOG_HD_ER BIT(1)
164 #define NETSEC_PKT_CTRL_REG_DRP_NO_MATCH BIT(0)
166 #define NETSEC_CLK_EN_REG_DOM_G BIT(5)
167 #define NETSEC_CLK_EN_REG_DOM_C BIT(1)
168 #define NETSEC_CLK_EN_REG_DOM_D BIT(0)
170 #define NETSEC_COM_INIT_REG_DB BIT(2)
171 #define NETSEC_COM_INIT_REG_CLS BIT(1)
172 #define NETSEC_COM_INIT_REG_ALL (NETSEC_COM_INIT_REG_CLS | \
173 NETSEC_COM_INIT_REG_DB)
175 #define NETSEC_SOFT_RST_REG_RESET 0
176 #define NETSEC_SOFT_RST_REG_RUN BIT(31)
178 #define NETSEC_DMA_CTRL_REG_STOP 1
179 #define MH_CTRL__MODE_TRANS BIT(20)
181 #define NETSEC_GMAC_CMD_ST_READ 0
182 #define NETSEC_GMAC_CMD_ST_WRITE BIT(28)
183 #define NETSEC_GMAC_CMD_ST_BUSY BIT(31)
185 #define NETSEC_GMAC_BMR_REG_COMMON 0x00412080
186 #define NETSEC_GMAC_BMR_REG_RESET 0x00020181
187 #define NETSEC_GMAC_BMR_REG_SWR 0x00000001
189 #define NETSEC_GMAC_OMR_REG_ST BIT(13)
190 #define NETSEC_GMAC_OMR_REG_SR BIT(1)
192 #define NETSEC_GMAC_MCR_REG_IBN BIT(30)
193 #define NETSEC_GMAC_MCR_REG_CST BIT(25)
194 #define NETSEC_GMAC_MCR_REG_JE BIT(20)
195 #define NETSEC_MCR_PS BIT(15)
196 #define NETSEC_GMAC_MCR_REG_FES BIT(14)
197 #define NETSEC_GMAC_MCR_REG_FULL_DUPLEX_COMMON 0x0000280c
198 #define NETSEC_GMAC_MCR_REG_HALF_DUPLEX_COMMON 0x0001a00c
200 #define NETSEC_FCR_RFE BIT(2)
201 #define NETSEC_FCR_TFE BIT(1)
203 #define NETSEC_GMAC_GAR_REG_GW BIT(1)
204 #define NETSEC_GMAC_GAR_REG_GB BIT(0)
206 #define NETSEC_GMAC_GAR_REG_SHIFT_PA 11
207 #define NETSEC_GMAC_GAR_REG_SHIFT_GR 6
208 #define GMAC_REG_SHIFT_CR_GAR 2
210 #define NETSEC_GMAC_GAR_REG_CR_25_35_MHZ 2
211 #define NETSEC_GMAC_GAR_REG_CR_35_60_MHZ 3
212 #define NETSEC_GMAC_GAR_REG_CR_60_100_MHZ 0
213 #define NETSEC_GMAC_GAR_REG_CR_100_150_MHZ 1
214 #define NETSEC_GMAC_GAR_REG_CR_150_250_MHZ 4
215 #define NETSEC_GMAC_GAR_REG_CR_250_300_MHZ 5
217 #define NETSEC_GMAC_RDLAR_REG_COMMON 0x18000
218 #define NETSEC_GMAC_TDLAR_REG_COMMON 0x1c000
220 #define NETSEC_REG_NETSEC_VER_F_TAIKI 0x50000
222 #define NETSEC_REG_DESC_RING_CONFIG_CFG_UP BIT(31)
223 #define NETSEC_REG_DESC_RING_CONFIG_CH_RST BIT(30)
224 #define NETSEC_REG_DESC_TMR_MODE 4
225 #define NETSEC_REG_DESC_ENDIAN 0
227 #define NETSEC_MAC_DESC_SOFT_RST_SOFT_RST 1
228 #define NETSEC_MAC_DESC_INIT_REG_INIT 1
230 #define NETSEC_EEPROM_MAC_ADDRESS 0x00
231 #define NETSEC_EEPROM_HM_ME_ADDRESS_H 0x08
232 #define NETSEC_EEPROM_HM_ME_ADDRESS_L 0x0C
233 #define NETSEC_EEPROM_HM_ME_SIZE 0x10
234 #define NETSEC_EEPROM_MH_ME_ADDRESS_H 0x14
235 #define NETSEC_EEPROM_MH_ME_ADDRESS_L 0x18
236 #define NETSEC_EEPROM_MH_ME_SIZE 0x1C
237 #define NETSEC_EEPROM_PKT_ME_ADDRESS 0x20
238 #define NETSEC_EEPROM_PKT_ME_SIZE 0x24
242 #define NETSEC_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
243 #define NETSEC_RXBUF_HEADROOM (max(XDP_PACKET_HEADROOM, NET_SKB_PAD) + \
245 #define NETSEC_RX_BUF_NON_DATA (NETSEC_RXBUF_HEADROOM + \
246 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
247 #define NETSEC_RX_BUF_SIZE (PAGE_SIZE - NETSEC_RX_BUF_NON_DATA)
249 #define DESC_SZ sizeof(struct netsec_de)
251 #define NETSEC_F_NETSEC_VER_MAJOR_NUM(x) ((x) & 0xffff0000)
253 #define NETSEC_XDP_PASS 0
254 #define NETSEC_XDP_CONSUMED BIT(0)
255 #define NETSEC_XDP_TX BIT(1)
256 #define NETSEC_XDP_REDIR BIT(2)
272 struct xdp_frame *xdpf;
280 struct netsec_desc_ring {
282 struct netsec_desc *desc;
285 u16 xdp_xmit; /* netsec_xdp_xmit packets */
286 struct page_pool *page_pool;
287 struct xdp_rxq_info xdp_rxq;
288 spinlock_t lock; /* XDP tx queue locking */
292 struct netsec_desc_ring desc_ring[NETSEC_RING_MAX];
293 struct ethtool_coalesce et_coalesce;
294 struct bpf_prog *xdp_prog;
295 spinlock_t reglock; /* protect reg access */
296 struct napi_struct napi;
297 phy_interface_t phy_interface;
298 struct net_device *ndev;
299 struct device_node *phy_np;
300 struct phy_device *phydev;
301 struct mii_bus *mii_bus;
302 void __iomem *ioaddr;
303 void __iomem *eeprom_base;
309 bool rx_cksum_offload_flag;
312 struct netsec_de { /* Netsec Descriptor layout */
314 u32 data_buf_addr_up;
315 u32 data_buf_addr_lw;
319 struct netsec_tx_pkt_ctrl {
321 bool tcp_seg_offload_flag;
322 bool cksum_offload_flag;
325 struct netsec_rx_pkt_info {
331 static void netsec_write(struct netsec_priv *priv, u32 reg_addr, u32 val)
333 writel(val, priv->ioaddr + reg_addr);
336 static u32 netsec_read(struct netsec_priv *priv, u32 reg_addr)
338 return readl(priv->ioaddr + reg_addr);
341 /************* MDIO BUS OPS FOLLOW *************/
343 #define TIMEOUT_SPINS_MAC 1000
344 #define TIMEOUT_SECONDARY_MS_MAC 100
346 static u32 netsec_clk_type(u32 freq)
349 return NETSEC_GMAC_GAR_REG_CR_25_35_MHZ;
351 return NETSEC_GMAC_GAR_REG_CR_35_60_MHZ;
353 return NETSEC_GMAC_GAR_REG_CR_60_100_MHZ;
355 return NETSEC_GMAC_GAR_REG_CR_100_150_MHZ;
357 return NETSEC_GMAC_GAR_REG_CR_150_250_MHZ;
359 return NETSEC_GMAC_GAR_REG_CR_250_300_MHZ;
362 static int netsec_wait_while_busy(struct netsec_priv *priv, u32 addr, u32 mask)
364 u32 timeout = TIMEOUT_SPINS_MAC;
366 while (--timeout && netsec_read(priv, addr) & mask)
371 timeout = TIMEOUT_SECONDARY_MS_MAC;
372 while (--timeout && netsec_read(priv, addr) & mask)
373 usleep_range(1000, 2000);
378 netdev_WARN(priv->ndev, "%s: timeout\n", __func__);
383 static int netsec_mac_write(struct netsec_priv *priv, u32 addr, u32 value)
385 netsec_write(priv, MAC_REG_DATA, value);
386 netsec_write(priv, MAC_REG_CMD, addr | NETSEC_GMAC_CMD_ST_WRITE);
387 return netsec_wait_while_busy(priv,
388 MAC_REG_CMD, NETSEC_GMAC_CMD_ST_BUSY);
391 static int netsec_mac_read(struct netsec_priv *priv, u32 addr, u32 *read)
395 netsec_write(priv, MAC_REG_CMD, addr | NETSEC_GMAC_CMD_ST_READ);
396 ret = netsec_wait_while_busy(priv,
397 MAC_REG_CMD, NETSEC_GMAC_CMD_ST_BUSY);
401 *read = netsec_read(priv, MAC_REG_DATA);
406 static int netsec_mac_wait_while_busy(struct netsec_priv *priv,
409 u32 timeout = TIMEOUT_SPINS_MAC;
413 ret = netsec_mac_read(priv, addr, &data);
417 } while (--timeout && (data & mask));
422 timeout = TIMEOUT_SECONDARY_MS_MAC;
424 usleep_range(1000, 2000);
426 ret = netsec_mac_read(priv, addr, &data);
430 } while (--timeout && (data & mask));
435 netdev_WARN(priv->ndev, "%s: timeout\n", __func__);
440 static int netsec_mac_update_to_phy_state(struct netsec_priv *priv)
442 struct phy_device *phydev = priv->ndev->phydev;
445 value = phydev->duplex ? NETSEC_GMAC_MCR_REG_FULL_DUPLEX_COMMON :
446 NETSEC_GMAC_MCR_REG_HALF_DUPLEX_COMMON;
448 if (phydev->speed != SPEED_1000)
449 value |= NETSEC_MCR_PS;
451 if (priv->phy_interface != PHY_INTERFACE_MODE_GMII &&
452 phydev->speed == SPEED_100)
453 value |= NETSEC_GMAC_MCR_REG_FES;
455 value |= NETSEC_GMAC_MCR_REG_CST | NETSEC_GMAC_MCR_REG_JE;
457 if (phy_interface_mode_is_rgmii(priv->phy_interface))
458 value |= NETSEC_GMAC_MCR_REG_IBN;
460 if (netsec_mac_write(priv, GMAC_REG_MCR, value))
466 static int netsec_phy_read(struct mii_bus *bus, int phy_addr, int reg_addr);
468 static int netsec_phy_write(struct mii_bus *bus,
469 int phy_addr, int reg, u16 val)
472 struct netsec_priv *priv = bus->priv;
474 if (netsec_mac_write(priv, GMAC_REG_GDR, val))
476 if (netsec_mac_write(priv, GMAC_REG_GAR,
477 phy_addr << NETSEC_GMAC_GAR_REG_SHIFT_PA |
478 reg << NETSEC_GMAC_GAR_REG_SHIFT_GR |
479 NETSEC_GMAC_GAR_REG_GW | NETSEC_GMAC_GAR_REG_GB |
480 (netsec_clk_type(priv->freq) <<
481 GMAC_REG_SHIFT_CR_GAR)))
484 status = netsec_mac_wait_while_busy(priv, GMAC_REG_GAR,
485 NETSEC_GMAC_GAR_REG_GB);
487 /* Developerbox implements RTL8211E PHY and there is
488 * a compatibility problem with F_GMAC4.
489 * RTL8211E expects MDC clock must be kept toggling for several
490 * clock cycle with MDIO high before entering the IDLE state.
491 * To meet this requirement, netsec driver needs to issue dummy
492 * read(e.g. read PHYID1(offset 0x2) register) right after write.
494 netsec_phy_read(bus, phy_addr, MII_PHYSID1);
499 static int netsec_phy_read(struct mii_bus *bus, int phy_addr, int reg_addr)
501 struct netsec_priv *priv = bus->priv;
505 if (netsec_mac_write(priv, GMAC_REG_GAR, NETSEC_GMAC_GAR_REG_GB |
506 phy_addr << NETSEC_GMAC_GAR_REG_SHIFT_PA |
507 reg_addr << NETSEC_GMAC_GAR_REG_SHIFT_GR |
508 (netsec_clk_type(priv->freq) <<
509 GMAC_REG_SHIFT_CR_GAR)))
512 ret = netsec_mac_wait_while_busy(priv, GMAC_REG_GAR,
513 NETSEC_GMAC_GAR_REG_GB);
517 ret = netsec_mac_read(priv, GMAC_REG_GDR, &data);
524 /************* ETHTOOL_OPS FOLLOW *************/
526 static void netsec_et_get_drvinfo(struct net_device *net_device,
527 struct ethtool_drvinfo *info)
529 strscpy(info->driver, "netsec", sizeof(info->driver));
530 strscpy(info->bus_info, dev_name(net_device->dev.parent),
531 sizeof(info->bus_info));
534 static int netsec_et_get_coalesce(struct net_device *net_device,
535 struct ethtool_coalesce *et_coalesce,
536 struct kernel_ethtool_coalesce *kernel_coal,
537 struct netlink_ext_ack *extack)
539 struct netsec_priv *priv = netdev_priv(net_device);
541 *et_coalesce = priv->et_coalesce;
546 static int netsec_et_set_coalesce(struct net_device *net_device,
547 struct ethtool_coalesce *et_coalesce,
548 struct kernel_ethtool_coalesce *kernel_coal,
549 struct netlink_ext_ack *extack)
551 struct netsec_priv *priv = netdev_priv(net_device);
553 priv->et_coalesce = *et_coalesce;
555 if (priv->et_coalesce.tx_coalesce_usecs < 50)
556 priv->et_coalesce.tx_coalesce_usecs = 50;
557 if (priv->et_coalesce.tx_max_coalesced_frames < 1)
558 priv->et_coalesce.tx_max_coalesced_frames = 1;
560 netsec_write(priv, NETSEC_REG_NRM_TX_DONE_TXINT_PKTCNT,
561 priv->et_coalesce.tx_max_coalesced_frames);
562 netsec_write(priv, NETSEC_REG_NRM_TX_TXINT_TMR,
563 priv->et_coalesce.tx_coalesce_usecs);
564 netsec_write(priv, NETSEC_REG_NRM_TX_INTEN_SET, NRM_TX_ST_TXDONE);
565 netsec_write(priv, NETSEC_REG_NRM_TX_INTEN_SET, NRM_TX_ST_TMREXP);
567 if (priv->et_coalesce.rx_coalesce_usecs < 50)
568 priv->et_coalesce.rx_coalesce_usecs = 50;
569 if (priv->et_coalesce.rx_max_coalesced_frames < 1)
570 priv->et_coalesce.rx_max_coalesced_frames = 1;
572 netsec_write(priv, NETSEC_REG_NRM_RX_RXINT_PKTCNT,
573 priv->et_coalesce.rx_max_coalesced_frames);
574 netsec_write(priv, NETSEC_REG_NRM_RX_RXINT_TMR,
575 priv->et_coalesce.rx_coalesce_usecs);
576 netsec_write(priv, NETSEC_REG_NRM_RX_INTEN_SET, NRM_RX_ST_PKTCNT);
577 netsec_write(priv, NETSEC_REG_NRM_RX_INTEN_SET, NRM_RX_ST_TMREXP);
582 static u32 netsec_et_get_msglevel(struct net_device *dev)
584 struct netsec_priv *priv = netdev_priv(dev);
586 return priv->msg_enable;
589 static void netsec_et_set_msglevel(struct net_device *dev, u32 datum)
591 struct netsec_priv *priv = netdev_priv(dev);
593 priv->msg_enable = datum;
596 static const struct ethtool_ops netsec_ethtool_ops = {
597 .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
598 ETHTOOL_COALESCE_MAX_FRAMES,
599 .get_drvinfo = netsec_et_get_drvinfo,
600 .get_link_ksettings = phy_ethtool_get_link_ksettings,
601 .set_link_ksettings = phy_ethtool_set_link_ksettings,
602 .get_link = ethtool_op_get_link,
603 .get_coalesce = netsec_et_get_coalesce,
604 .set_coalesce = netsec_et_set_coalesce,
605 .get_msglevel = netsec_et_get_msglevel,
606 .set_msglevel = netsec_et_set_msglevel,
609 /************* NETDEV_OPS FOLLOW *************/
612 static void netsec_set_rx_de(struct netsec_priv *priv,
613 struct netsec_desc_ring *dring, u16 idx,
614 const struct netsec_desc *desc)
616 struct netsec_de *de = dring->vaddr + DESC_SZ * idx;
617 u32 attr = (1 << NETSEC_RX_PKT_OWN_FIELD) |
618 (1 << NETSEC_RX_PKT_FS_FIELD) |
619 (1 << NETSEC_RX_PKT_LS_FIELD);
621 if (idx == DESC_NUM - 1)
622 attr |= (1 << NETSEC_RX_PKT_LD_FIELD);
624 de->data_buf_addr_up = upper_32_bits(desc->dma_addr);
625 de->data_buf_addr_lw = lower_32_bits(desc->dma_addr);
626 de->buf_len_info = desc->len;
630 dring->desc[idx].dma_addr = desc->dma_addr;
631 dring->desc[idx].addr = desc->addr;
632 dring->desc[idx].len = desc->len;
635 static bool netsec_clean_tx_dring(struct netsec_priv *priv)
637 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_TX];
638 struct xdp_frame_bulk bq;
639 struct netsec_de *entry;
640 int tail = dring->tail;
644 spin_lock(&dring->lock);
647 xdp_frame_bulk_init(&bq);
648 entry = dring->vaddr + DESC_SZ * tail;
650 rcu_read_lock(); /* need for xdp_return_frame_bulk */
652 while (!(entry->attr & (1U << NETSEC_TX_SHIFT_OWN_FIELD)) &&
654 struct netsec_desc *desc;
657 desc = &dring->desc[tail];
658 eop = (entry->attr >> NETSEC_TX_LAST) & 1;
661 /* if buf_type is either TYPE_NETSEC_SKB or
662 * TYPE_NETSEC_XDP_NDO we mapped it
664 if (desc->buf_type != TYPE_NETSEC_XDP_TX)
665 dma_unmap_single(priv->dev, desc->dma_addr, desc->len,
671 if (desc->buf_type == TYPE_NETSEC_SKB) {
672 bytes += desc->skb->len;
673 dev_kfree_skb(desc->skb);
675 bytes += desc->xdpf->len;
676 if (desc->buf_type == TYPE_NETSEC_XDP_TX)
677 xdp_return_frame_rx_napi(desc->xdpf);
679 xdp_return_frame_bulk(desc->xdpf, &bq);
682 /* clean up so netsec_uninit_pkt_dring() won't free the skb
685 *desc = (struct netsec_desc){};
687 /* entry->attr is not going to be accessed by the NIC until
688 * netsec_set_tx_de() is called. No need for a dma_wmb() here
690 entry->attr = 1U << NETSEC_TX_SHIFT_OWN_FIELD;
691 /* move tail ahead */
692 dring->tail = (tail + 1) % DESC_NUM;
695 entry = dring->vaddr + DESC_SZ * tail;
698 xdp_flush_frame_bulk(&bq);
702 spin_unlock(&dring->lock);
707 /* reading the register clears the irq */
708 netsec_read(priv, NETSEC_REG_NRM_TX_DONE_PKTCNT);
710 priv->ndev->stats.tx_packets += cnt;
711 priv->ndev->stats.tx_bytes += bytes;
713 netdev_completed_queue(priv->ndev, cnt, bytes);
718 static void netsec_process_tx(struct netsec_priv *priv)
720 struct net_device *ndev = priv->ndev;
723 cleaned = netsec_clean_tx_dring(priv);
725 if (cleaned && netif_queue_stopped(ndev)) {
726 /* Make sure we update the value, anyone stopping the queue
727 * after this will read the proper consumer idx
730 netif_wake_queue(ndev);
734 static void *netsec_alloc_rx_data(struct netsec_priv *priv,
735 dma_addr_t *dma_handle, u16 *desc_len)
739 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_RX];
742 page = page_pool_dev_alloc_pages(dring->page_pool);
746 /* We allocate the same buffer length for XDP and non-XDP cases.
747 * page_pool API will map the whole page, skip what's needed for
748 * network payloads and/or XDP
750 *dma_handle = page_pool_get_dma_addr(page) + NETSEC_RXBUF_HEADROOM;
751 /* Make sure the incoming payload fits in the page for XDP and non-XDP
752 * cases and reserve enough space for headroom + skb_shared_info
754 *desc_len = NETSEC_RX_BUF_SIZE;
756 return page_address(page);
759 static void netsec_rx_fill(struct netsec_priv *priv, u16 from, u16 num)
761 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_RX];
765 netsec_set_rx_de(priv, dring, idx, &dring->desc[idx]);
773 static void netsec_xdp_ring_tx_db(struct netsec_priv *priv, u16 pkts)
776 netsec_write(priv, NETSEC_REG_NRM_TX_PKTCNT, pkts);
779 static void netsec_finalize_xdp_rx(struct netsec_priv *priv, u32 xdp_res,
782 if (xdp_res & NETSEC_XDP_REDIR)
785 if (xdp_res & NETSEC_XDP_TX)
786 netsec_xdp_ring_tx_db(priv, pkts);
789 static void netsec_set_tx_de(struct netsec_priv *priv,
790 struct netsec_desc_ring *dring,
791 const struct netsec_tx_pkt_ctrl *tx_ctrl,
792 const struct netsec_desc *desc, void *buf)
794 int idx = dring->head;
795 struct netsec_de *de;
798 de = dring->vaddr + (DESC_SZ * idx);
800 attr = (1 << NETSEC_TX_SHIFT_OWN_FIELD) |
801 (1 << NETSEC_TX_SHIFT_PT_FIELD) |
802 (NETSEC_RING_GMAC << NETSEC_TX_SHIFT_TDRID_FIELD) |
803 (1 << NETSEC_TX_SHIFT_FS_FIELD) |
804 (1 << NETSEC_TX_LAST) |
805 (tx_ctrl->cksum_offload_flag << NETSEC_TX_SHIFT_CO) |
806 (tx_ctrl->tcp_seg_offload_flag << NETSEC_TX_SHIFT_SO) |
807 (1 << NETSEC_TX_SHIFT_TRS_FIELD);
808 if (idx == DESC_NUM - 1)
809 attr |= (1 << NETSEC_TX_SHIFT_LD_FIELD);
811 de->data_buf_addr_up = upper_32_bits(desc->dma_addr);
812 de->data_buf_addr_lw = lower_32_bits(desc->dma_addr);
813 de->buf_len_info = (tx_ctrl->tcp_seg_len << 16) | desc->len;
816 dring->desc[idx] = *desc;
817 if (desc->buf_type == TYPE_NETSEC_SKB)
818 dring->desc[idx].skb = buf;
819 else if (desc->buf_type == TYPE_NETSEC_XDP_TX ||
820 desc->buf_type == TYPE_NETSEC_XDP_NDO)
821 dring->desc[idx].xdpf = buf;
823 /* move head ahead */
824 dring->head = (dring->head + 1) % DESC_NUM;
827 /* The current driver only supports 1 Txq, this should run under spin_lock() */
828 static u32 netsec_xdp_queue_one(struct netsec_priv *priv,
829 struct xdp_frame *xdpf, bool is_ndo)
832 struct netsec_desc_ring *tx_ring = &priv->desc_ring[NETSEC_RING_TX];
833 struct page *page = virt_to_page(xdpf->data);
834 struct netsec_tx_pkt_ctrl tx_ctrl = {};
835 struct netsec_desc tx_desc;
836 dma_addr_t dma_handle;
839 if (tx_ring->head >= tx_ring->tail)
840 filled = tx_ring->head - tx_ring->tail;
842 filled = tx_ring->head + DESC_NUM - tx_ring->tail;
844 if (DESC_NUM - filled <= 1)
845 return NETSEC_XDP_CONSUMED;
848 /* this is for ndo_xdp_xmit, the buffer needs mapping before
851 dma_handle = dma_map_single(priv->dev, xdpf->data, xdpf->len,
853 if (dma_mapping_error(priv->dev, dma_handle))
854 return NETSEC_XDP_CONSUMED;
855 tx_desc.buf_type = TYPE_NETSEC_XDP_NDO;
857 /* This is the device Rx buffer from page_pool. No need to remap
858 * just sync and send it
860 struct netsec_desc_ring *rx_ring =
861 &priv->desc_ring[NETSEC_RING_RX];
862 enum dma_data_direction dma_dir =
863 page_pool_get_dma_dir(rx_ring->page_pool);
865 dma_handle = page_pool_get_dma_addr(page) + xdpf->headroom +
867 dma_sync_single_for_device(priv->dev, dma_handle, xdpf->len,
869 tx_desc.buf_type = TYPE_NETSEC_XDP_TX;
872 tx_desc.dma_addr = dma_handle;
873 tx_desc.addr = xdpf->data;
874 tx_desc.len = xdpf->len;
876 netdev_sent_queue(priv->ndev, xdpf->len);
877 netsec_set_tx_de(priv, tx_ring, &tx_ctrl, &tx_desc, xdpf);
879 return NETSEC_XDP_TX;
882 static u32 netsec_xdp_xmit_back(struct netsec_priv *priv, struct xdp_buff *xdp)
884 struct netsec_desc_ring *tx_ring = &priv->desc_ring[NETSEC_RING_TX];
885 struct xdp_frame *xdpf = xdp_convert_buff_to_frame(xdp);
889 return NETSEC_XDP_CONSUMED;
891 spin_lock(&tx_ring->lock);
892 ret = netsec_xdp_queue_one(priv, xdpf, false);
893 spin_unlock(&tx_ring->lock);
898 static u32 netsec_run_xdp(struct netsec_priv *priv, struct bpf_prog *prog,
899 struct xdp_buff *xdp)
901 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_RX];
902 unsigned int sync, len = xdp->data_end - xdp->data;
903 u32 ret = NETSEC_XDP_PASS;
908 act = bpf_prog_run_xdp(prog, xdp);
910 /* Due xdp_adjust_tail: DMA sync for_device cover max len CPU touch */
911 sync = xdp->data_end - xdp->data_hard_start - NETSEC_RXBUF_HEADROOM;
912 sync = max(sync, len);
916 ret = NETSEC_XDP_PASS;
919 ret = netsec_xdp_xmit_back(priv, xdp);
920 if (ret != NETSEC_XDP_TX) {
921 page = virt_to_head_page(xdp->data);
922 page_pool_put_page(dring->page_pool, page, sync, true);
926 err = xdp_do_redirect(priv->ndev, xdp, prog);
928 ret = NETSEC_XDP_REDIR;
930 ret = NETSEC_XDP_CONSUMED;
931 page = virt_to_head_page(xdp->data);
932 page_pool_put_page(dring->page_pool, page, sync, true);
936 bpf_warn_invalid_xdp_action(priv->ndev, prog, act);
939 trace_xdp_exception(priv->ndev, prog, act);
940 fallthrough; /* handle aborts by dropping packet */
942 ret = NETSEC_XDP_CONSUMED;
943 page = virt_to_head_page(xdp->data);
944 page_pool_put_page(dring->page_pool, page, sync, true);
951 static int netsec_process_rx(struct netsec_priv *priv, int budget)
953 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_RX];
954 struct net_device *ndev = priv->ndev;
955 struct netsec_rx_pkt_info rx_info;
956 enum dma_data_direction dma_dir;
957 struct bpf_prog *xdp_prog;
963 xdp_init_buff(&xdp, PAGE_SIZE, &dring->xdp_rxq);
965 xdp_prog = READ_ONCE(priv->xdp_prog);
966 dma_dir = page_pool_get_dma_dir(dring->page_pool);
968 while (done < budget) {
969 u16 idx = dring->tail;
970 struct netsec_de *de = dring->vaddr + (DESC_SZ * idx);
971 struct netsec_desc *desc = &dring->desc[idx];
972 struct page *page = virt_to_page(desc->addr);
973 u32 xdp_result = NETSEC_XDP_PASS;
974 struct sk_buff *skb = NULL;
975 u16 pkt_len, desc_len;
976 dma_addr_t dma_handle;
979 if (de->attr & (1U << NETSEC_RX_PKT_OWN_FIELD)) {
980 /* reading the register clears the irq */
981 netsec_read(priv, NETSEC_REG_NRM_RX_PKTCNT);
985 /* This barrier is needed to keep us from reading
986 * any other fields out of the netsec_de until we have
987 * verified the descriptor has been written back
992 pkt_len = de->buf_len_info >> 16;
993 rx_info.err_code = (de->attr >> NETSEC_RX_PKT_ERR_FIELD) &
994 NETSEC_RX_PKT_ERR_MASK;
995 rx_info.err_flag = (de->attr >> NETSEC_RX_PKT_ER_FIELD) & 1;
996 if (rx_info.err_flag) {
997 netif_err(priv, drv, priv->ndev,
998 "%s: rx fail err(%d)\n", __func__,
1000 ndev->stats.rx_dropped++;
1001 dring->tail = (dring->tail + 1) % DESC_NUM;
1002 /* reuse buffer page frag */
1003 netsec_rx_fill(priv, idx, 1);
1006 rx_info.rx_cksum_result =
1007 (de->attr >> NETSEC_RX_PKT_CO_FIELD) & 3;
1009 /* allocate a fresh buffer and map it to the hardware.
1010 * This will eventually replace the old buffer in the hardware
1012 buf_addr = netsec_alloc_rx_data(priv, &dma_handle, &desc_len);
1014 if (unlikely(!buf_addr))
1017 dma_sync_single_for_cpu(priv->dev, desc->dma_addr, pkt_len,
1019 prefetch(desc->addr);
1021 xdp_prepare_buff(&xdp, desc->addr, NETSEC_RXBUF_HEADROOM,
1025 xdp_result = netsec_run_xdp(priv, xdp_prog, &xdp);
1026 if (xdp_result != NETSEC_XDP_PASS) {
1027 xdp_act |= xdp_result;
1028 if (xdp_result == NETSEC_XDP_TX)
1033 skb = build_skb(desc->addr, desc->len + NETSEC_RX_BUF_NON_DATA);
1035 if (unlikely(!skb)) {
1036 /* If skb fails recycle_direct will either unmap and
1037 * free the page or refill the cache depending on the
1038 * cache state. Since we paid the allocation cost if
1039 * building an skb fails try to put the page into cache
1041 page_pool_put_page(dring->page_pool, page, pkt_len,
1043 netif_err(priv, drv, priv->ndev,
1044 "rx failed to build skb\n");
1047 skb_mark_for_recycle(skb);
1049 skb_reserve(skb, xdp.data - xdp.data_hard_start);
1050 skb_put(skb, xdp.data_end - xdp.data);
1051 skb->protocol = eth_type_trans(skb, priv->ndev);
1053 if (priv->rx_cksum_offload_flag &&
1054 rx_info.rx_cksum_result == NETSEC_RX_CKSUM_OK)
1055 skb->ip_summed = CHECKSUM_UNNECESSARY;
1059 napi_gro_receive(&priv->napi, skb);
1060 if (skb || xdp_result) {
1061 ndev->stats.rx_packets++;
1062 ndev->stats.rx_bytes += xdp.data_end - xdp.data;
1065 /* Update the descriptor with fresh buffers */
1066 desc->len = desc_len;
1067 desc->dma_addr = dma_handle;
1068 desc->addr = buf_addr;
1070 netsec_rx_fill(priv, idx, 1);
1071 dring->tail = (dring->tail + 1) % DESC_NUM;
1073 netsec_finalize_xdp_rx(priv, xdp_act, xdp_xmit);
1078 static int netsec_napi_poll(struct napi_struct *napi, int budget)
1080 struct netsec_priv *priv;
1083 priv = container_of(napi, struct netsec_priv, napi);
1085 netsec_process_tx(priv);
1086 done = netsec_process_rx(priv, budget);
1088 if (done < budget && napi_complete_done(napi, done)) {
1089 unsigned long flags;
1091 spin_lock_irqsave(&priv->reglock, flags);
1092 netsec_write(priv, NETSEC_REG_INTEN_SET,
1093 NETSEC_IRQ_RX | NETSEC_IRQ_TX);
1094 spin_unlock_irqrestore(&priv->reglock, flags);
1101 static int netsec_desc_used(struct netsec_desc_ring *dring)
1105 if (dring->head >= dring->tail)
1106 used = dring->head - dring->tail;
1108 used = dring->head + DESC_NUM - dring->tail;
1113 static int netsec_check_stop_tx(struct netsec_priv *priv, int used)
1115 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_TX];
1117 /* keep tail from touching the queue */
1118 if (DESC_NUM - used < 2) {
1119 netif_stop_queue(priv->ndev);
1121 /* Make sure we read the updated value in case
1122 * descriptors got freed
1126 used = netsec_desc_used(dring);
1127 if (DESC_NUM - used < 2)
1128 return NETDEV_TX_BUSY;
1130 netif_wake_queue(priv->ndev);
1136 static netdev_tx_t netsec_netdev_start_xmit(struct sk_buff *skb,
1137 struct net_device *ndev)
1139 struct netsec_priv *priv = netdev_priv(ndev);
1140 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_TX];
1141 struct netsec_tx_pkt_ctrl tx_ctrl = {};
1142 struct netsec_desc tx_desc;
1143 u16 tso_seg_len = 0;
1146 spin_lock_bh(&dring->lock);
1147 filled = netsec_desc_used(dring);
1148 if (netsec_check_stop_tx(priv, filled)) {
1149 spin_unlock_bh(&dring->lock);
1150 net_warn_ratelimited("%s %s Tx queue full\n",
1151 dev_name(priv->dev), ndev->name);
1152 return NETDEV_TX_BUSY;
1155 if (skb->ip_summed == CHECKSUM_PARTIAL)
1156 tx_ctrl.cksum_offload_flag = true;
1158 if (skb_is_gso(skb))
1159 tso_seg_len = skb_shinfo(skb)->gso_size;
1161 if (tso_seg_len > 0) {
1162 if (skb->protocol == htons(ETH_P_IP)) {
1163 ip_hdr(skb)->tot_len = 0;
1164 tcp_hdr(skb)->check =
1165 ~tcp_v4_check(0, ip_hdr(skb)->saddr,
1166 ip_hdr(skb)->daddr, 0);
1168 tcp_v6_gso_csum_prep(skb);
1171 tx_ctrl.tcp_seg_offload_flag = true;
1172 tx_ctrl.tcp_seg_len = tso_seg_len;
1175 tx_desc.dma_addr = dma_map_single(priv->dev, skb->data,
1176 skb_headlen(skb), DMA_TO_DEVICE);
1177 if (dma_mapping_error(priv->dev, tx_desc.dma_addr)) {
1178 spin_unlock_bh(&dring->lock);
1179 netif_err(priv, drv, priv->ndev,
1180 "%s: DMA mapping failed\n", __func__);
1181 ndev->stats.tx_dropped++;
1182 dev_kfree_skb_any(skb);
1183 return NETDEV_TX_OK;
1185 tx_desc.addr = skb->data;
1186 tx_desc.len = skb_headlen(skb);
1187 tx_desc.buf_type = TYPE_NETSEC_SKB;
1189 skb_tx_timestamp(skb);
1190 netdev_sent_queue(priv->ndev, skb->len);
1192 netsec_set_tx_de(priv, dring, &tx_ctrl, &tx_desc, skb);
1193 spin_unlock_bh(&dring->lock);
1194 netsec_write(priv, NETSEC_REG_NRM_TX_PKTCNT, 1); /* submit another tx */
1196 return NETDEV_TX_OK;
1199 static void netsec_uninit_pkt_dring(struct netsec_priv *priv, int id)
1201 struct netsec_desc_ring *dring = &priv->desc_ring[id];
1202 struct netsec_desc *desc;
1205 if (!dring->vaddr || !dring->desc)
1207 for (idx = 0; idx < DESC_NUM; idx++) {
1208 desc = &dring->desc[idx];
1212 if (id == NETSEC_RING_RX) {
1213 struct page *page = virt_to_page(desc->addr);
1215 page_pool_put_full_page(dring->page_pool, page, false);
1216 } else if (id == NETSEC_RING_TX) {
1217 dma_unmap_single(priv->dev, desc->dma_addr, desc->len,
1219 dev_kfree_skb(desc->skb);
1223 /* Rx is currently using page_pool */
1224 if (id == NETSEC_RING_RX) {
1225 if (xdp_rxq_info_is_reg(&dring->xdp_rxq))
1226 xdp_rxq_info_unreg(&dring->xdp_rxq);
1227 page_pool_destroy(dring->page_pool);
1230 memset(dring->desc, 0, sizeof(struct netsec_desc) * DESC_NUM);
1231 memset(dring->vaddr, 0, DESC_SZ * DESC_NUM);
1236 if (id == NETSEC_RING_TX)
1237 netdev_reset_queue(priv->ndev);
1240 static void netsec_free_dring(struct netsec_priv *priv, int id)
1242 struct netsec_desc_ring *dring = &priv->desc_ring[id];
1245 dma_free_coherent(priv->dev, DESC_SZ * DESC_NUM,
1246 dring->vaddr, dring->desc_dma);
1247 dring->vaddr = NULL;
1254 static int netsec_alloc_dring(struct netsec_priv *priv, enum ring_id id)
1256 struct netsec_desc_ring *dring = &priv->desc_ring[id];
1258 dring->vaddr = dma_alloc_coherent(priv->dev, DESC_SZ * DESC_NUM,
1259 &dring->desc_dma, GFP_KERNEL);
1263 dring->desc = kcalloc(DESC_NUM, sizeof(*dring->desc), GFP_KERNEL);
1269 netsec_free_dring(priv, id);
1274 static void netsec_setup_tx_dring(struct netsec_priv *priv)
1276 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_TX];
1279 for (i = 0; i < DESC_NUM; i++) {
1280 struct netsec_de *de;
1282 de = dring->vaddr + (DESC_SZ * i);
1283 /* de->attr is not going to be accessed by the NIC
1284 * until netsec_set_tx_de() is called.
1285 * No need for a dma_wmb() here
1287 de->attr = 1U << NETSEC_TX_SHIFT_OWN_FIELD;
1291 static int netsec_setup_rx_dring(struct netsec_priv *priv)
1293 struct netsec_desc_ring *dring = &priv->desc_ring[NETSEC_RING_RX];
1294 struct bpf_prog *xdp_prog = READ_ONCE(priv->xdp_prog);
1295 struct page_pool_params pp_params = {
1297 /* internal DMA mapping in page_pool */
1298 .flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
1299 .pool_size = DESC_NUM,
1300 .nid = NUMA_NO_NODE,
1302 .dma_dir = xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE,
1303 .offset = NETSEC_RXBUF_HEADROOM,
1304 .max_len = NETSEC_RX_BUF_SIZE,
1308 dring->page_pool = page_pool_create(&pp_params);
1309 if (IS_ERR(dring->page_pool)) {
1310 err = PTR_ERR(dring->page_pool);
1311 dring->page_pool = NULL;
1315 err = xdp_rxq_info_reg(&dring->xdp_rxq, priv->ndev, 0, priv->napi.napi_id);
1319 err = xdp_rxq_info_reg_mem_model(&dring->xdp_rxq, MEM_TYPE_PAGE_POOL,
1324 for (i = 0; i < DESC_NUM; i++) {
1325 struct netsec_desc *desc = &dring->desc[i];
1326 dma_addr_t dma_handle;
1330 buf = netsec_alloc_rx_data(priv, &dma_handle, &len);
1336 desc->dma_addr = dma_handle;
1341 netsec_rx_fill(priv, 0, DESC_NUM);
1346 netsec_uninit_pkt_dring(priv, NETSEC_RING_RX);
1350 static int netsec_netdev_load_ucode_region(struct netsec_priv *priv, u32 reg,
1351 u32 addr_h, u32 addr_l, u32 size)
1353 u64 base = (u64)addr_h << 32 | addr_l;
1354 void __iomem *ucode;
1357 ucode = ioremap(base, size * sizeof(u32));
1361 for (i = 0; i < size; i++)
1362 netsec_write(priv, reg, readl(ucode + i * 4));
1368 static int netsec_netdev_load_microcode(struct netsec_priv *priv)
1370 u32 addr_h, addr_l, size;
1373 addr_h = readl(priv->eeprom_base + NETSEC_EEPROM_HM_ME_ADDRESS_H);
1374 addr_l = readl(priv->eeprom_base + NETSEC_EEPROM_HM_ME_ADDRESS_L);
1375 size = readl(priv->eeprom_base + NETSEC_EEPROM_HM_ME_SIZE);
1376 err = netsec_netdev_load_ucode_region(priv, NETSEC_REG_DMAC_HM_CMD_BUF,
1377 addr_h, addr_l, size);
1381 addr_h = readl(priv->eeprom_base + NETSEC_EEPROM_MH_ME_ADDRESS_H);
1382 addr_l = readl(priv->eeprom_base + NETSEC_EEPROM_MH_ME_ADDRESS_L);
1383 size = readl(priv->eeprom_base + NETSEC_EEPROM_MH_ME_SIZE);
1384 err = netsec_netdev_load_ucode_region(priv, NETSEC_REG_DMAC_MH_CMD_BUF,
1385 addr_h, addr_l, size);
1390 addr_l = readl(priv->eeprom_base + NETSEC_EEPROM_PKT_ME_ADDRESS);
1391 size = readl(priv->eeprom_base + NETSEC_EEPROM_PKT_ME_SIZE);
1392 err = netsec_netdev_load_ucode_region(priv, NETSEC_REG_PKT_CMD_BUF,
1393 addr_h, addr_l, size);
1400 static int netsec_reset_hardware(struct netsec_priv *priv,
1406 /* stop DMA engines */
1407 if (!netsec_read(priv, NETSEC_REG_ADDR_DIS_CORE)) {
1408 netsec_write(priv, NETSEC_REG_DMA_HM_CTRL,
1409 NETSEC_DMA_CTRL_REG_STOP);
1410 netsec_write(priv, NETSEC_REG_DMA_MH_CTRL,
1411 NETSEC_DMA_CTRL_REG_STOP);
1413 while (netsec_read(priv, NETSEC_REG_DMA_HM_CTRL) &
1414 NETSEC_DMA_CTRL_REG_STOP)
1417 while (netsec_read(priv, NETSEC_REG_DMA_MH_CTRL) &
1418 NETSEC_DMA_CTRL_REG_STOP)
1422 netsec_write(priv, NETSEC_REG_SOFT_RST, NETSEC_SOFT_RST_REG_RESET);
1423 netsec_write(priv, NETSEC_REG_SOFT_RST, NETSEC_SOFT_RST_REG_RUN);
1424 netsec_write(priv, NETSEC_REG_COM_INIT, NETSEC_COM_INIT_REG_ALL);
1426 while (netsec_read(priv, NETSEC_REG_COM_INIT) != 0)
1429 /* set desc_start addr */
1430 netsec_write(priv, NETSEC_REG_NRM_RX_DESC_START_UP,
1431 upper_32_bits(priv->desc_ring[NETSEC_RING_RX].desc_dma));
1432 netsec_write(priv, NETSEC_REG_NRM_RX_DESC_START_LW,
1433 lower_32_bits(priv->desc_ring[NETSEC_RING_RX].desc_dma));
1435 netsec_write(priv, NETSEC_REG_NRM_TX_DESC_START_UP,
1436 upper_32_bits(priv->desc_ring[NETSEC_RING_TX].desc_dma));
1437 netsec_write(priv, NETSEC_REG_NRM_TX_DESC_START_LW,
1438 lower_32_bits(priv->desc_ring[NETSEC_RING_TX].desc_dma));
1440 /* set normal tx dring ring config */
1441 netsec_write(priv, NETSEC_REG_NRM_TX_CONFIG,
1442 1 << NETSEC_REG_DESC_ENDIAN);
1443 netsec_write(priv, NETSEC_REG_NRM_RX_CONFIG,
1444 1 << NETSEC_REG_DESC_ENDIAN);
1447 err = netsec_netdev_load_microcode(priv);
1449 netif_err(priv, probe, priv->ndev,
1450 "%s: failed to load microcode (%d)\n",
1456 /* start DMA engines */
1457 netsec_write(priv, NETSEC_REG_DMA_TMR_CTRL, priv->freq / 1000000 - 1);
1458 netsec_write(priv, NETSEC_REG_ADDR_DIS_CORE, 0);
1460 usleep_range(1000, 2000);
1462 if (!(netsec_read(priv, NETSEC_REG_TOP_STATUS) &
1463 NETSEC_TOP_IRQ_REG_CODE_LOAD_END)) {
1464 netif_err(priv, probe, priv->ndev,
1465 "microengine start failed\n");
1468 netsec_write(priv, NETSEC_REG_TOP_STATUS,
1469 NETSEC_TOP_IRQ_REG_CODE_LOAD_END);
1471 value = NETSEC_PKT_CTRL_REG_MODE_NRM;
1472 if (priv->ndev->mtu > ETH_DATA_LEN)
1473 value |= NETSEC_PKT_CTRL_REG_EN_JUMBO;
1475 /* change to normal mode */
1476 netsec_write(priv, NETSEC_REG_DMA_MH_CTRL, MH_CTRL__MODE_TRANS);
1477 netsec_write(priv, NETSEC_REG_PKT_CTRL, value);
1479 while ((netsec_read(priv, NETSEC_REG_MODE_TRANS_COMP_STATUS) &
1480 NETSEC_MODE_TRANS_COMP_IRQ_T2N) == 0)
1483 /* clear any pending EMPTY/ERR irq status */
1484 netsec_write(priv, NETSEC_REG_NRM_TX_STATUS, ~0);
1486 /* Disable TX & RX intr */
1487 netsec_write(priv, NETSEC_REG_INTEN_CLR, ~0);
1492 static int netsec_start_gmac(struct netsec_priv *priv)
1494 struct phy_device *phydev = priv->ndev->phydev;
1498 if (phydev->speed != SPEED_1000)
1499 value = (NETSEC_GMAC_MCR_REG_CST |
1500 NETSEC_GMAC_MCR_REG_HALF_DUPLEX_COMMON);
1502 if (netsec_mac_write(priv, GMAC_REG_MCR, value))
1504 if (netsec_mac_write(priv, GMAC_REG_BMR,
1505 NETSEC_GMAC_BMR_REG_RESET))
1508 /* Wait soft reset */
1509 usleep_range(1000, 5000);
1511 ret = netsec_mac_read(priv, GMAC_REG_BMR, &value);
1514 if (value & NETSEC_GMAC_BMR_REG_SWR)
1517 netsec_write(priv, MAC_REG_DESC_SOFT_RST, 1);
1518 if (netsec_wait_while_busy(priv, MAC_REG_DESC_SOFT_RST, 1))
1521 netsec_write(priv, MAC_REG_DESC_INIT, 1);
1522 if (netsec_wait_while_busy(priv, MAC_REG_DESC_INIT, 1))
1525 if (netsec_mac_write(priv, GMAC_REG_BMR,
1526 NETSEC_GMAC_BMR_REG_COMMON))
1528 if (netsec_mac_write(priv, GMAC_REG_RDLAR,
1529 NETSEC_GMAC_RDLAR_REG_COMMON))
1531 if (netsec_mac_write(priv, GMAC_REG_TDLAR,
1532 NETSEC_GMAC_TDLAR_REG_COMMON))
1534 if (netsec_mac_write(priv, GMAC_REG_MFFR, 0x80000001))
1537 ret = netsec_mac_update_to_phy_state(priv);
1541 ret = netsec_mac_read(priv, GMAC_REG_OMR, &value);
1545 value |= NETSEC_GMAC_OMR_REG_SR;
1546 value |= NETSEC_GMAC_OMR_REG_ST;
1548 netsec_write(priv, NETSEC_REG_NRM_RX_INTEN_CLR, ~0);
1549 netsec_write(priv, NETSEC_REG_NRM_TX_INTEN_CLR, ~0);
1551 netsec_et_set_coalesce(priv->ndev, &priv->et_coalesce, NULL, NULL);
1553 if (netsec_mac_write(priv, GMAC_REG_OMR, value))
1559 static int netsec_stop_gmac(struct netsec_priv *priv)
1564 ret = netsec_mac_read(priv, GMAC_REG_OMR, &value);
1567 value &= ~NETSEC_GMAC_OMR_REG_SR;
1568 value &= ~NETSEC_GMAC_OMR_REG_ST;
1570 /* disable all interrupts */
1571 netsec_write(priv, NETSEC_REG_NRM_RX_INTEN_CLR, ~0);
1572 netsec_write(priv, NETSEC_REG_NRM_TX_INTEN_CLR, ~0);
1574 return netsec_mac_write(priv, GMAC_REG_OMR, value);
1577 static void netsec_phy_adjust_link(struct net_device *ndev)
1579 struct netsec_priv *priv = netdev_priv(ndev);
1581 if (ndev->phydev->link)
1582 netsec_start_gmac(priv);
1584 netsec_stop_gmac(priv);
1586 phy_print_status(ndev->phydev);
1589 static irqreturn_t netsec_irq_handler(int irq, void *dev_id)
1591 struct netsec_priv *priv = dev_id;
1592 u32 val, status = netsec_read(priv, NETSEC_REG_TOP_STATUS);
1593 unsigned long flags;
1595 /* Disable interrupts */
1596 if (status & NETSEC_IRQ_TX) {
1597 val = netsec_read(priv, NETSEC_REG_NRM_TX_STATUS);
1598 netsec_write(priv, NETSEC_REG_NRM_TX_STATUS, val);
1600 if (status & NETSEC_IRQ_RX) {
1601 val = netsec_read(priv, NETSEC_REG_NRM_RX_STATUS);
1602 netsec_write(priv, NETSEC_REG_NRM_RX_STATUS, val);
1605 spin_lock_irqsave(&priv->reglock, flags);
1606 netsec_write(priv, NETSEC_REG_INTEN_CLR, NETSEC_IRQ_RX | NETSEC_IRQ_TX);
1607 spin_unlock_irqrestore(&priv->reglock, flags);
1609 napi_schedule(&priv->napi);
1614 static int netsec_netdev_open(struct net_device *ndev)
1616 struct netsec_priv *priv = netdev_priv(ndev);
1619 pm_runtime_get_sync(priv->dev);
1621 netsec_setup_tx_dring(priv);
1622 ret = netsec_setup_rx_dring(priv);
1624 netif_err(priv, probe, priv->ndev,
1625 "%s: fail setup ring\n", __func__);
1629 ret = request_irq(priv->ndev->irq, netsec_irq_handler,
1630 IRQF_SHARED, "netsec", priv);
1632 netif_err(priv, drv, priv->ndev, "request_irq failed\n");
1636 if (dev_of_node(priv->dev)) {
1637 if (!of_phy_connect(priv->ndev, priv->phy_np,
1638 netsec_phy_adjust_link, 0,
1639 priv->phy_interface)) {
1640 netif_err(priv, link, priv->ndev, "missing PHY\n");
1645 ret = phy_connect_direct(priv->ndev, priv->phydev,
1646 netsec_phy_adjust_link,
1647 priv->phy_interface);
1649 netif_err(priv, link, priv->ndev,
1650 "phy_connect_direct() failed (%d)\n", ret);
1655 phy_start(ndev->phydev);
1657 netsec_start_gmac(priv);
1658 napi_enable(&priv->napi);
1659 netif_start_queue(ndev);
1661 /* Enable TX+RX intr. */
1662 netsec_write(priv, NETSEC_REG_INTEN_SET, NETSEC_IRQ_RX | NETSEC_IRQ_TX);
1666 free_irq(priv->ndev->irq, priv);
1668 netsec_uninit_pkt_dring(priv, NETSEC_RING_RX);
1670 pm_runtime_put_sync(priv->dev);
1674 static int netsec_netdev_stop(struct net_device *ndev)
1677 struct netsec_priv *priv = netdev_priv(ndev);
1679 netif_stop_queue(priv->ndev);
1682 napi_disable(&priv->napi);
1684 netsec_write(priv, NETSEC_REG_INTEN_CLR, ~0);
1685 netsec_stop_gmac(priv);
1687 free_irq(priv->ndev->irq, priv);
1689 netsec_uninit_pkt_dring(priv, NETSEC_RING_TX);
1690 netsec_uninit_pkt_dring(priv, NETSEC_RING_RX);
1692 phy_stop(ndev->phydev);
1693 phy_disconnect(ndev->phydev);
1695 ret = netsec_reset_hardware(priv, false);
1697 pm_runtime_put_sync(priv->dev);
1702 static int netsec_netdev_init(struct net_device *ndev)
1704 struct netsec_priv *priv = netdev_priv(ndev);
1708 BUILD_BUG_ON_NOT_POWER_OF_2(DESC_NUM);
1710 ret = netsec_alloc_dring(priv, NETSEC_RING_TX);
1714 ret = netsec_alloc_dring(priv, NETSEC_RING_RX);
1718 /* set phy power down */
1719 data = netsec_phy_read(priv->mii_bus, priv->phy_addr, MII_BMCR);
1720 netsec_phy_write(priv->mii_bus, priv->phy_addr, MII_BMCR,
1723 ret = netsec_reset_hardware(priv, true);
1727 /* Restore phy power state */
1728 netsec_phy_write(priv->mii_bus, priv->phy_addr, MII_BMCR, data);
1730 spin_lock_init(&priv->desc_ring[NETSEC_RING_TX].lock);
1731 spin_lock_init(&priv->desc_ring[NETSEC_RING_RX].lock);
1735 netsec_free_dring(priv, NETSEC_RING_RX);
1737 netsec_free_dring(priv, NETSEC_RING_TX);
1741 static void netsec_netdev_uninit(struct net_device *ndev)
1743 struct netsec_priv *priv = netdev_priv(ndev);
1745 netsec_free_dring(priv, NETSEC_RING_RX);
1746 netsec_free_dring(priv, NETSEC_RING_TX);
1749 static int netsec_netdev_set_features(struct net_device *ndev,
1750 netdev_features_t features)
1752 struct netsec_priv *priv = netdev_priv(ndev);
1754 priv->rx_cksum_offload_flag = !!(features & NETIF_F_RXCSUM);
1759 static int netsec_xdp_xmit(struct net_device *ndev, int n,
1760 struct xdp_frame **frames, u32 flags)
1762 struct netsec_priv *priv = netdev_priv(ndev);
1763 struct netsec_desc_ring *tx_ring = &priv->desc_ring[NETSEC_RING_TX];
1766 if (unlikely(flags & ~XDP_XMIT_FLAGS_MASK))
1769 spin_lock(&tx_ring->lock);
1770 for (i = 0; i < n; i++) {
1771 struct xdp_frame *xdpf = frames[i];
1774 err = netsec_xdp_queue_one(priv, xdpf, true);
1775 if (err != NETSEC_XDP_TX)
1778 tx_ring->xdp_xmit++;
1781 spin_unlock(&tx_ring->lock);
1783 if (unlikely(flags & XDP_XMIT_FLUSH)) {
1784 netsec_xdp_ring_tx_db(priv, tx_ring->xdp_xmit);
1785 tx_ring->xdp_xmit = 0;
1791 static int netsec_xdp_setup(struct netsec_priv *priv, struct bpf_prog *prog,
1792 struct netlink_ext_ack *extack)
1794 struct net_device *dev = priv->ndev;
1795 struct bpf_prog *old_prog;
1797 /* For now just support only the usual MTU sized frames */
1798 if (prog && dev->mtu > 1500) {
1799 NL_SET_ERR_MSG_MOD(extack, "Jumbo frames not supported on XDP");
1803 if (netif_running(dev))
1804 netsec_netdev_stop(dev);
1806 /* Detach old prog, if any */
1807 old_prog = xchg(&priv->xdp_prog, prog);
1809 bpf_prog_put(old_prog);
1811 if (netif_running(dev))
1812 netsec_netdev_open(dev);
1817 static int netsec_xdp(struct net_device *ndev, struct netdev_bpf *xdp)
1819 struct netsec_priv *priv = netdev_priv(ndev);
1821 switch (xdp->command) {
1822 case XDP_SETUP_PROG:
1823 return netsec_xdp_setup(priv, xdp->prog, xdp->extack);
1829 static const struct net_device_ops netsec_netdev_ops = {
1830 .ndo_init = netsec_netdev_init,
1831 .ndo_uninit = netsec_netdev_uninit,
1832 .ndo_open = netsec_netdev_open,
1833 .ndo_stop = netsec_netdev_stop,
1834 .ndo_start_xmit = netsec_netdev_start_xmit,
1835 .ndo_set_features = netsec_netdev_set_features,
1836 .ndo_set_mac_address = eth_mac_addr,
1837 .ndo_validate_addr = eth_validate_addr,
1838 .ndo_eth_ioctl = phy_do_ioctl,
1839 .ndo_xdp_xmit = netsec_xdp_xmit,
1840 .ndo_bpf = netsec_xdp,
1843 static int netsec_of_probe(struct platform_device *pdev,
1844 struct netsec_priv *priv, u32 *phy_addr)
1848 err = of_get_phy_mode(pdev->dev.of_node, &priv->phy_interface);
1850 dev_err(&pdev->dev, "missing required property 'phy-mode'\n");
1854 priv->phy_np = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
1855 if (!priv->phy_np) {
1856 dev_err(&pdev->dev, "missing required property 'phy-handle'\n");
1860 *phy_addr = of_mdio_parse_addr(&pdev->dev, priv->phy_np);
1862 priv->clk = devm_clk_get(&pdev->dev, NULL); /* get by 'phy_ref_clk' */
1863 if (IS_ERR(priv->clk))
1864 return dev_err_probe(&pdev->dev, PTR_ERR(priv->clk),
1865 "phy_ref_clk not found\n");
1866 priv->freq = clk_get_rate(priv->clk);
1871 static int netsec_acpi_probe(struct platform_device *pdev,
1872 struct netsec_priv *priv, u32 *phy_addr)
1876 if (!IS_ENABLED(CONFIG_ACPI))
1879 /* ACPI systems are assumed to configure the PHY in firmware, so
1880 * there is really no need to discover the PHY mode from the DSDT.
1881 * Since firmware is known to exist in the field that configures the
1882 * PHY correctly but passes the wrong mode string in the phy-mode
1883 * device property, we have no choice but to ignore it.
1885 priv->phy_interface = PHY_INTERFACE_MODE_NA;
1887 ret = device_property_read_u32(&pdev->dev, "phy-channel", phy_addr);
1889 return dev_err_probe(&pdev->dev, ret,
1890 "missing required property 'phy-channel'\n");
1892 ret = device_property_read_u32(&pdev->dev,
1893 "socionext,phy-clock-frequency",
1896 return dev_err_probe(&pdev->dev, ret,
1897 "missing required property 'socionext,phy-clock-frequency'\n");
1901 static void netsec_unregister_mdio(struct netsec_priv *priv)
1903 struct phy_device *phydev = priv->phydev;
1905 if (!dev_of_node(priv->dev) && phydev) {
1906 phy_device_remove(phydev);
1907 phy_device_free(phydev);
1910 mdiobus_unregister(priv->mii_bus);
1913 static int netsec_register_mdio(struct netsec_priv *priv, u32 phy_addr)
1915 struct mii_bus *bus;
1918 bus = devm_mdiobus_alloc(priv->dev);
1922 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", dev_name(priv->dev));
1924 bus->name = "SNI NETSEC MDIO";
1925 bus->read = netsec_phy_read;
1926 bus->write = netsec_phy_write;
1927 bus->parent = priv->dev;
1928 priv->mii_bus = bus;
1930 if (dev_of_node(priv->dev)) {
1931 struct device_node *mdio_node, *parent = dev_of_node(priv->dev);
1933 mdio_node = of_get_child_by_name(parent, "mdio");
1937 /* older f/w doesn't populate the mdio subnode,
1938 * allow relaxed upgrade of f/w in due time.
1940 dev_info(priv->dev, "Upgrade f/w for mdio subnode!\n");
1943 ret = of_mdiobus_register(bus, parent);
1944 of_node_put(mdio_node);
1947 dev_err(priv->dev, "mdiobus register err(%d)\n", ret);
1951 /* Mask out all PHYs from auto probing. */
1953 ret = mdiobus_register(bus);
1955 dev_err(priv->dev, "mdiobus register err(%d)\n", ret);
1959 priv->phydev = get_phy_device(bus, phy_addr, false);
1960 if (IS_ERR(priv->phydev)) {
1961 ret = PTR_ERR(priv->phydev);
1962 dev_err(priv->dev, "get_phy_device err(%d)\n", ret);
1963 priv->phydev = NULL;
1964 mdiobus_unregister(bus);
1968 ret = phy_device_register(priv->phydev);
1970 phy_device_free(priv->phydev);
1971 mdiobus_unregister(bus);
1973 "phy_device_register err(%d)\n", ret);
1980 static int netsec_probe(struct platform_device *pdev)
1982 struct resource *mmio_res, *eeprom_res;
1983 struct netsec_priv *priv;
1984 u32 hw_ver, phy_addr = 0;
1985 struct net_device *ndev;
1989 mmio_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1991 dev_err(&pdev->dev, "No MMIO resource found.\n");
1995 eeprom_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1997 dev_info(&pdev->dev, "No EEPROM resource found.\n");
2001 irq = platform_get_irq(pdev, 0);
2005 ndev = alloc_etherdev(sizeof(*priv));
2009 priv = netdev_priv(ndev);
2011 spin_lock_init(&priv->reglock);
2012 SET_NETDEV_DEV(ndev, &pdev->dev);
2013 platform_set_drvdata(pdev, priv);
2015 priv->dev = &pdev->dev;
2018 priv->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV |
2019 NETIF_MSG_LINK | NETIF_MSG_PROBE;
2021 priv->ioaddr = devm_ioremap(&pdev->dev, mmio_res->start,
2022 resource_size(mmio_res));
2023 if (!priv->ioaddr) {
2024 dev_err(&pdev->dev, "devm_ioremap() failed\n");
2029 priv->eeprom_base = devm_ioremap(&pdev->dev, eeprom_res->start,
2030 resource_size(eeprom_res));
2031 if (!priv->eeprom_base) {
2032 dev_err(&pdev->dev, "devm_ioremap() failed for EEPROM\n");
2037 ret = device_get_ethdev_address(&pdev->dev, ndev);
2038 if (ret && priv->eeprom_base) {
2039 void __iomem *macp = priv->eeprom_base +
2040 NETSEC_EEPROM_MAC_ADDRESS;
2043 addr[0] = readb(macp + 3);
2044 addr[1] = readb(macp + 2);
2045 addr[2] = readb(macp + 1);
2046 addr[3] = readb(macp + 0);
2047 addr[4] = readb(macp + 7);
2048 addr[5] = readb(macp + 6);
2049 eth_hw_addr_set(ndev, addr);
2052 if (!is_valid_ether_addr(ndev->dev_addr)) {
2053 dev_warn(&pdev->dev, "No MAC address found, using random\n");
2054 eth_hw_addr_random(ndev);
2057 if (dev_of_node(&pdev->dev))
2058 ret = netsec_of_probe(pdev, priv, &phy_addr);
2060 ret = netsec_acpi_probe(pdev, priv, &phy_addr);
2064 priv->phy_addr = phy_addr;
2067 dev_err(&pdev->dev, "missing PHY reference clock frequency\n");
2072 /* default for throughput */
2073 priv->et_coalesce.rx_coalesce_usecs = 500;
2074 priv->et_coalesce.rx_max_coalesced_frames = 8;
2075 priv->et_coalesce.tx_coalesce_usecs = 500;
2076 priv->et_coalesce.tx_max_coalesced_frames = 8;
2078 ret = device_property_read_u32(&pdev->dev, "max-frame-size",
2081 ndev->max_mtu = ETH_DATA_LEN;
2083 /* runtime_pm coverage just for probe, open/close also cover it */
2084 pm_runtime_enable(&pdev->dev);
2085 pm_runtime_get_sync(&pdev->dev);
2087 hw_ver = netsec_read(priv, NETSEC_REG_F_TAIKI_VER);
2088 /* this driver only supports F_TAIKI style NETSEC */
2089 if (NETSEC_F_NETSEC_VER_MAJOR_NUM(hw_ver) !=
2090 NETSEC_F_NETSEC_VER_MAJOR_NUM(NETSEC_REG_NETSEC_VER_F_TAIKI)) {
2095 dev_info(&pdev->dev, "hardware revision %d.%d\n",
2096 hw_ver >> 16, hw_ver & 0xffff);
2098 netif_napi_add(ndev, &priv->napi, netsec_napi_poll);
2100 ndev->netdev_ops = &netsec_netdev_ops;
2101 ndev->ethtool_ops = &netsec_ethtool_ops;
2103 ndev->features |= NETIF_F_HIGHDMA | NETIF_F_RXCSUM | NETIF_F_GSO |
2104 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2105 ndev->hw_features = ndev->features;
2107 ndev->xdp_features = NETDEV_XDP_ACT_BASIC | NETDEV_XDP_ACT_REDIRECT |
2108 NETDEV_XDP_ACT_NDO_XMIT;
2110 priv->rx_cksum_offload_flag = true;
2112 ret = netsec_register_mdio(priv, phy_addr);
2116 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(40)))
2117 dev_warn(&pdev->dev, "Failed to set DMA mask\n");
2119 ret = register_netdev(ndev);
2121 netif_err(priv, probe, ndev, "register_netdev() failed\n");
2125 pm_runtime_put_sync(&pdev->dev);
2129 netsec_unregister_mdio(priv);
2131 netif_napi_del(&priv->napi);
2133 pm_runtime_put_sync(&pdev->dev);
2134 pm_runtime_disable(&pdev->dev);
2137 dev_err(&pdev->dev, "init failed\n");
2142 static int netsec_remove(struct platform_device *pdev)
2144 struct netsec_priv *priv = platform_get_drvdata(pdev);
2146 unregister_netdev(priv->ndev);
2148 netsec_unregister_mdio(priv);
2150 netif_napi_del(&priv->napi);
2152 pm_runtime_disable(&pdev->dev);
2153 free_netdev(priv->ndev);
2159 static int netsec_runtime_suspend(struct device *dev)
2161 struct netsec_priv *priv = dev_get_drvdata(dev);
2163 netsec_write(priv, NETSEC_REG_CLK_EN, 0);
2165 clk_disable_unprepare(priv->clk);
2170 static int netsec_runtime_resume(struct device *dev)
2172 struct netsec_priv *priv = dev_get_drvdata(dev);
2174 clk_prepare_enable(priv->clk);
2176 netsec_write(priv, NETSEC_REG_CLK_EN, NETSEC_CLK_EN_REG_DOM_D |
2177 NETSEC_CLK_EN_REG_DOM_C |
2178 NETSEC_CLK_EN_REG_DOM_G);
2183 static const struct dev_pm_ops netsec_pm_ops = {
2184 SET_RUNTIME_PM_OPS(netsec_runtime_suspend, netsec_runtime_resume, NULL)
2187 static const struct of_device_id netsec_dt_ids[] = {
2188 { .compatible = "socionext,synquacer-netsec" },
2191 MODULE_DEVICE_TABLE(of, netsec_dt_ids);
2194 static const struct acpi_device_id netsec_acpi_ids[] = {
2198 MODULE_DEVICE_TABLE(acpi, netsec_acpi_ids);
2201 static struct platform_driver netsec_driver = {
2202 .probe = netsec_probe,
2203 .remove = netsec_remove,
2206 .pm = &netsec_pm_ops,
2207 .of_match_table = netsec_dt_ids,
2208 .acpi_match_table = ACPI_PTR(netsec_acpi_ids),
2211 module_platform_driver(netsec_driver);
2215 MODULE_DESCRIPTION("NETSEC Ethernet driver");
2216 MODULE_LICENSE("GPL");