2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
33 #include <linux/dma-mapping.h>
34 #include <linux/iommu.h>
35 #include <linux/hmm.h>
36 #include <linux/pagemap.h>
37 #include <linux/sched/task.h>
38 #include <linux/sched/mm.h>
39 #include <linux/seq_file.h>
40 #include <linux/slab.h>
41 #include <linux/swap.h>
42 #include <linux/swiotlb.h>
43 #include <linux/dma-buf.h>
44 #include <linux/sizes.h>
46 #include <drm/ttm/ttm_bo_api.h>
47 #include <drm/ttm/ttm_bo_driver.h>
48 #include <drm/ttm/ttm_placement.h>
50 #include <drm/amdgpu_drm.h>
53 #include "amdgpu_object.h"
54 #include "amdgpu_trace.h"
55 #include "amdgpu_amdkfd.h"
56 #include "amdgpu_sdma.h"
57 #include "amdgpu_ras.h"
58 #include "amdgpu_atomfirmware.h"
59 #include "amdgpu_res_cursor.h"
60 #include "bif/bif_4_1_d.h"
62 #define AMDGPU_TTM_VRAM_MAX_DW_READ (size_t)128
64 static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
66 struct ttm_resource *bo_mem);
67 static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
70 static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
72 uint64_t size_in_page)
74 return ttm_range_man_init(&adev->mman.bdev, type,
79 * amdgpu_evict_flags - Compute placement flags
81 * @bo: The buffer object to evict
82 * @placement: Possible destination(s) for evicted BO
84 * Fill in placement data when ttm_bo_evict() is called
86 static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
87 struct ttm_placement *placement)
89 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90 struct amdgpu_bo *abo;
91 static const struct ttm_place placements = {
94 .mem_type = TTM_PL_SYSTEM,
98 /* Don't handle scatter gather BOs */
99 if (bo->type == ttm_bo_type_sg) {
100 placement->num_placement = 0;
101 placement->num_busy_placement = 0;
105 /* Object isn't an AMDGPU object so ignore */
106 if (!amdgpu_bo_is_amdgpu_bo(bo)) {
107 placement->placement = &placements;
108 placement->busy_placement = &placements;
109 placement->num_placement = 1;
110 placement->num_busy_placement = 1;
114 abo = ttm_to_amdgpu_bo(bo);
115 switch (bo->mem.mem_type) {
119 placement->num_placement = 0;
120 placement->num_busy_placement = 0;
124 if (!adev->mman.buffer_funcs_enabled) {
125 /* Move to system memory */
126 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
127 } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
128 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
129 amdgpu_bo_in_cpu_visible_vram(abo)) {
131 /* Try evicting to the CPU inaccessible part of VRAM
132 * first, but only set GTT as busy placement, so this
133 * BO will be evicted to GTT rather than causing other
134 * BOs to be evicted from VRAM
136 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
137 AMDGPU_GEM_DOMAIN_GTT);
138 abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
139 abo->placements[0].lpfn = 0;
140 abo->placement.busy_placement = &abo->placements[1];
141 abo->placement.num_busy_placement = 1;
143 /* Move to GTT memory */
144 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
149 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
152 *placement = abo->placement;
156 * amdgpu_verify_access - Verify access for a mmap call
158 * @bo: The buffer object to map
159 * @filp: The file pointer from the process performing the mmap
161 * This is called by ttm_bo_mmap() to verify whether a process
162 * has the right to mmap a BO to their process space.
164 static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
166 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
169 * Don't verify access for KFD BOs. They don't have a GEM
170 * object associated with them.
175 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
177 return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
182 * amdgpu_ttm_map_buffer - Map memory into the GART windows
183 * @bo: buffer object to map
184 * @mem: memory object to map
185 * @mm_cur: range to map
186 * @num_pages: number of pages to map
187 * @window: which GART window to use
188 * @ring: DMA ring to use for the copy
189 * @tmz: if we should setup a TMZ enabled mapping
190 * @addr: resulting address inside the MC address space
192 * Setup one of the GART windows to access a specific piece of memory or return
193 * the physical address for local memory.
195 static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
196 struct ttm_resource *mem,
197 struct amdgpu_res_cursor *mm_cur,
198 unsigned num_pages, unsigned window,
199 struct amdgpu_ring *ring, bool tmz,
202 struct amdgpu_device *adev = ring->adev;
203 struct amdgpu_job *job;
204 unsigned num_dw, num_bytes;
205 struct dma_fence *fence;
206 uint64_t src_addr, dst_addr;
212 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
213 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
215 /* Map only what can't be accessed directly */
216 if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
217 *addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
222 *addr = adev->gmc.gart_start;
223 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
224 AMDGPU_GPU_PAGE_SIZE;
225 *addr += mm_cur->start & ~PAGE_MASK;
227 num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
228 num_bytes = num_pages * 8;
230 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
231 AMDGPU_IB_POOL_DELAYED, &job);
235 src_addr = num_dw * 4;
236 src_addr += job->ibs[0].gpu_addr;
238 dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
239 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
240 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
241 dst_addr, num_bytes, false);
243 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
244 WARN_ON(job->ibs[0].length_dw > num_dw);
246 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
248 flags |= AMDGPU_PTE_TMZ;
250 cpu_addr = &job->ibs[0].ptr[num_dw];
252 if (mem->mem_type == TTM_PL_TT) {
253 dma_addr_t *dma_addr;
255 dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
256 r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
261 dma_addr_t dma_address;
263 dma_address = mm_cur->start;
264 dma_address += adev->vm_manager.vram_base_offset;
266 for (i = 0; i < num_pages; ++i) {
267 r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
268 &dma_address, flags, cpu_addr);
272 dma_address += PAGE_SIZE;
276 r = amdgpu_job_submit(job, &adev->mman.entity,
277 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
281 dma_fence_put(fence);
286 amdgpu_job_free(job);
291 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
292 * @adev: amdgpu device
293 * @src: buffer/address where to read from
294 * @dst: buffer/address where to write to
295 * @size: number of bytes to copy
296 * @tmz: if a secure copy should be used
297 * @resv: resv object to sync to
298 * @f: Returns the last fence if multiple jobs are submitted.
300 * The function copies @size bytes from {src->mem + src->offset} to
301 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
302 * move and different for a BO to BO copy.
305 int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
306 const struct amdgpu_copy_mem *src,
307 const struct amdgpu_copy_mem *dst,
308 uint64_t size, bool tmz,
309 struct dma_resv *resv,
310 struct dma_fence **f)
312 const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
313 AMDGPU_GPU_PAGE_SIZE);
315 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
316 struct amdgpu_res_cursor src_mm, dst_mm;
317 struct dma_fence *fence = NULL;
320 if (!adev->mman.buffer_funcs_enabled) {
321 DRM_ERROR("Trying to move memory with ring turned off.\n");
325 amdgpu_res_first(src->mem, src->offset, size, &src_mm);
326 amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
328 mutex_lock(&adev->mman.gtt_window_lock);
329 while (src_mm.remaining) {
330 uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
331 uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
332 struct dma_fence *next;
336 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
337 * begins at an offset, then adjust the size accordingly
339 cur_size = max(src_page_offset, dst_page_offset);
340 cur_size = min(min3(src_mm.size, dst_mm.size, size),
341 (uint64_t)(GTT_MAX_BYTES - cur_size));
343 /* Map src to window 0 and dst to window 1. */
344 r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
345 PFN_UP(cur_size + src_page_offset),
346 0, ring, tmz, &from);
350 r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
351 PFN_UP(cur_size + dst_page_offset),
356 r = amdgpu_copy_buffer(ring, from, to, cur_size,
357 resv, &next, false, true, tmz);
361 dma_fence_put(fence);
364 amdgpu_res_next(&src_mm, cur_size);
365 amdgpu_res_next(&dst_mm, cur_size);
368 mutex_unlock(&adev->mman.gtt_window_lock);
370 *f = dma_fence_get(fence);
371 dma_fence_put(fence);
376 * amdgpu_move_blit - Copy an entire buffer to another buffer
378 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
379 * help move buffers to and from VRAM.
381 static int amdgpu_move_blit(struct ttm_buffer_object *bo,
383 struct ttm_resource *new_mem,
384 struct ttm_resource *old_mem)
386 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
387 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
388 struct amdgpu_copy_mem src, dst;
389 struct dma_fence *fence = NULL;
399 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
400 new_mem->num_pages << PAGE_SHIFT,
401 amdgpu_bo_encrypted(abo),
402 bo->base.resv, &fence);
406 /* clear the space being freed */
407 if (old_mem->mem_type == TTM_PL_VRAM &&
408 (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
409 struct dma_fence *wipe_fence = NULL;
411 r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
415 } else if (wipe_fence) {
416 dma_fence_put(fence);
421 /* Always block for VM page tables before committing the new location */
422 if (bo->type == ttm_bo_type_kernel)
423 r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
425 r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
426 dma_fence_put(fence);
431 dma_fence_wait(fence, false);
432 dma_fence_put(fence);
437 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
439 * Called by amdgpu_bo_move()
441 static bool amdgpu_mem_visible(struct amdgpu_device *adev,
442 struct ttm_resource *mem)
444 uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
445 struct amdgpu_res_cursor cursor;
447 if (mem->mem_type == TTM_PL_SYSTEM ||
448 mem->mem_type == TTM_PL_TT)
450 if (mem->mem_type != TTM_PL_VRAM)
453 amdgpu_res_first(mem, 0, mem_size, &cursor);
455 /* ttm_resource_ioremap only supports contiguous memory */
456 if (cursor.size != mem_size)
459 return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
463 * amdgpu_bo_move - Move a buffer object to a new memory location
465 * Called by ttm_bo_handle_move_mem()
467 static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
468 struct ttm_operation_ctx *ctx,
469 struct ttm_resource *new_mem,
470 struct ttm_place *hop)
472 struct amdgpu_device *adev;
473 struct amdgpu_bo *abo;
474 struct ttm_resource *old_mem = &bo->mem;
477 if (new_mem->mem_type == TTM_PL_TT) {
478 r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
483 /* Can't move a pinned BO */
484 abo = ttm_to_amdgpu_bo(bo);
485 if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
488 adev = amdgpu_ttm_adev(bo->bdev);
490 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
491 ttm_bo_move_null(bo, new_mem);
494 if (old_mem->mem_type == TTM_PL_SYSTEM &&
495 new_mem->mem_type == TTM_PL_TT) {
496 ttm_bo_move_null(bo, new_mem);
499 if (old_mem->mem_type == TTM_PL_TT &&
500 new_mem->mem_type == TTM_PL_SYSTEM) {
501 r = ttm_bo_wait_ctx(bo, ctx);
505 amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
506 ttm_resource_free(bo, &bo->mem);
507 ttm_bo_assign_mem(bo, new_mem);
511 if (old_mem->mem_type == AMDGPU_PL_GDS ||
512 old_mem->mem_type == AMDGPU_PL_GWS ||
513 old_mem->mem_type == AMDGPU_PL_OA ||
514 new_mem->mem_type == AMDGPU_PL_GDS ||
515 new_mem->mem_type == AMDGPU_PL_GWS ||
516 new_mem->mem_type == AMDGPU_PL_OA) {
517 /* Nothing to save here */
518 ttm_bo_move_null(bo, new_mem);
522 if (adev->mman.buffer_funcs_enabled) {
523 if (((old_mem->mem_type == TTM_PL_SYSTEM &&
524 new_mem->mem_type == TTM_PL_VRAM) ||
525 (old_mem->mem_type == TTM_PL_VRAM &&
526 new_mem->mem_type == TTM_PL_SYSTEM))) {
529 hop->mem_type = TTM_PL_TT;
534 r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
540 /* Check that all memory is CPU accessible */
541 if (!amdgpu_mem_visible(adev, old_mem) ||
542 !amdgpu_mem_visible(adev, new_mem)) {
543 pr_err("Move buffer fallback to memcpy unavailable\n");
547 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
552 if (bo->type == ttm_bo_type_device &&
553 new_mem->mem_type == TTM_PL_VRAM &&
554 old_mem->mem_type != TTM_PL_VRAM) {
555 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
556 * accesses the BO after it's moved.
558 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
562 /* update statistics */
563 atomic64_add(bo->base.size, &adev->num_bytes_moved);
564 amdgpu_bo_move_notify(bo, evict, new_mem);
569 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
571 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
573 static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev, struct ttm_resource *mem)
575 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
576 struct drm_mm_node *mm_node = mem->mm_node;
577 size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
579 switch (mem->mem_type) {
586 mem->bus.offset = mem->start << PAGE_SHIFT;
587 /* check if it's visible */
588 if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
590 /* Only physically contiguous buffers apply. In a contiguous
591 * buffer, size of the first mm_node would match the number of
592 * pages in ttm_resource.
594 if (adev->mman.aper_base_kaddr &&
595 (mm_node->size == mem->num_pages))
596 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
599 mem->bus.offset += adev->gmc.aper_base;
600 mem->bus.is_iomem = true;
601 if (adev->gmc.xgmi.connected_to_cpu)
602 mem->bus.caching = ttm_cached;
604 mem->bus.caching = ttm_write_combined;
612 static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
613 unsigned long page_offset)
615 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
616 struct amdgpu_res_cursor cursor;
618 amdgpu_res_first(&bo->mem, (u64)page_offset << PAGE_SHIFT, 0, &cursor);
619 return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
623 * amdgpu_ttm_domain_start - Returns GPU start address
624 * @adev: amdgpu device object
625 * @type: type of the memory
628 * GPU start address of a memory domain
631 uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
635 return adev->gmc.gart_start;
637 return adev->gmc.vram_start;
644 * TTM backend functions.
646 struct amdgpu_ttm_tt {
648 struct drm_gem_object *gobj;
651 struct task_struct *usertask;
654 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
655 struct hmm_range *range;
659 #ifdef CONFIG_DRM_AMDGPU_USERPTR
661 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
662 * memory and start HMM tracking CPU page table update
664 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
665 * once afterwards to stop HMM tracking
667 int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
669 struct ttm_tt *ttm = bo->tbo.ttm;
670 struct amdgpu_ttm_tt *gtt = (void *)ttm;
671 unsigned long start = gtt->userptr;
672 struct vm_area_struct *vma;
673 struct hmm_range *range;
674 unsigned long timeout;
675 struct mm_struct *mm;
679 mm = bo->notifier.mm;
681 DRM_DEBUG_DRIVER("BO is not registered?\n");
685 /* Another get_user_pages is running at the same time?? */
686 if (WARN_ON(gtt->range))
689 if (!mmget_not_zero(mm)) /* Happens during process shutdown */
692 range = kzalloc(sizeof(*range), GFP_KERNEL);
693 if (unlikely(!range)) {
697 range->notifier = &bo->notifier;
698 range->start = bo->notifier.interval_tree.start;
699 range->end = bo->notifier.interval_tree.last + 1;
700 range->default_flags = HMM_PFN_REQ_FAULT;
701 if (!amdgpu_ttm_tt_is_readonly(ttm))
702 range->default_flags |= HMM_PFN_REQ_WRITE;
704 range->hmm_pfns = kvmalloc_array(ttm->num_pages,
705 sizeof(*range->hmm_pfns), GFP_KERNEL);
706 if (unlikely(!range->hmm_pfns)) {
708 goto out_free_ranges;
712 vma = find_vma(mm, start);
713 if (unlikely(!vma || start < vma->vm_start)) {
717 if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
722 mmap_read_unlock(mm);
723 timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
726 range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
729 r = hmm_range_fault(range);
730 mmap_read_unlock(mm);
733 * FIXME: This timeout should encompass the retry from
734 * mmu_interval_read_retry() as well.
736 if (r == -EBUSY && !time_after(jiffies, timeout))
742 * Due to default_flags, all pages are HMM_PFN_VALID or
743 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
744 * the notifier_lock, and mmu_interval_read_retry() must be done first.
746 for (i = 0; i < ttm->num_pages; i++)
747 pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
755 mmap_read_unlock(mm);
757 kvfree(range->hmm_pfns);
766 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
767 * Check if the pages backing this ttm range have been invalidated
769 * Returns: true if pages are still valid
771 bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
773 struct amdgpu_ttm_tt *gtt = (void *)ttm;
776 if (!gtt || !gtt->userptr)
779 DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
780 gtt->userptr, ttm->num_pages);
782 WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
783 "No user pages to check\n");
787 * FIXME: Must always hold notifier_lock for this, and must
788 * not ignore the return code.
790 r = mmu_interval_read_retry(gtt->range->notifier,
791 gtt->range->notifier_seq);
792 kvfree(gtt->range->hmm_pfns);
802 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
804 * Called by amdgpu_cs_list_validate(). This creates the page list
805 * that backs user memory and will ultimately be mapped into the device
808 void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
812 for (i = 0; i < ttm->num_pages; ++i)
813 ttm->pages[i] = pages ? pages[i] : NULL;
817 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
819 * Called by amdgpu_ttm_backend_bind()
821 static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
824 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
825 struct amdgpu_ttm_tt *gtt = (void *)ttm;
828 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
829 enum dma_data_direction direction = write ?
830 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
832 /* Allocate an SG array and squash pages into it */
833 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
834 ttm->num_pages << PAGE_SHIFT,
839 /* Map SG to device */
840 r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
844 /* convert SG to linear array of pages and dma addresses */
845 drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
857 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
859 static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
862 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
863 struct amdgpu_ttm_tt *gtt = (void *)ttm;
865 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
866 enum dma_data_direction direction = write ?
867 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
869 /* double check that we don't free the table twice */
873 /* unmap the pages mapped to the device */
874 dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
875 sg_free_table(ttm->sg);
877 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
881 for (i = 0; i < ttm->num_pages; i++) {
883 hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
887 WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
892 static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
893 struct ttm_buffer_object *tbo,
896 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
897 struct ttm_tt *ttm = tbo->ttm;
898 struct amdgpu_ttm_tt *gtt = (void *)ttm;
901 if (amdgpu_bo_encrypted(abo))
902 flags |= AMDGPU_PTE_TMZ;
904 if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
905 uint64_t page_idx = 1;
907 r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
908 ttm->pages, gtt->ttm.dma_address, flags);
912 /* The memory type of the first page defaults to UC. Now
913 * modify the memory type to NC from the second page of
916 flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
917 flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
919 r = amdgpu_gart_bind(adev,
920 gtt->offset + (page_idx << PAGE_SHIFT),
921 ttm->num_pages - page_idx,
922 &ttm->pages[page_idx],
923 &(gtt->ttm.dma_address[page_idx]), flags);
925 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
926 ttm->pages, gtt->ttm.dma_address, flags);
931 DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
932 ttm->num_pages, gtt->offset);
938 * amdgpu_ttm_backend_bind - Bind GTT memory
940 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
941 * This handles binding GTT memory to the device address space.
943 static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
945 struct ttm_resource *bo_mem)
947 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
948 struct amdgpu_ttm_tt *gtt = (void*)ttm;
959 r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
961 DRM_ERROR("failed to pin userptr\n");
965 if (!ttm->num_pages) {
966 WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
967 ttm->num_pages, bo_mem, ttm);
970 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
971 bo_mem->mem_type == AMDGPU_PL_GWS ||
972 bo_mem->mem_type == AMDGPU_PL_OA)
975 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
976 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
980 /* compute PTE flags relevant to this BO memory */
981 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
983 /* bind pages into GART page tables */
984 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
985 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
986 ttm->pages, gtt->ttm.dma_address, flags);
989 DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
990 ttm->num_pages, gtt->offset);
996 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
997 * through AGP or GART aperture.
999 * If bo is accessible through AGP aperture, then use AGP aperture
1000 * to access bo; otherwise allocate logical space in GART aperture
1001 * and map bo to GART aperture.
1003 int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1005 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1006 struct ttm_operation_ctx ctx = { false, false };
1007 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1008 struct ttm_resource tmp;
1009 struct ttm_placement placement;
1010 struct ttm_place placements;
1011 uint64_t addr, flags;
1014 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1017 addr = amdgpu_gmc_agp_addr(bo);
1018 if (addr != AMDGPU_BO_INVALID_OFFSET) {
1019 bo->mem.start = addr >> PAGE_SHIFT;
1022 /* allocate GART space */
1025 placement.num_placement = 1;
1026 placement.placement = &placements;
1027 placement.num_busy_placement = 1;
1028 placement.busy_placement = &placements;
1029 placements.fpfn = 0;
1030 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1031 placements.mem_type = TTM_PL_TT;
1032 placements.flags = bo->mem.placement;
1034 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
1038 /* compute PTE flags for this buffer object */
1039 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1042 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1043 r = amdgpu_ttm_gart_bind(adev, bo, flags);
1045 ttm_resource_free(bo, &tmp);
1049 ttm_resource_free(bo, &bo->mem);
1057 * amdgpu_ttm_recover_gart - Rebind GTT pages
1059 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
1060 * rebind GTT pages during a GPU reset.
1062 int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1064 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1071 flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
1072 r = amdgpu_ttm_gart_bind(adev, tbo, flags);
1078 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
1080 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
1083 static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
1086 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1087 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1093 /* if the pages have userptr pinning then clear that first */
1095 amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1097 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1100 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
1101 r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1103 DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1104 gtt->ttm.num_pages, gtt->offset);
1108 static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
1111 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1113 amdgpu_ttm_backend_unbind(bdev, ttm);
1114 ttm_tt_destroy_common(bdev, ttm);
1116 put_task_struct(gtt->usertask);
1118 ttm_tt_fini(>t->ttm);
1123 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
1125 * @bo: The buffer object to create a GTT ttm_tt object around
1126 * @page_flags: Page flags to be added to the ttm_tt object
1128 * Called by ttm_tt_create().
1130 static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
1131 uint32_t page_flags)
1133 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1134 struct amdgpu_ttm_tt *gtt;
1135 enum ttm_caching caching;
1137 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1141 gtt->gobj = &bo->base;
1143 if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
1144 caching = ttm_write_combined;
1146 caching = ttm_cached;
1148 /* allocate space for the uninitialized page entries */
1149 if (ttm_sg_tt_init(>t->ttm, bo, page_flags, caching)) {
1157 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
1159 * Map the pages of a ttm_tt object to an address space visible
1160 * to the underlying device.
1162 static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
1164 struct ttm_operation_ctx *ctx)
1166 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
1167 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1169 /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1170 if (gtt && gtt->userptr) {
1171 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1175 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1179 if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
1181 struct dma_buf_attachment *attach;
1182 struct sg_table *sgt;
1184 attach = gtt->gobj->import_attach;
1185 sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
1187 return PTR_ERR(sgt);
1192 drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
1197 return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
1201 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
1203 * Unmaps pages of a ttm_tt object from the device address space and
1204 * unpopulates the page array backing it.
1206 static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1209 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1210 struct amdgpu_device *adev;
1212 if (gtt && gtt->userptr) {
1213 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1215 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1219 if (ttm->sg && gtt->gobj->import_attach) {
1220 struct dma_buf_attachment *attach;
1222 attach = gtt->gobj->import_attach;
1223 dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
1228 if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1231 adev = amdgpu_ttm_adev(bdev);
1232 return ttm_pool_free(&adev->mman.bdev.pool, ttm);
1236 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
1239 * @bo: The ttm_buffer_object to bind this userptr to
1240 * @addr: The address in the current tasks VM space to use
1241 * @flags: Requirements of userptr object.
1243 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
1246 int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
1247 uint64_t addr, uint32_t flags)
1249 struct amdgpu_ttm_tt *gtt;
1252 /* TODO: We want a separate TTM object type for userptrs */
1253 bo->ttm = amdgpu_ttm_tt_create(bo, 0);
1254 if (bo->ttm == NULL)
1258 gtt = (void *)bo->ttm;
1259 gtt->userptr = addr;
1260 gtt->userflags = flags;
1263 put_task_struct(gtt->usertask);
1264 gtt->usertask = current->group_leader;
1265 get_task_struct(gtt->usertask);
1271 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
1273 struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
1275 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1280 if (gtt->usertask == NULL)
1283 return gtt->usertask->mm;
1287 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
1288 * address range for the current task.
1291 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1294 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1297 if (gtt == NULL || !gtt->userptr)
1300 /* Return false if no part of the ttm_tt object lies within
1303 size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1304 if (gtt->userptr > end || gtt->userptr + size <= start)
1311 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1313 bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1315 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1317 if (gtt == NULL || !gtt->userptr)
1324 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
1326 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1328 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1333 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1337 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1339 * @ttm: The ttm_tt object to compute the flags for
1340 * @mem: The memory registry backing this ttm_tt object
1342 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1344 uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
1348 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1349 flags |= AMDGPU_PTE_VALID;
1351 if (mem && mem->mem_type == TTM_PL_TT) {
1352 flags |= AMDGPU_PTE_SYSTEM;
1354 if (ttm->caching == ttm_cached)
1355 flags |= AMDGPU_PTE_SNOOPED;
1358 if (mem && mem->mem_type == TTM_PL_VRAM &&
1359 mem->bus.caching == ttm_cached)
1360 flags |= AMDGPU_PTE_SNOOPED;
1366 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
1368 * @adev: amdgpu_device pointer
1369 * @ttm: The ttm_tt object to compute the flags for
1370 * @mem: The memory registry backing this ttm_tt object
1372 * Figure out the flags to use for a VM PTE (Page Table Entry).
1374 uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1375 struct ttm_resource *mem)
1377 uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
1379 flags |= adev->gart.gart_pte_flags;
1380 flags |= AMDGPU_PTE_READABLE;
1382 if (!amdgpu_ttm_tt_is_readonly(ttm))
1383 flags |= AMDGPU_PTE_WRITEABLE;
1389 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
1392 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
1393 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
1394 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1395 * used to clean out a memory space.
1397 static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1398 const struct ttm_place *place)
1400 unsigned long num_pages = bo->mem.num_pages;
1401 struct amdgpu_res_cursor cursor;
1402 struct dma_resv_list *flist;
1403 struct dma_fence *f;
1406 if (bo->type == ttm_bo_type_kernel &&
1407 !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1410 /* If bo is a KFD BO, check if the bo belongs to the current process.
1411 * If true, then return false as any KFD process needs all its BOs to
1412 * be resident to run successfully
1414 flist = dma_resv_get_list(bo->base.resv);
1416 for (i = 0; i < flist->shared_count; ++i) {
1417 f = rcu_dereference_protected(flist->shared[i],
1418 dma_resv_held(bo->base.resv));
1419 if (amdkfd_fence_check_mm(f, current->mm))
1424 switch (bo->mem.mem_type) {
1426 if (amdgpu_bo_is_amdgpu_bo(bo) &&
1427 amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
1432 /* Check each drm MM node individually */
1433 amdgpu_res_first(&bo->mem, 0, (u64)num_pages << PAGE_SHIFT,
1435 while (cursor.remaining) {
1436 if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
1438 place->lpfn <= PFN_DOWN(cursor.start)))
1441 amdgpu_res_next(&cursor, cursor.size);
1449 return ttm_bo_eviction_valuable(bo, place);
1453 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1455 * @bo: The buffer object to read/write
1456 * @offset: Offset into buffer object
1457 * @buf: Secondary buffer to write/read from
1458 * @len: Length in bytes of access
1459 * @write: true if writing
1461 * This is used to access VRAM that backs a buffer object via MMIO
1462 * access for debugging purposes.
1464 static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1465 unsigned long offset, void *buf, int len,
1468 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1469 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1470 struct amdgpu_res_cursor cursor;
1471 unsigned long flags;
1475 if (bo->mem.mem_type != TTM_PL_VRAM)
1478 amdgpu_res_first(&bo->mem, offset, len, &cursor);
1479 while (cursor.remaining) {
1480 uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
1481 uint64_t bytes = 4 - (cursor.start & 3);
1482 uint32_t shift = (cursor.start & 3) * 8;
1483 uint32_t mask = 0xffffffff << shift;
1485 if (cursor.size < bytes) {
1486 mask &= 0xffffffff >> (bytes - cursor.size) * 8;
1487 bytes = cursor.size;
1490 if (mask != 0xffffffff) {
1491 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1492 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1493 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1494 value = RREG32_NO_KIQ(mmMM_DATA);
1497 value |= (*(uint32_t *)buf << shift) & mask;
1498 WREG32_NO_KIQ(mmMM_DATA, value);
1500 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1502 value = (value & mask) >> shift;
1503 memcpy(buf, &value, bytes);
1506 bytes = cursor.size & 0x3ull;
1507 amdgpu_device_vram_access(adev, cursor.start,
1508 (uint32_t *)buf, bytes,
1513 buf = (uint8_t *)buf + bytes;
1514 amdgpu_res_next(&cursor, bytes);
1521 amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
1523 amdgpu_bo_move_notify(bo, false, NULL);
1526 static struct ttm_device_funcs amdgpu_bo_driver = {
1527 .ttm_tt_create = &amdgpu_ttm_tt_create,
1528 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1529 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1530 .ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1531 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1532 .evict_flags = &amdgpu_evict_flags,
1533 .move = &amdgpu_bo_move,
1534 .verify_access = &amdgpu_verify_access,
1535 .delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1536 .release_notify = &amdgpu_bo_release_notify,
1537 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1538 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1539 .access_memory = &amdgpu_ttm_access_memory,
1540 .del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
1544 * Firmware Reservation functions
1547 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1549 * @adev: amdgpu_device pointer
1551 * free fw reserved vram if it has been reserved.
1553 static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1555 amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
1556 NULL, &adev->mman.fw_vram_usage_va);
1560 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1562 * @adev: amdgpu_device pointer
1564 * create bo vram reservation from fw.
1566 static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1568 uint64_t vram_size = adev->gmc.visible_vram_size;
1570 adev->mman.fw_vram_usage_va = NULL;
1571 adev->mman.fw_vram_usage_reserved_bo = NULL;
1573 if (adev->mman.fw_vram_usage_size == 0 ||
1574 adev->mman.fw_vram_usage_size > vram_size)
1577 return amdgpu_bo_create_kernel_at(adev,
1578 adev->mman.fw_vram_usage_start_offset,
1579 adev->mman.fw_vram_usage_size,
1580 AMDGPU_GEM_DOMAIN_VRAM,
1581 &adev->mman.fw_vram_usage_reserved_bo,
1582 &adev->mman.fw_vram_usage_va);
1586 * Memoy training reservation functions
1590 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
1592 * @adev: amdgpu_device pointer
1594 * free memory training reserved vram if it has been reserved.
1596 static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
1598 struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1600 ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
1601 amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
1607 static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1609 struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1611 memset(ctx, 0, sizeof(*ctx));
1613 ctx->c2p_train_data_offset =
1614 ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1615 ctx->p2c_train_data_offset =
1616 (adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
1617 ctx->train_data_size =
1618 GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1620 DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
1621 ctx->train_data_size,
1622 ctx->p2c_train_data_offset,
1623 ctx->c2p_train_data_offset);
1627 * reserve TMR memory at the top of VRAM which holds
1628 * IP Discovery data and is protected by PSP.
1630 static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1633 struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1634 bool mem_train_support = false;
1636 if (!amdgpu_sriov_vf(adev)) {
1637 ret = amdgpu_mem_train_support(adev);
1639 mem_train_support = true;
1643 DRM_DEBUG("memory training does not support!\n");
1647 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
1648 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
1650 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
1651 * discovery data and G6 memory training data respectively
1653 adev->mman.discovery_tmr_size =
1654 amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1655 if (!adev->mman.discovery_tmr_size)
1656 adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1658 if (mem_train_support) {
1659 /* reserve vram for mem train according to TMR location */
1660 amdgpu_ttm_training_data_block_init(adev);
1661 ret = amdgpu_bo_create_kernel_at(adev,
1662 ctx->c2p_train_data_offset,
1663 ctx->train_data_size,
1664 AMDGPU_GEM_DOMAIN_VRAM,
1668 DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
1669 amdgpu_ttm_training_reserve_vram_fini(adev);
1672 ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1675 ret = amdgpu_bo_create_kernel_at(adev,
1676 adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
1677 adev->mman.discovery_tmr_size,
1678 AMDGPU_GEM_DOMAIN_VRAM,
1679 &adev->mman.discovery_memory,
1682 DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1683 amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1691 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
1692 * gtt/vram related fields.
1694 * This initializes all of the memory space pools that the TTM layer
1695 * will need such as the GTT space (system memory mapped to the device),
1696 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
1697 * can be mapped per VMID.
1699 int amdgpu_ttm_init(struct amdgpu_device *adev)
1705 mutex_init(&adev->mman.gtt_window_lock);
1707 /* No others user of address space so set it to 0 */
1708 r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1709 adev_to_drm(adev)->anon_inode->i_mapping,
1710 adev_to_drm(adev)->vma_offset_manager,
1712 dma_addressing_limited(adev->dev));
1714 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1717 adev->mman.initialized = true;
1719 /* Initialize VRAM pool with all of VRAM divided into pages */
1720 r = amdgpu_vram_mgr_init(adev);
1722 DRM_ERROR("Failed initializing VRAM heap.\n");
1726 /* Reduce size of CPU-visible VRAM if requested */
1727 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1728 if (amdgpu_vis_vram_limit > 0 &&
1729 vis_vram_limit <= adev->gmc.visible_vram_size)
1730 adev->gmc.visible_vram_size = vis_vram_limit;
1732 /* Change the size here instead of the init above so only lpfn is affected */
1733 amdgpu_ttm_set_buffer_funcs_status(adev, false);
1736 if (adev->gmc.xgmi.connected_to_cpu)
1737 adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
1738 adev->gmc.visible_vram_size);
1742 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1743 adev->gmc.visible_vram_size);
1747 *The reserved vram for firmware must be pinned to the specified
1748 *place on the VRAM, so reserve it early.
1750 r = amdgpu_ttm_fw_reserve_vram_init(adev);
1756 * only NAVI10 and onwards ASIC support for IP discovery.
1757 * If IP discovery enabled, a block of memory should be
1758 * reserved for IP discovey.
1760 if (adev->mman.discovery_bin) {
1761 r = amdgpu_ttm_reserve_tmr(adev);
1766 /* allocate memory as required for VGA
1767 * This is used for VGA emulation and pre-OS scanout buffers to
1768 * avoid display artifacts while transitioning between pre-OS
1770 r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1771 AMDGPU_GEM_DOMAIN_VRAM,
1772 &adev->mman.stolen_vga_memory,
1776 r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
1777 adev->mman.stolen_extended_size,
1778 AMDGPU_GEM_DOMAIN_VRAM,
1779 &adev->mman.stolen_extended_memory,
1784 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1785 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1787 /* Compute GTT size, either bsaed on 3/4th the size of RAM size
1788 * or whatever the user passed on module init */
1789 if (amdgpu_gtt_size == -1) {
1793 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1794 adev->gmc.mc_vram_size),
1795 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1798 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1800 /* Initialize GTT memory pool */
1801 r = amdgpu_gtt_mgr_init(adev, gtt_size);
1803 DRM_ERROR("Failed initializing GTT heap.\n");
1806 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1807 (unsigned)(gtt_size / (1024 * 1024)));
1809 /* Initialize various on-chip memory pools */
1810 r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1812 DRM_ERROR("Failed initializing GDS heap.\n");
1816 r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1818 DRM_ERROR("Failed initializing gws heap.\n");
1822 r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1824 DRM_ERROR("Failed initializing oa heap.\n");
1832 * amdgpu_ttm_fini - De-initialize the TTM memory pools
1834 void amdgpu_ttm_fini(struct amdgpu_device *adev)
1836 if (!adev->mman.initialized)
1839 amdgpu_ttm_training_reserve_vram_fini(adev);
1840 /* return the stolen vga memory back to VRAM */
1841 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
1842 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1843 /* return the IP Discovery TMR memory back to VRAM */
1844 amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1845 amdgpu_ttm_fw_reserve_vram_fini(adev);
1847 if (adev->mman.aper_base_kaddr)
1848 iounmap(adev->mman.aper_base_kaddr);
1849 adev->mman.aper_base_kaddr = NULL;
1851 amdgpu_vram_mgr_fini(adev);
1852 amdgpu_gtt_mgr_fini(adev);
1853 ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
1854 ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
1855 ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1856 ttm_device_fini(&adev->mman.bdev);
1857 adev->mman.initialized = false;
1858 DRM_INFO("amdgpu: ttm finalized\n");
1862 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1864 * @adev: amdgpu_device pointer
1865 * @enable: true when we can use buffer functions.
1867 * Enable/disable use of buffer functions during suspend/resume. This should
1868 * only be called at bootup or when userspace isn't running.
1870 void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
1872 struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1876 if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1877 adev->mman.buffer_funcs_enabled == enable)
1881 struct amdgpu_ring *ring;
1882 struct drm_gpu_scheduler *sched;
1884 ring = adev->mman.buffer_funcs_ring;
1885 sched = &ring->sched;
1886 r = drm_sched_entity_init(&adev->mman.entity,
1887 DRM_SCHED_PRIORITY_KERNEL, &sched,
1890 DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
1895 drm_sched_entity_destroy(&adev->mman.entity);
1896 dma_fence_put(man->move);
1900 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1902 size = adev->gmc.real_vram_size;
1904 size = adev->gmc.visible_vram_size;
1905 man->size = size >> PAGE_SHIFT;
1906 adev->mman.buffer_funcs_enabled = enable;
1909 static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
1911 struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
1914 ret = ttm_bo_vm_reserve(bo, vmf);
1918 ret = amdgpu_bo_fault_reserve_notify(bo);
1922 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
1923 TTM_BO_VM_NUM_PREFAULT, 1);
1924 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
1928 dma_resv_unlock(bo->base.resv);
1932 static const struct vm_operations_struct amdgpu_ttm_vm_ops = {
1933 .fault = amdgpu_ttm_fault,
1934 .open = ttm_bo_vm_open,
1935 .close = ttm_bo_vm_close,
1936 .access = ttm_bo_vm_access
1939 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1941 struct drm_file *file_priv = filp->private_data;
1942 struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
1945 r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
1946 if (unlikely(r != 0))
1949 vma->vm_ops = &amdgpu_ttm_vm_ops;
1953 int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1954 uint64_t dst_offset, uint32_t byte_count,
1955 struct dma_resv *resv,
1956 struct dma_fence **fence, bool direct_submit,
1957 bool vm_needs_flush, bool tmz)
1959 enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
1960 AMDGPU_IB_POOL_DELAYED;
1961 struct amdgpu_device *adev = ring->adev;
1962 struct amdgpu_job *job;
1965 unsigned num_loops, num_dw;
1969 if (direct_submit && !ring->sched.ready) {
1970 DRM_ERROR("Trying to move memory with ring turned off.\n");
1974 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1975 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1976 num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1978 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1982 if (vm_needs_flush) {
1983 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
1984 adev->gmc.pdb0_bo : adev->gart.bo);
1985 job->vm_needs_flush = true;
1988 r = amdgpu_sync_resv(adev, &job->sync, resv,
1990 AMDGPU_FENCE_OWNER_UNDEFINED);
1992 DRM_ERROR("sync failed (%d).\n", r);
1997 for (i = 0; i < num_loops; i++) {
1998 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
2000 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2001 dst_offset, cur_size_in_bytes, tmz);
2003 src_offset += cur_size_in_bytes;
2004 dst_offset += cur_size_in_bytes;
2005 byte_count -= cur_size_in_bytes;
2008 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2009 WARN_ON(job->ibs[0].length_dw > num_dw);
2011 r = amdgpu_job_submit_direct(job, ring, fence);
2013 r = amdgpu_job_submit(job, &adev->mman.entity,
2014 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2021 amdgpu_job_free(job);
2022 DRM_ERROR("Error scheduling IBs (%d)\n", r);
2026 int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2028 struct dma_resv *resv,
2029 struct dma_fence **fence)
2031 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2032 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2033 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2035 struct amdgpu_res_cursor cursor;
2036 unsigned int num_loops, num_dw;
2039 struct amdgpu_job *job;
2042 if (!adev->mman.buffer_funcs_enabled) {
2043 DRM_ERROR("Trying to clear memory with ring turned off.\n");
2047 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2048 r = amdgpu_ttm_alloc_gart(&bo->tbo);
2053 num_bytes = bo->tbo.mem.num_pages << PAGE_SHIFT;
2056 amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
2057 while (cursor.remaining) {
2058 num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
2059 amdgpu_res_next(&cursor, cursor.size);
2061 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2063 /* for IB padding */
2066 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
2072 r = amdgpu_sync_resv(adev, &job->sync, resv,
2074 AMDGPU_FENCE_OWNER_UNDEFINED);
2076 DRM_ERROR("sync failed (%d).\n", r);
2081 amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
2082 while (cursor.remaining) {
2083 uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
2084 uint64_t dst_addr = cursor.start;
2086 dst_addr += amdgpu_ttm_domain_start(adev, bo->tbo.mem.mem_type);
2087 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
2090 amdgpu_res_next(&cursor, cur_size);
2093 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
2094 WARN_ON(job->ibs[0].length_dw > num_dw);
2095 r = amdgpu_job_submit(job, &adev->mman.entity,
2096 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2103 amdgpu_job_free(job);
2107 #if defined(CONFIG_DEBUG_FS)
2109 static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
2111 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2112 struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2114 struct drm_printer p = drm_seq_file_printer(m);
2116 man->func->debug(man, &p);
2120 static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2122 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2124 return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
2127 static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
2129 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2130 struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2132 struct drm_printer p = drm_seq_file_printer(m);
2134 man->func->debug(man, &p);
2138 static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
2140 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2141 struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2143 struct drm_printer p = drm_seq_file_printer(m);
2145 man->func->debug(man, &p);
2149 static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
2151 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2152 struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2154 struct drm_printer p = drm_seq_file_printer(m);
2156 man->func->debug(man, &p);
2160 static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
2162 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2163 struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
2165 struct drm_printer p = drm_seq_file_printer(m);
2167 man->func->debug(man, &p);
2171 DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
2172 DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
2173 DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
2174 DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
2175 DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
2176 DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
2179 * amdgpu_ttm_vram_read - Linear read access to VRAM
2181 * Accesses VRAM via MMIO for debugging purposes.
2183 static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2184 size_t size, loff_t *pos)
2186 struct amdgpu_device *adev = file_inode(f)->i_private;
2189 if (size & 0x3 || *pos & 0x3)
2192 if (*pos >= adev->gmc.mc_vram_size)
2195 size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
2197 size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
2198 uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
2200 amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2201 if (copy_to_user(buf, value, bytes))
2214 * amdgpu_ttm_vram_write - Linear write access to VRAM
2216 * Accesses VRAM via MMIO for debugging purposes.
2218 static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
2219 size_t size, loff_t *pos)
2221 struct amdgpu_device *adev = file_inode(f)->i_private;
2225 if (size & 0x3 || *pos & 0x3)
2228 if (*pos >= adev->gmc.mc_vram_size)
2232 unsigned long flags;
2235 if (*pos >= adev->gmc.mc_vram_size)
2238 r = get_user(value, (uint32_t *)buf);
2242 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2243 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
2244 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
2245 WREG32_NO_KIQ(mmMM_DATA, value);
2246 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
2257 static const struct file_operations amdgpu_ttm_vram_fops = {
2258 .owner = THIS_MODULE,
2259 .read = amdgpu_ttm_vram_read,
2260 .write = amdgpu_ttm_vram_write,
2261 .llseek = default_llseek,
2265 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
2267 * This function is used to read memory that has been mapped to the
2268 * GPU and the known addresses are not physical addresses but instead
2269 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2271 static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
2272 size_t size, loff_t *pos)
2274 struct amdgpu_device *adev = file_inode(f)->i_private;
2275 struct iommu_domain *dom;
2279 /* retrieve the IOMMU domain if any for this device */
2280 dom = iommu_get_domain_for_dev(adev->dev);
2283 phys_addr_t addr = *pos & PAGE_MASK;
2284 loff_t off = *pos & ~PAGE_MASK;
2285 size_t bytes = PAGE_SIZE - off;
2290 bytes = bytes < size ? bytes : size;
2292 /* Translate the bus address to a physical address. If
2293 * the domain is NULL it means there is no IOMMU active
2294 * and the address translation is the identity
2296 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2298 pfn = addr >> PAGE_SHIFT;
2299 if (!pfn_valid(pfn))
2302 p = pfn_to_page(pfn);
2303 if (p->mapping != adev->mman.bdev.dev_mapping)
2307 r = copy_to_user(buf, ptr + off, bytes);
2321 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
2323 * This function is used to write memory that has been mapped to the
2324 * GPU and the known addresses are not physical addresses but instead
2325 * bus addresses (e.g., what you'd put in an IB or ring buffer).
2327 static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2328 size_t size, loff_t *pos)
2330 struct amdgpu_device *adev = file_inode(f)->i_private;
2331 struct iommu_domain *dom;
2335 dom = iommu_get_domain_for_dev(adev->dev);
2338 phys_addr_t addr = *pos & PAGE_MASK;
2339 loff_t off = *pos & ~PAGE_MASK;
2340 size_t bytes = PAGE_SIZE - off;
2345 bytes = bytes < size ? bytes : size;
2347 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2349 pfn = addr >> PAGE_SHIFT;
2350 if (!pfn_valid(pfn))
2353 p = pfn_to_page(pfn);
2354 if (p->mapping != adev->mman.bdev.dev_mapping)
2358 r = copy_from_user(ptr + off, buf, bytes);
2371 static const struct file_operations amdgpu_ttm_iomem_fops = {
2372 .owner = THIS_MODULE,
2373 .read = amdgpu_iomem_read,
2374 .write = amdgpu_iomem_write,
2375 .llseek = default_llseek
2380 void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2382 #if defined(CONFIG_DEBUG_FS)
2383 struct drm_minor *minor = adev_to_drm(adev)->primary;
2384 struct dentry *root = minor->debugfs_root;
2386 debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2387 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2388 debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2389 &amdgpu_ttm_iomem_fops);
2390 debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
2391 &amdgpu_mm_vram_table_fops);
2392 debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
2393 &amdgpu_mm_tt_table_fops);
2394 debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
2395 &amdgpu_mm_gds_table_fops);
2396 debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
2397 &amdgpu_mm_gws_table_fops);
2398 debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
2399 &amdgpu_mm_oa_table_fops);
2400 debugfs_create_file("ttm_page_pool", 0444, root, adev,
2401 &amdgpu_ttm_page_pool_fops);