2 * Copyright 2011 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
31 #include <linux/firmware.h>
32 #include <linux/module.h>
37 #include "amdgpu_pm.h"
38 #include "amdgpu_uvd.h"
40 #include "uvd/uvd_4_2_d.h"
42 /* 1 second timeout */
43 #define UVD_IDLE_TIMEOUT_MS 1000
46 #ifdef CONFIG_DRM_AMDGPU_CIK
47 #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
48 #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
49 #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
50 #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
51 #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
53 #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
54 #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
55 #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
58 * amdgpu_uvd_cs_ctx - Command submission parser context
60 * Used for emulating virtual memory support on UVD 4.2.
62 struct amdgpu_uvd_cs_ctx {
63 struct amdgpu_cs_parser *parser;
65 unsigned data0, data1;
69 /* does the IB has a msg command */
72 /* minimum buffer sizes */
76 #ifdef CONFIG_DRM_AMDGPU_CIK
77 MODULE_FIRMWARE(FIRMWARE_BONAIRE);
78 MODULE_FIRMWARE(FIRMWARE_KABINI);
79 MODULE_FIRMWARE(FIRMWARE_KAVERI);
80 MODULE_FIRMWARE(FIRMWARE_HAWAII);
81 MODULE_FIRMWARE(FIRMWARE_MULLINS);
83 MODULE_FIRMWARE(FIRMWARE_TONGA);
84 MODULE_FIRMWARE(FIRMWARE_CARRIZO);
85 MODULE_FIRMWARE(FIRMWARE_FIJI);
87 static void amdgpu_uvd_note_usage(struct amdgpu_device *adev);
88 static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
90 int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
92 unsigned long bo_size;
94 const struct common_firmware_header *hdr;
95 unsigned version_major, version_minor, family_id;
98 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
100 switch (adev->asic_type) {
101 #ifdef CONFIG_DRM_AMDGPU_CIK
103 fw_name = FIRMWARE_BONAIRE;
106 fw_name = FIRMWARE_KABINI;
109 fw_name = FIRMWARE_KAVERI;
112 fw_name = FIRMWARE_HAWAII;
115 fw_name = FIRMWARE_MULLINS;
119 fw_name = FIRMWARE_TONGA;
122 fw_name = FIRMWARE_FIJI;
125 fw_name = FIRMWARE_CARRIZO;
131 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
133 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
138 r = amdgpu_ucode_validate(adev->uvd.fw);
140 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
142 release_firmware(adev->uvd.fw);
147 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
148 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
149 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
150 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
151 DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
152 version_major, version_minor, family_id);
154 bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
155 + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE;
156 r = amdgpu_bo_create(adev, bo_size, PAGE_SIZE, true,
157 AMDGPU_GEM_DOMAIN_VRAM,
158 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
159 NULL, NULL, &adev->uvd.vcpu_bo);
161 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
165 r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
167 amdgpu_bo_unref(&adev->uvd.vcpu_bo);
168 dev_err(adev->dev, "(%d) failed to reserve UVD bo\n", r);
172 r = amdgpu_bo_pin(adev->uvd.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
173 &adev->uvd.gpu_addr);
175 amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
176 amdgpu_bo_unref(&adev->uvd.vcpu_bo);
177 dev_err(adev->dev, "(%d) UVD bo pin failed\n", r);
181 r = amdgpu_bo_kmap(adev->uvd.vcpu_bo, &adev->uvd.cpu_addr);
183 dev_err(adev->dev, "(%d) UVD map failed\n", r);
187 amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
189 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
190 atomic_set(&adev->uvd.handles[i], 0);
191 adev->uvd.filp[i] = NULL;
194 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
195 if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
196 adev->uvd.address_64_bit = true;
201 int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
205 if (adev->uvd.vcpu_bo == NULL)
208 r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
210 amdgpu_bo_kunmap(adev->uvd.vcpu_bo);
211 amdgpu_bo_unpin(adev->uvd.vcpu_bo);
212 amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
215 amdgpu_bo_unref(&adev->uvd.vcpu_bo);
217 amdgpu_ring_fini(&adev->uvd.ring);
219 release_firmware(adev->uvd.fw);
224 int amdgpu_uvd_suspend(struct amdgpu_device *adev)
226 struct amdgpu_ring *ring = &adev->uvd.ring;
229 if (adev->uvd.vcpu_bo == NULL)
232 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
233 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
237 amdgpu_uvd_note_usage(adev);
239 r = amdgpu_uvd_get_destroy_msg(ring, handle, &fence);
241 DRM_ERROR("Error destroying UVD (%d)!\n", r);
245 fence_wait(fence, false);
248 adev->uvd.filp[i] = NULL;
249 atomic_set(&adev->uvd.handles[i], 0);
256 int amdgpu_uvd_resume(struct amdgpu_device *adev)
260 const struct common_firmware_header *hdr;
263 if (adev->uvd.vcpu_bo == NULL)
266 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
267 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
268 memcpy(adev->uvd.cpu_addr, (adev->uvd.fw->data) + offset,
269 (adev->uvd.fw->size) - offset);
271 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
272 size -= le32_to_cpu(hdr->ucode_size_bytes);
273 ptr = adev->uvd.cpu_addr;
274 ptr += le32_to_cpu(hdr->ucode_size_bytes);
276 memset(ptr, 0, size);
281 void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
283 struct amdgpu_ring *ring = &adev->uvd.ring;
286 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
287 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
288 if (handle != 0 && adev->uvd.filp[i] == filp) {
291 amdgpu_uvd_note_usage(adev);
293 r = amdgpu_uvd_get_destroy_msg(ring, handle, &fence);
295 DRM_ERROR("Error destroying UVD (%d)!\n", r);
299 fence_wait(fence, false);
302 adev->uvd.filp[i] = NULL;
303 atomic_set(&adev->uvd.handles[i], 0);
308 static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *rbo)
311 for (i = 0; i < rbo->placement.num_placement; ++i) {
312 rbo->placements[i].fpfn = 0 >> PAGE_SHIFT;
313 rbo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
318 * amdgpu_uvd_cs_pass1 - first parsing round
320 * @ctx: UVD parser context
322 * Make sure UVD message and feedback buffers are in VRAM and
323 * nobody is violating an 256MB boundary.
325 static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
327 struct amdgpu_bo_va_mapping *mapping;
328 struct amdgpu_bo *bo;
329 uint32_t cmd, lo, hi;
333 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
334 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
335 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
337 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
338 if (mapping == NULL) {
339 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
343 if (!ctx->parser->adev->uvd.address_64_bit) {
344 /* check if it's a message or feedback command */
345 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
346 if (cmd == 0x0 || cmd == 0x3) {
347 /* yes, force it into VRAM */
348 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
349 amdgpu_ttm_placement_from_domain(bo, domain);
351 amdgpu_uvd_force_into_uvd_segment(bo);
353 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
360 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
362 * @msg: pointer to message structure
363 * @buf_sizes: returned buffer sizes
365 * Peek into the decode message and calculate the necessary buffer sizes.
367 static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])
369 unsigned stream_type = msg[4];
370 unsigned width = msg[6];
371 unsigned height = msg[7];
372 unsigned dpb_size = msg[9];
373 unsigned pitch = msg[28];
374 unsigned level = msg[57];
376 unsigned width_in_mb = width / 16;
377 unsigned height_in_mb = ALIGN(height / 16, 2);
378 unsigned fs_in_mb = width_in_mb * height_in_mb;
380 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
381 unsigned min_ctx_size = 0;
383 image_size = width * height;
384 image_size += image_size / 2;
385 image_size = ALIGN(image_size, 1024);
387 switch (stream_type) {
389 case 7: /* H264 Perf */
392 num_dpb_buffer = 8100 / fs_in_mb;
395 num_dpb_buffer = 18000 / fs_in_mb;
398 num_dpb_buffer = 20480 / fs_in_mb;
401 num_dpb_buffer = 32768 / fs_in_mb;
404 num_dpb_buffer = 34816 / fs_in_mb;
407 num_dpb_buffer = 110400 / fs_in_mb;
410 num_dpb_buffer = 184320 / fs_in_mb;
413 num_dpb_buffer = 184320 / fs_in_mb;
417 if (num_dpb_buffer > 17)
420 /* reference picture buffer */
421 min_dpb_size = image_size * num_dpb_buffer;
423 /* macroblock context buffer */
424 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
426 /* IT surface buffer */
427 min_dpb_size += width_in_mb * height_in_mb * 32;
432 /* reference picture buffer */
433 min_dpb_size = image_size * 3;
436 min_dpb_size += width_in_mb * height_in_mb * 128;
438 /* IT surface buffer */
439 min_dpb_size += width_in_mb * 64;
441 /* DB surface buffer */
442 min_dpb_size += width_in_mb * 128;
445 tmp = max(width_in_mb, height_in_mb);
446 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
451 /* reference picture buffer */
452 min_dpb_size = image_size * 3;
457 /* reference picture buffer */
458 min_dpb_size = image_size * 3;
461 min_dpb_size += width_in_mb * height_in_mb * 64;
463 /* IT surface buffer */
464 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
468 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
469 image_size = ALIGN(image_size, 256);
471 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
472 min_dpb_size = image_size * num_dpb_buffer;
473 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
474 * 16 * num_dpb_buffer + 52 * 1024;
478 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
483 DRM_ERROR("Invalid UVD decoding target pitch!\n");
487 if (dpb_size < min_dpb_size) {
488 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
489 dpb_size, min_dpb_size);
493 buf_sizes[0x1] = dpb_size;
494 buf_sizes[0x2] = image_size;
495 buf_sizes[0x4] = min_ctx_size;
500 * amdgpu_uvd_cs_msg - handle UVD message
502 * @ctx: UVD parser context
503 * @bo: buffer object containing the message
504 * @offset: offset into the buffer object
506 * Peek into the UVD message and extract the session id.
507 * Make sure that we don't open up to many sessions.
509 static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
510 struct amdgpu_bo *bo, unsigned offset)
512 struct amdgpu_device *adev = ctx->parser->adev;
513 int32_t *msg, msg_type, handle;
519 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
523 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, true, false,
524 MAX_SCHEDULE_TIMEOUT);
526 DRM_ERROR("Failed waiting for UVD message (%ld)!\n", r);
530 r = amdgpu_bo_kmap(bo, &ptr);
532 DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
542 DRM_ERROR("Invalid UVD handle!\n");
548 /* it's a create msg, calc image size (width * height) */
549 amdgpu_bo_kunmap(bo);
551 /* try to alloc a new handle */
552 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
553 if (atomic_read(&adev->uvd.handles[i]) == handle) {
554 DRM_ERROR("Handle 0x%x already in use!\n", handle);
558 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
559 adev->uvd.filp[i] = ctx->parser->filp;
564 DRM_ERROR("No more free UVD handles!\n");
568 /* it's a decode msg, calc buffer sizes */
569 r = amdgpu_uvd_cs_msg_decode(msg, ctx->buf_sizes);
570 amdgpu_bo_kunmap(bo);
574 /* validate the handle */
575 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
576 if (atomic_read(&adev->uvd.handles[i]) == handle) {
577 if (adev->uvd.filp[i] != ctx->parser->filp) {
578 DRM_ERROR("UVD handle collision detected!\n");
585 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
589 /* it's a destroy msg, free the handle */
590 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
591 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
592 amdgpu_bo_kunmap(bo);
596 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
604 * amdgpu_uvd_cs_pass2 - second parsing round
606 * @ctx: UVD parser context
608 * Patch buffer addresses, make sure buffer sizes are correct.
610 static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
612 struct amdgpu_bo_va_mapping *mapping;
613 struct amdgpu_bo *bo;
614 struct amdgpu_ib *ib;
615 uint32_t cmd, lo, hi;
620 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
621 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
622 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
624 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
628 start = amdgpu_bo_gpu_offset(bo);
630 end = (mapping->it.last + 1 - mapping->it.start);
631 end = end * AMDGPU_GPU_PAGE_SIZE + start;
633 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
636 ib = &ctx->parser->ibs[ctx->ib_idx];
637 ib->ptr[ctx->data0] = start & 0xFFFFFFFF;
638 ib->ptr[ctx->data1] = start >> 32;
640 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
642 if ((end - start) < ctx->buf_sizes[cmd]) {
643 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
644 (unsigned)(end - start),
645 ctx->buf_sizes[cmd]);
649 } else if (cmd == 0x206) {
650 if ((end - start) < ctx->buf_sizes[4]) {
651 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
652 (unsigned)(end - start),
656 } else if ((cmd != 0x100) && (cmd != 0x204)) {
657 DRM_ERROR("invalid UVD command %X!\n", cmd);
661 if (!ctx->parser->adev->uvd.address_64_bit) {
662 if ((start >> 28) != ((end - 1) >> 28)) {
663 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
668 if ((cmd == 0 || cmd == 0x3) &&
669 (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
670 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
677 ctx->has_msg_cmd = true;
678 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
681 } else if (!ctx->has_msg_cmd) {
682 DRM_ERROR("Message needed before other commands are send!\n");
690 * amdgpu_uvd_cs_reg - parse register writes
692 * @ctx: UVD parser context
693 * @cb: callback function
695 * Parse the register writes, call cb on each complete command.
697 static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
698 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
700 struct amdgpu_ib *ib = &ctx->parser->ibs[ctx->ib_idx];
704 for (i = 0; i <= ctx->count; ++i) {
705 unsigned reg = ctx->reg + i;
707 if (ctx->idx >= ib->length_dw) {
708 DRM_ERROR("Register command after end of CS!\n");
713 case mmUVD_GPCOM_VCPU_DATA0:
714 ctx->data0 = ctx->idx;
716 case mmUVD_GPCOM_VCPU_DATA1:
717 ctx->data1 = ctx->idx;
719 case mmUVD_GPCOM_VCPU_CMD:
724 case mmUVD_ENGINE_CNTL:
727 DRM_ERROR("Invalid reg 0x%X!\n", reg);
736 * amdgpu_uvd_cs_packets - parse UVD packets
738 * @ctx: UVD parser context
739 * @cb: callback function
741 * Parse the command stream packets.
743 static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
744 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
746 struct amdgpu_ib *ib = &ctx->parser->ibs[ctx->ib_idx];
749 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
750 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
751 unsigned type = CP_PACKET_GET_TYPE(cmd);
754 ctx->reg = CP_PACKET0_GET_REG(cmd);
755 ctx->count = CP_PACKET_GET_COUNT(cmd);
756 r = amdgpu_uvd_cs_reg(ctx, cb);
764 DRM_ERROR("Unknown packet type %d !\n", type);
772 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
774 * @parser: Command submission parser context
776 * Parse the command stream, patch in addresses as necessary.
778 int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
780 struct amdgpu_uvd_cs_ctx ctx = {};
781 unsigned buf_sizes[] = {
783 [0x00000001] = 0xFFFFFFFF,
784 [0x00000002] = 0xFFFFFFFF,
786 [0x00000004] = 0xFFFFFFFF,
788 struct amdgpu_ib *ib = &parser->ibs[ib_idx];
791 if (ib->length_dw % 16) {
792 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
798 ctx.buf_sizes = buf_sizes;
801 /* first round, make sure the buffers are actually in the UVD segment */
802 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
806 /* second round, patch buffer addresses into the command stream */
807 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
811 if (!ctx.has_msg_cmd) {
812 DRM_ERROR("UVD-IBs need a msg command!\n");
816 amdgpu_uvd_note_usage(ctx.parser->adev);
821 static int amdgpu_uvd_free_job(
822 struct amdgpu_job *job)
824 amdgpu_ib_free(job->adev, job->ibs);
829 static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring,
830 struct amdgpu_bo *bo,
831 struct fence **fence)
833 struct ttm_validate_buffer tv;
834 struct ww_acquire_ctx ticket;
835 struct list_head head;
836 struct amdgpu_ib *ib = NULL;
837 struct fence *f = NULL;
838 struct amdgpu_device *adev = ring->adev;
842 memset(&tv, 0, sizeof(tv));
845 INIT_LIST_HEAD(&head);
846 list_add(&tv.head, &head);
848 r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
852 if (!bo->adev->uvd.address_64_bit) {
853 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
854 amdgpu_uvd_force_into_uvd_segment(bo);
857 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
860 ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
865 r = amdgpu_ib_get(ring, NULL, 64, ib);
869 addr = amdgpu_bo_gpu_offset(bo);
870 ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
872 ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
873 ib->ptr[3] = addr >> 32;
874 ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
876 for (i = 6; i < 16; ++i)
877 ib->ptr[i] = PACKET2(0);
880 r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
881 &amdgpu_uvd_free_job,
882 AMDGPU_FENCE_OWNER_UNDEFINED,
887 ttm_eu_fence_buffer_objects(&ticket, &head, f);
890 *fence = fence_get(f);
891 amdgpu_bo_unref(&bo);
893 if (amdgpu_enable_scheduler)
896 amdgpu_ib_free(ring->adev, ib);
900 amdgpu_ib_free(ring->adev, ib);
904 ttm_eu_backoff_reservation(&ticket, &head);
908 /* multiple fence commands without any stream commands in between can
909 crash the vcpu so just try to emmit a dummy create/destroy msg to
911 int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
912 struct fence **fence)
914 struct amdgpu_device *adev = ring->adev;
915 struct amdgpu_bo *bo;
919 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
920 AMDGPU_GEM_DOMAIN_VRAM,
921 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
926 r = amdgpu_bo_reserve(bo, false);
928 amdgpu_bo_unref(&bo);
932 r = amdgpu_bo_kmap(bo, (void **)&msg);
934 amdgpu_bo_unreserve(bo);
935 amdgpu_bo_unref(&bo);
939 /* stitch together an UVD create msg */
940 msg[0] = cpu_to_le32(0x00000de4);
941 msg[1] = cpu_to_le32(0x00000000);
942 msg[2] = cpu_to_le32(handle);
943 msg[3] = cpu_to_le32(0x00000000);
944 msg[4] = cpu_to_le32(0x00000000);
945 msg[5] = cpu_to_le32(0x00000000);
946 msg[6] = cpu_to_le32(0x00000000);
947 msg[7] = cpu_to_le32(0x00000780);
948 msg[8] = cpu_to_le32(0x00000440);
949 msg[9] = cpu_to_le32(0x00000000);
950 msg[10] = cpu_to_le32(0x01b37000);
951 for (i = 11; i < 1024; ++i)
952 msg[i] = cpu_to_le32(0x0);
954 amdgpu_bo_kunmap(bo);
955 amdgpu_bo_unreserve(bo);
957 return amdgpu_uvd_send_msg(ring, bo, fence);
960 int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
961 struct fence **fence)
963 struct amdgpu_device *adev = ring->adev;
964 struct amdgpu_bo *bo;
968 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
969 AMDGPU_GEM_DOMAIN_VRAM,
970 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
975 r = amdgpu_bo_reserve(bo, false);
977 amdgpu_bo_unref(&bo);
981 r = amdgpu_bo_kmap(bo, (void **)&msg);
983 amdgpu_bo_unreserve(bo);
984 amdgpu_bo_unref(&bo);
988 /* stitch together an UVD destroy msg */
989 msg[0] = cpu_to_le32(0x00000de4);
990 msg[1] = cpu_to_le32(0x00000002);
991 msg[2] = cpu_to_le32(handle);
992 msg[3] = cpu_to_le32(0x00000000);
993 for (i = 4; i < 1024; ++i)
994 msg[i] = cpu_to_le32(0x0);
996 amdgpu_bo_kunmap(bo);
997 amdgpu_bo_unreserve(bo);
999 return amdgpu_uvd_send_msg(ring, bo, fence);
1002 static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1004 struct amdgpu_device *adev =
1005 container_of(work, struct amdgpu_device, uvd.idle_work.work);
1006 unsigned i, fences, handles = 0;
1008 fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
1010 for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
1011 if (atomic_read(&adev->uvd.handles[i]))
1014 if (fences == 0 && handles == 0) {
1015 if (adev->pm.dpm_enabled) {
1016 amdgpu_dpm_enable_uvd(adev, false);
1018 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1021 schedule_delayed_work(&adev->uvd.idle_work,
1022 msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
1026 static void amdgpu_uvd_note_usage(struct amdgpu_device *adev)
1028 bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
1029 set_clocks &= schedule_delayed_work(&adev->uvd.idle_work,
1030 msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
1033 if (adev->pm.dpm_enabled) {
1034 amdgpu_dpm_enable_uvd(adev, true);
1036 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);