1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2015 MediaTek Inc.
7 #include <linux/component.h>
8 #include <linux/iopoll.h>
11 #include <linux/of_platform.h>
12 #include <linux/phy/phy.h>
13 #include <linux/platform_device.h>
15 #include <video/mipi_display.h>
16 #include <video/videomode.h>
18 #include <drm/drm_atomic_helper.h>
19 #include <drm/drm_bridge.h>
20 #include <drm/drm_bridge_connector.h>
21 #include <drm/drm_mipi_dsi.h>
22 #include <drm/drm_of.h>
23 #include <drm/drm_panel.h>
24 #include <drm/drm_print.h>
25 #include <drm/drm_probe_helper.h>
26 #include <drm/drm_simple_kms_helper.h>
28 #include "mtk_drm_ddp_comp.h"
30 #define DSI_START 0x00
32 #define DSI_INTEN 0x08
34 #define DSI_INTSTA 0x0c
35 #define LPRX_RD_RDY_INT_FLAG BIT(0)
36 #define CMD_DONE_INT_FLAG BIT(1)
37 #define TE_RDY_INT_FLAG BIT(2)
38 #define VM_DONE_INT_FLAG BIT(3)
39 #define EXT_TE_RDY_INT_FLAG BIT(4)
40 #define DSI_BUSY BIT(31)
42 #define DSI_CON_CTRL 0x10
43 #define DSI_RESET BIT(0)
45 #define DPHY_RESET BIT(2)
47 #define DSI_MODE_CTRL 0x14
50 #define SYNC_PULSE_MODE 1
51 #define SYNC_EVENT_MODE 2
53 #define FRM_MODE BIT(16)
54 #define MIX_MODE BIT(17)
56 #define DSI_TXRX_CTRL 0x18
58 #define LANE_NUM (0xf << 2)
59 #define DIS_EOT BIT(6)
60 #define NULL_EN BIT(7)
61 #define TE_FREERUN BIT(8)
62 #define EXT_TE_EN BIT(9)
63 #define EXT_TE_EDGE BIT(10)
64 #define MAX_RTN_SIZE (0xf << 12)
65 #define HSTX_CKLP_EN BIT(16)
67 #define DSI_PSCTRL 0x1c
68 #define DSI_PS_WC 0x3fff
69 #define DSI_PS_SEL (3 << 16)
70 #define PACKED_PS_16BIT_RGB565 (0 << 16)
71 #define LOOSELY_PS_18BIT_RGB666 (1 << 16)
72 #define PACKED_PS_18BIT_RGB666 (2 << 16)
73 #define PACKED_PS_24BIT_RGB888 (3 << 16)
75 #define DSI_VSA_NL 0x20
76 #define DSI_VBP_NL 0x24
77 #define DSI_VFP_NL 0x28
78 #define DSI_VACT_NL 0x2C
79 #define DSI_SIZE_CON 0x38
80 #define DSI_HSA_WC 0x50
81 #define DSI_HBP_WC 0x54
82 #define DSI_HFP_WC 0x58
84 #define DSI_CMDQ_SIZE 0x60
85 #define CMDQ_SIZE 0x3f
87 #define DSI_HSTX_CKL_WC 0x64
89 #define DSI_RX_DATA0 0x74
90 #define DSI_RX_DATA1 0x78
91 #define DSI_RX_DATA2 0x7c
92 #define DSI_RX_DATA3 0x80
97 #define DSI_PHY_LCCON 0x104
98 #define LC_HS_TX_EN BIT(0)
99 #define LC_ULPM_EN BIT(1)
100 #define LC_WAKEUP_EN BIT(2)
102 #define DSI_PHY_LD0CON 0x108
103 #define LD0_HS_TX_EN BIT(0)
104 #define LD0_ULPM_EN BIT(1)
105 #define LD0_WAKEUP_EN BIT(2)
107 #define DSI_PHY_TIMECON0 0x110
108 #define LPX (0xff << 0)
109 #define HS_PREP (0xff << 8)
110 #define HS_ZERO (0xff << 16)
111 #define HS_TRAIL (0xff << 24)
113 #define DSI_PHY_TIMECON1 0x114
114 #define TA_GO (0xff << 0)
115 #define TA_SURE (0xff << 8)
116 #define TA_GET (0xff << 16)
117 #define DA_HS_EXIT (0xff << 24)
119 #define DSI_PHY_TIMECON2 0x118
120 #define CONT_DET (0xff << 0)
121 #define CLK_ZERO (0xff << 16)
122 #define CLK_TRAIL (0xff << 24)
124 #define DSI_PHY_TIMECON3 0x11c
125 #define CLK_HS_PREP (0xff << 0)
126 #define CLK_HS_POST (0xff << 8)
127 #define CLK_HS_EXIT (0xff << 16)
129 #define DSI_VM_CMD_CON 0x130
130 #define VM_CMD_EN BIT(0)
131 #define TS_VFP_EN BIT(5)
133 #define DSI_SHADOW_DEBUG 0x190U
134 #define FORCE_COMMIT BIT(0)
135 #define BYPASS_SHADOW BIT(1)
137 #define CONFIG (0xff << 0)
138 #define SHORT_PACKET 0
139 #define LONG_PACKET 2
141 #define DATA_ID (0xff << 8)
142 #define DATA_0 (0xff << 16)
143 #define DATA_1 (0xff << 24)
145 #define NS_TO_CYCLE(n, c) ((n) / (c) + (((n) % (c)) ? 1 : 0))
147 #define MTK_DSI_HOST_IS_READ(type) \
148 ((type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) || \
149 (type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) || \
150 (type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM) || \
151 (type == MIPI_DSI_DCS_READ))
153 struct mtk_phy_timing {
174 struct mtk_dsi_driver_data {
175 const u32 reg_cmdq_off;
181 struct mtk_ddp_comp ddp_comp;
183 struct mipi_dsi_host host;
184 struct drm_encoder encoder;
185 struct drm_bridge bridge;
186 struct drm_bridge *next_bridge;
187 struct drm_connector *connector;
192 struct clk *engine_clk;
193 struct clk *digital_clk;
198 unsigned long mode_flags;
199 enum mipi_dsi_pixel_format format;
202 struct mtk_phy_timing phy_timing;
206 wait_queue_head_t irq_wait_queue;
207 const struct mtk_dsi_driver_data *driver_data;
210 static inline struct mtk_dsi *bridge_to_dsi(struct drm_bridge *b)
212 return container_of(b, struct mtk_dsi, bridge);
215 static inline struct mtk_dsi *host_to_dsi(struct mipi_dsi_host *h)
217 return container_of(h, struct mtk_dsi, host);
220 static void mtk_dsi_mask(struct mtk_dsi *dsi, u32 offset, u32 mask, u32 data)
222 u32 temp = readl(dsi->regs + offset);
224 writel((temp & ~mask) | (data & mask), dsi->regs + offset);
227 static void mtk_dsi_phy_timconfig(struct mtk_dsi *dsi)
229 u32 timcon0, timcon1, timcon2, timcon3;
230 u32 data_rate_mhz = DIV_ROUND_UP(dsi->data_rate, 1000000);
231 struct mtk_phy_timing *timing = &dsi->phy_timing;
233 timing->lpx = (60 * data_rate_mhz / (8 * 1000)) + 1;
234 timing->da_hs_prepare = (80 * data_rate_mhz + 4 * 1000) / 8000;
235 timing->da_hs_zero = (170 * data_rate_mhz + 10 * 1000) / 8000 + 1 -
236 timing->da_hs_prepare;
237 timing->da_hs_trail = timing->da_hs_prepare + 1;
239 timing->ta_go = 4 * timing->lpx - 2;
240 timing->ta_sure = timing->lpx + 2;
241 timing->ta_get = 4 * timing->lpx;
242 timing->da_hs_exit = 2 * timing->lpx + 1;
244 timing->clk_hs_prepare = 70 * data_rate_mhz / (8 * 1000);
245 timing->clk_hs_post = timing->clk_hs_prepare + 8;
246 timing->clk_hs_trail = timing->clk_hs_prepare;
247 timing->clk_hs_zero = timing->clk_hs_trail * 4;
248 timing->clk_hs_exit = 2 * timing->clk_hs_trail;
250 timcon0 = timing->lpx | timing->da_hs_prepare << 8 |
251 timing->da_hs_zero << 16 | timing->da_hs_trail << 24;
252 timcon1 = timing->ta_go | timing->ta_sure << 8 |
253 timing->ta_get << 16 | timing->da_hs_exit << 24;
254 timcon2 = 1 << 8 | timing->clk_hs_zero << 16 |
255 timing->clk_hs_trail << 24;
256 timcon3 = timing->clk_hs_prepare | timing->clk_hs_post << 8 |
257 timing->clk_hs_exit << 16;
259 writel(timcon0, dsi->regs + DSI_PHY_TIMECON0);
260 writel(timcon1, dsi->regs + DSI_PHY_TIMECON1);
261 writel(timcon2, dsi->regs + DSI_PHY_TIMECON2);
262 writel(timcon3, dsi->regs + DSI_PHY_TIMECON3);
265 static void mtk_dsi_enable(struct mtk_dsi *dsi)
267 mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, DSI_EN);
270 static void mtk_dsi_disable(struct mtk_dsi *dsi)
272 mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, 0);
275 static void mtk_dsi_reset_engine(struct mtk_dsi *dsi)
277 mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, DSI_RESET);
278 mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, 0);
281 static void mtk_dsi_reset_dphy(struct mtk_dsi *dsi)
283 mtk_dsi_mask(dsi, DSI_CON_CTRL, DPHY_RESET, DPHY_RESET);
284 mtk_dsi_mask(dsi, DSI_CON_CTRL, DPHY_RESET, 0);
287 static void mtk_dsi_clk_ulp_mode_enter(struct mtk_dsi *dsi)
289 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
290 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
293 static void mtk_dsi_clk_ulp_mode_leave(struct mtk_dsi *dsi)
295 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
296 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, LC_WAKEUP_EN);
297 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, 0);
300 static void mtk_dsi_lane0_ulp_mode_enter(struct mtk_dsi *dsi)
302 mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_HS_TX_EN, 0);
303 mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
306 static void mtk_dsi_lane0_ulp_mode_leave(struct mtk_dsi *dsi)
308 mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
309 mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, LD0_WAKEUP_EN);
310 mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, 0);
313 static bool mtk_dsi_clk_hs_state(struct mtk_dsi *dsi)
315 return readl(dsi->regs + DSI_PHY_LCCON) & LC_HS_TX_EN;
318 static void mtk_dsi_clk_hs_mode(struct mtk_dsi *dsi, bool enter)
320 if (enter && !mtk_dsi_clk_hs_state(dsi))
321 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, LC_HS_TX_EN);
322 else if (!enter && mtk_dsi_clk_hs_state(dsi))
323 mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
326 static void mtk_dsi_set_mode(struct mtk_dsi *dsi)
328 u32 vid_mode = CMD_MODE;
330 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
331 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
332 vid_mode = BURST_MODE;
333 else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
334 vid_mode = SYNC_PULSE_MODE;
336 vid_mode = SYNC_EVENT_MODE;
339 writel(vid_mode, dsi->regs + DSI_MODE_CTRL);
342 static void mtk_dsi_set_vm_cmd(struct mtk_dsi *dsi)
344 mtk_dsi_mask(dsi, DSI_VM_CMD_CON, VM_CMD_EN, VM_CMD_EN);
345 mtk_dsi_mask(dsi, DSI_VM_CMD_CON, TS_VFP_EN, TS_VFP_EN);
348 static void mtk_dsi_ps_control_vact(struct mtk_dsi *dsi)
350 struct videomode *vm = &dsi->vm;
351 u32 dsi_buf_bpp, ps_wc;
354 if (dsi->format == MIPI_DSI_FMT_RGB565)
359 ps_wc = vm->hactive * dsi_buf_bpp;
362 switch (dsi->format) {
363 case MIPI_DSI_FMT_RGB888:
364 ps_bpp_mode |= PACKED_PS_24BIT_RGB888;
366 case MIPI_DSI_FMT_RGB666:
367 ps_bpp_mode |= PACKED_PS_18BIT_RGB666;
369 case MIPI_DSI_FMT_RGB666_PACKED:
370 ps_bpp_mode |= LOOSELY_PS_18BIT_RGB666;
372 case MIPI_DSI_FMT_RGB565:
373 ps_bpp_mode |= PACKED_PS_16BIT_RGB565;
377 writel(vm->vactive, dsi->regs + DSI_VACT_NL);
378 writel(ps_bpp_mode, dsi->regs + DSI_PSCTRL);
379 writel(ps_wc, dsi->regs + DSI_HSTX_CKL_WC);
382 static void mtk_dsi_rxtx_control(struct mtk_dsi *dsi)
386 switch (dsi->lanes) {
404 tmp_reg |= (dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) << 6;
405 tmp_reg |= (dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET) >> 3;
407 writel(tmp_reg, dsi->regs + DSI_TXRX_CTRL);
410 static void mtk_dsi_ps_control(struct mtk_dsi *dsi)
415 switch (dsi->format) {
416 case MIPI_DSI_FMT_RGB888:
417 tmp_reg = PACKED_PS_24BIT_RGB888;
420 case MIPI_DSI_FMT_RGB666:
421 tmp_reg = LOOSELY_PS_18BIT_RGB666;
424 case MIPI_DSI_FMT_RGB666_PACKED:
425 tmp_reg = PACKED_PS_18BIT_RGB666;
428 case MIPI_DSI_FMT_RGB565:
429 tmp_reg = PACKED_PS_16BIT_RGB565;
433 tmp_reg = PACKED_PS_24BIT_RGB888;
438 tmp_reg += dsi->vm.hactive * dsi_tmp_buf_bpp & DSI_PS_WC;
439 writel(tmp_reg, dsi->regs + DSI_PSCTRL);
442 static void mtk_dsi_config_vdo_timing(struct mtk_dsi *dsi)
444 u32 horizontal_sync_active_byte;
445 u32 horizontal_backporch_byte;
446 u32 horizontal_frontporch_byte;
447 u32 dsi_tmp_buf_bpp, data_phy_cycles;
448 struct mtk_phy_timing *timing = &dsi->phy_timing;
450 struct videomode *vm = &dsi->vm;
452 if (dsi->format == MIPI_DSI_FMT_RGB565)
457 writel(vm->vsync_len, dsi->regs + DSI_VSA_NL);
458 writel(vm->vback_porch, dsi->regs + DSI_VBP_NL);
459 writel(vm->vfront_porch, dsi->regs + DSI_VFP_NL);
460 writel(vm->vactive, dsi->regs + DSI_VACT_NL);
462 if (dsi->driver_data->has_size_ctl)
463 writel(vm->vactive << 16 | vm->hactive,
464 dsi->regs + DSI_SIZE_CON);
466 horizontal_sync_active_byte = (vm->hsync_len * dsi_tmp_buf_bpp - 10);
468 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
469 horizontal_backporch_byte =
470 (vm->hback_porch * dsi_tmp_buf_bpp - 10);
472 horizontal_backporch_byte = ((vm->hback_porch + vm->hsync_len) *
473 dsi_tmp_buf_bpp - 10);
475 data_phy_cycles = timing->lpx + timing->da_hs_prepare +
476 timing->da_hs_zero + timing->da_hs_exit + 3;
478 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) {
479 if ((vm->hfront_porch + vm->hback_porch) * dsi_tmp_buf_bpp >
480 data_phy_cycles * dsi->lanes + 18) {
481 horizontal_frontporch_byte =
482 vm->hfront_porch * dsi_tmp_buf_bpp -
483 (data_phy_cycles * dsi->lanes + 18) *
485 (vm->hfront_porch + vm->hback_porch);
487 horizontal_backporch_byte =
488 horizontal_backporch_byte -
489 (data_phy_cycles * dsi->lanes + 18) *
491 (vm->hfront_porch + vm->hback_porch);
493 DRM_WARN("HFP less than d-phy, FPS will under 60Hz\n");
494 horizontal_frontporch_byte = vm->hfront_porch *
498 if ((vm->hfront_porch + vm->hback_porch) * dsi_tmp_buf_bpp >
499 data_phy_cycles * dsi->lanes + 12) {
500 horizontal_frontporch_byte =
501 vm->hfront_porch * dsi_tmp_buf_bpp -
502 (data_phy_cycles * dsi->lanes + 12) *
504 (vm->hfront_porch + vm->hback_porch);
505 horizontal_backporch_byte = horizontal_backporch_byte -
506 (data_phy_cycles * dsi->lanes + 12) *
508 (vm->hfront_porch + vm->hback_porch);
510 DRM_WARN("HFP less than d-phy, FPS will under 60Hz\n");
511 horizontal_frontporch_byte = vm->hfront_porch *
516 writel(horizontal_sync_active_byte, dsi->regs + DSI_HSA_WC);
517 writel(horizontal_backporch_byte, dsi->regs + DSI_HBP_WC);
518 writel(horizontal_frontporch_byte, dsi->regs + DSI_HFP_WC);
520 mtk_dsi_ps_control(dsi);
523 static void mtk_dsi_start(struct mtk_dsi *dsi)
525 writel(0, dsi->regs + DSI_START);
526 writel(1, dsi->regs + DSI_START);
529 static void mtk_dsi_stop(struct mtk_dsi *dsi)
531 writel(0, dsi->regs + DSI_START);
534 static void mtk_dsi_set_cmd_mode(struct mtk_dsi *dsi)
536 writel(CMD_MODE, dsi->regs + DSI_MODE_CTRL);
539 static void mtk_dsi_set_interrupt_enable(struct mtk_dsi *dsi)
541 u32 inten = LPRX_RD_RDY_INT_FLAG | CMD_DONE_INT_FLAG | VM_DONE_INT_FLAG;
543 writel(inten, dsi->regs + DSI_INTEN);
546 static void mtk_dsi_irq_data_set(struct mtk_dsi *dsi, u32 irq_bit)
548 dsi->irq_data |= irq_bit;
551 static void mtk_dsi_irq_data_clear(struct mtk_dsi *dsi, u32 irq_bit)
553 dsi->irq_data &= ~irq_bit;
556 static s32 mtk_dsi_wait_for_irq_done(struct mtk_dsi *dsi, u32 irq_flag,
557 unsigned int timeout)
560 unsigned long jiffies = msecs_to_jiffies(timeout);
562 ret = wait_event_interruptible_timeout(dsi->irq_wait_queue,
563 dsi->irq_data & irq_flag,
566 DRM_WARN("Wait DSI IRQ(0x%08x) Timeout\n", irq_flag);
569 mtk_dsi_reset_engine(dsi);
575 static irqreturn_t mtk_dsi_irq(int irq, void *dev_id)
577 struct mtk_dsi *dsi = dev_id;
579 u32 flag = LPRX_RD_RDY_INT_FLAG | CMD_DONE_INT_FLAG | VM_DONE_INT_FLAG;
581 status = readl(dsi->regs + DSI_INTSTA) & flag;
585 mtk_dsi_mask(dsi, DSI_RACK, RACK, RACK);
586 tmp = readl(dsi->regs + DSI_INTSTA);
587 } while (tmp & DSI_BUSY);
589 mtk_dsi_mask(dsi, DSI_INTSTA, status, 0);
590 mtk_dsi_irq_data_set(dsi, status);
591 wake_up_interruptible(&dsi->irq_wait_queue);
597 static s32 mtk_dsi_switch_to_cmd_mode(struct mtk_dsi *dsi, u8 irq_flag, u32 t)
599 mtk_dsi_irq_data_clear(dsi, irq_flag);
600 mtk_dsi_set_cmd_mode(dsi);
602 if (!mtk_dsi_wait_for_irq_done(dsi, irq_flag, t)) {
603 DRM_ERROR("failed to switch cmd mode\n");
610 static int mtk_dsi_poweron(struct mtk_dsi *dsi)
612 struct device *dev = dsi->host.dev;
616 if (++dsi->refcount != 1)
619 switch (dsi->format) {
620 case MIPI_DSI_FMT_RGB565:
623 case MIPI_DSI_FMT_RGB666_PACKED:
626 case MIPI_DSI_FMT_RGB666:
627 case MIPI_DSI_FMT_RGB888:
633 dsi->data_rate = DIV_ROUND_UP_ULL(dsi->vm.pixelclock * bit_per_pixel,
636 ret = clk_set_rate(dsi->hs_clk, dsi->data_rate);
638 dev_err(dev, "Failed to set data rate: %d\n", ret);
642 phy_power_on(dsi->phy);
644 ret = clk_prepare_enable(dsi->engine_clk);
646 dev_err(dev, "Failed to enable engine clock: %d\n", ret);
647 goto err_phy_power_off;
650 ret = clk_prepare_enable(dsi->digital_clk);
652 dev_err(dev, "Failed to enable digital clock: %d\n", ret);
653 goto err_disable_engine_clk;
658 if (dsi->driver_data->has_shadow_ctl)
659 writel(FORCE_COMMIT | BYPASS_SHADOW,
660 dsi->regs + DSI_SHADOW_DEBUG);
662 mtk_dsi_reset_engine(dsi);
663 mtk_dsi_phy_timconfig(dsi);
665 mtk_dsi_rxtx_control(dsi);
666 usleep_range(30, 100);
667 mtk_dsi_reset_dphy(dsi);
668 mtk_dsi_ps_control_vact(dsi);
669 mtk_dsi_set_vm_cmd(dsi);
670 mtk_dsi_config_vdo_timing(dsi);
671 mtk_dsi_set_interrupt_enable(dsi);
673 mtk_dsi_clk_ulp_mode_leave(dsi);
674 mtk_dsi_lane0_ulp_mode_leave(dsi);
675 mtk_dsi_clk_hs_mode(dsi, 0);
678 err_disable_engine_clk:
679 clk_disable_unprepare(dsi->engine_clk);
681 phy_power_off(dsi->phy);
687 static void mtk_dsi_poweroff(struct mtk_dsi *dsi)
689 if (WARN_ON(dsi->refcount == 0))
692 if (--dsi->refcount != 0)
696 * mtk_dsi_stop() and mtk_dsi_start() is asymmetric, since
697 * mtk_dsi_stop() should be called after mtk_drm_crtc_atomic_disable(),
698 * which needs irq for vblank, and mtk_dsi_stop() will disable irq.
699 * mtk_dsi_start() needs to be called in mtk_output_dsi_enable(),
700 * after dsi is fully set.
704 mtk_dsi_switch_to_cmd_mode(dsi, VM_DONE_INT_FLAG, 500);
705 mtk_dsi_reset_engine(dsi);
706 mtk_dsi_lane0_ulp_mode_enter(dsi);
707 mtk_dsi_clk_ulp_mode_enter(dsi);
709 mtk_dsi_disable(dsi);
711 clk_disable_unprepare(dsi->engine_clk);
712 clk_disable_unprepare(dsi->digital_clk);
714 phy_power_off(dsi->phy);
717 static void mtk_output_dsi_enable(struct mtk_dsi *dsi)
724 ret = mtk_dsi_poweron(dsi);
726 DRM_ERROR("failed to power on dsi\n");
730 mtk_dsi_set_mode(dsi);
731 mtk_dsi_clk_hs_mode(dsi, 1);
738 static void mtk_output_dsi_disable(struct mtk_dsi *dsi)
743 mtk_dsi_poweroff(dsi);
745 dsi->enabled = false;
748 static int mtk_dsi_bridge_attach(struct drm_bridge *bridge,
749 enum drm_bridge_attach_flags flags)
751 struct mtk_dsi *dsi = bridge_to_dsi(bridge);
753 /* Attach the panel or bridge to the dsi bridge */
754 return drm_bridge_attach(bridge->encoder, dsi->next_bridge,
755 &dsi->bridge, flags);
758 static void mtk_dsi_bridge_mode_set(struct drm_bridge *bridge,
759 const struct drm_display_mode *mode,
760 const struct drm_display_mode *adjusted)
762 struct mtk_dsi *dsi = bridge_to_dsi(bridge);
764 drm_display_mode_to_videomode(adjusted, &dsi->vm);
767 static void mtk_dsi_bridge_disable(struct drm_bridge *bridge)
769 struct mtk_dsi *dsi = bridge_to_dsi(bridge);
771 mtk_output_dsi_disable(dsi);
774 static void mtk_dsi_bridge_enable(struct drm_bridge *bridge)
776 struct mtk_dsi *dsi = bridge_to_dsi(bridge);
778 mtk_output_dsi_enable(dsi);
781 static const struct drm_bridge_funcs mtk_dsi_bridge_funcs = {
782 .attach = mtk_dsi_bridge_attach,
783 .disable = mtk_dsi_bridge_disable,
784 .enable = mtk_dsi_bridge_enable,
785 .mode_set = mtk_dsi_bridge_mode_set,
788 static void mtk_dsi_ddp_start(struct mtk_ddp_comp *comp)
790 struct mtk_dsi *dsi = container_of(comp, struct mtk_dsi, ddp_comp);
792 mtk_dsi_poweron(dsi);
795 static void mtk_dsi_ddp_stop(struct mtk_ddp_comp *comp)
797 struct mtk_dsi *dsi = container_of(comp, struct mtk_dsi, ddp_comp);
799 mtk_dsi_poweroff(dsi);
802 static const struct mtk_ddp_comp_funcs mtk_dsi_funcs = {
803 .start = mtk_dsi_ddp_start,
804 .stop = mtk_dsi_ddp_stop,
807 static int mtk_dsi_host_attach(struct mipi_dsi_host *host,
808 struct mipi_dsi_device *device)
810 struct mtk_dsi *dsi = host_to_dsi(host);
812 dsi->lanes = device->lanes;
813 dsi->format = device->format;
814 dsi->mode_flags = device->mode_flags;
819 static void mtk_dsi_wait_for_idle(struct mtk_dsi *dsi)
824 ret = readl_poll_timeout(dsi->regs + DSI_INTSTA, val, !(val & DSI_BUSY),
827 DRM_WARN("polling dsi wait not busy timeout!\n");
830 mtk_dsi_reset_engine(dsi);
834 static u32 mtk_dsi_recv_cnt(u8 type, u8 *read_data)
837 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
838 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
840 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
841 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
843 case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
844 case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
845 return read_data[1] + read_data[2] * 16;
846 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
847 DRM_INFO("type is 0x02, try again\n");
850 DRM_INFO("type(0x%x) not recognized\n", type);
857 static void mtk_dsi_cmdq(struct mtk_dsi *dsi, const struct mipi_dsi_msg *msg)
859 const char *tx_buf = msg->tx_buf;
860 u8 config, cmdq_size, cmdq_off, type = msg->type;
861 u32 reg_val, cmdq_mask, i;
862 u32 reg_cmdq_off = dsi->driver_data->reg_cmdq_off;
864 if (MTK_DSI_HOST_IS_READ(type))
867 config = (msg->tx_len > 2) ? LONG_PACKET : SHORT_PACKET;
869 if (msg->tx_len > 2) {
870 cmdq_size = 1 + (msg->tx_len + 3) / 4;
872 cmdq_mask = CONFIG | DATA_ID | DATA_0 | DATA_1;
873 reg_val = (msg->tx_len << 16) | (type << 8) | config;
877 cmdq_mask = CONFIG | DATA_ID;
878 reg_val = (type << 8) | config;
881 for (i = 0; i < msg->tx_len; i++)
882 mtk_dsi_mask(dsi, (reg_cmdq_off + cmdq_off + i) & (~0x3U),
883 (0xffUL << (((i + cmdq_off) & 3U) * 8U)),
884 tx_buf[i] << (((i + cmdq_off) & 3U) * 8U));
886 mtk_dsi_mask(dsi, reg_cmdq_off, cmdq_mask, reg_val);
887 mtk_dsi_mask(dsi, DSI_CMDQ_SIZE, CMDQ_SIZE, cmdq_size);
890 static ssize_t mtk_dsi_host_send_cmd(struct mtk_dsi *dsi,
891 const struct mipi_dsi_msg *msg, u8 flag)
893 mtk_dsi_wait_for_idle(dsi);
894 mtk_dsi_irq_data_clear(dsi, flag);
895 mtk_dsi_cmdq(dsi, msg);
898 if (!mtk_dsi_wait_for_irq_done(dsi, flag, 2000))
904 static ssize_t mtk_dsi_host_transfer(struct mipi_dsi_host *host,
905 const struct mipi_dsi_msg *msg)
907 struct mtk_dsi *dsi = host_to_dsi(host);
911 u8 irq_flag = CMD_DONE_INT_FLAG;
913 if (readl(dsi->regs + DSI_MODE_CTRL) & MODE) {
914 DRM_ERROR("dsi engine is not command mode\n");
918 if (MTK_DSI_HOST_IS_READ(msg->type))
919 irq_flag |= LPRX_RD_RDY_INT_FLAG;
921 if (mtk_dsi_host_send_cmd(dsi, msg, irq_flag) < 0)
924 if (!MTK_DSI_HOST_IS_READ(msg->type))
928 DRM_ERROR("dsi receive buffer size may be NULL\n");
932 for (i = 0; i < 16; i++)
933 *(read_data + i) = readb(dsi->regs + DSI_RX_DATA0 + i);
935 recv_cnt = mtk_dsi_recv_cnt(read_data[0], read_data);
938 src_addr = &read_data[4];
940 src_addr = &read_data[1];
945 if (recv_cnt > msg->rx_len)
946 recv_cnt = msg->rx_len;
949 memcpy(msg->rx_buf, src_addr, recv_cnt);
951 DRM_INFO("dsi get %d byte data from the panel address(0x%x)\n",
952 recv_cnt, *((u8 *)(msg->tx_buf)));
957 static const struct mipi_dsi_host_ops mtk_dsi_ops = {
958 .attach = mtk_dsi_host_attach,
959 .transfer = mtk_dsi_host_transfer,
962 static int mtk_dsi_encoder_init(struct drm_device *drm, struct mtk_dsi *dsi)
966 ret = drm_simple_encoder_init(drm, &dsi->encoder,
967 DRM_MODE_ENCODER_DSI);
969 DRM_ERROR("Failed to encoder init to drm\n");
974 * Currently display data paths are statically assigned to a crtc each.
975 * crtc 0 is OVL0 -> COLOR0 -> AAL -> OD -> RDMA0 -> UFOE -> DSI0
977 dsi->encoder.possible_crtcs = 1;
979 ret = drm_bridge_attach(&dsi->encoder, &dsi->bridge, NULL,
980 DRM_BRIDGE_ATTACH_NO_CONNECTOR);
982 goto err_cleanup_encoder;
984 dsi->connector = drm_bridge_connector_init(drm, &dsi->encoder);
985 if (IS_ERR(dsi->connector)) {
986 DRM_ERROR("Unable to create bridge connector\n");
987 ret = PTR_ERR(dsi->connector);
988 goto err_cleanup_encoder;
990 drm_connector_attach_encoder(dsi->connector, &dsi->encoder);
995 drm_encoder_cleanup(&dsi->encoder);
999 static int mtk_dsi_bind(struct device *dev, struct device *master, void *data)
1002 struct drm_device *drm = data;
1003 struct mtk_dsi *dsi = dev_get_drvdata(dev);
1005 ret = mtk_ddp_comp_register(drm, &dsi->ddp_comp);
1007 dev_err(dev, "Failed to register component %pOF: %d\n",
1012 ret = mtk_dsi_encoder_init(drm, dsi);
1014 goto err_unregister;
1019 mtk_ddp_comp_unregister(drm, &dsi->ddp_comp);
1023 static void mtk_dsi_unbind(struct device *dev, struct device *master,
1026 struct drm_device *drm = data;
1027 struct mtk_dsi *dsi = dev_get_drvdata(dev);
1029 drm_encoder_cleanup(&dsi->encoder);
1030 mtk_ddp_comp_unregister(drm, &dsi->ddp_comp);
1033 static const struct component_ops mtk_dsi_component_ops = {
1034 .bind = mtk_dsi_bind,
1035 .unbind = mtk_dsi_unbind,
1038 static int mtk_dsi_probe(struct platform_device *pdev)
1040 struct mtk_dsi *dsi;
1041 struct device *dev = &pdev->dev;
1042 struct drm_panel *panel;
1043 struct resource *regs;
1048 dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1052 dsi->host.ops = &mtk_dsi_ops;
1053 dsi->host.dev = dev;
1054 ret = mipi_dsi_host_register(&dsi->host);
1056 dev_err(dev, "failed to register DSI host: %d\n", ret);
1060 ret = drm_of_find_panel_or_bridge(dev->of_node, 0, 0,
1061 &panel, &dsi->next_bridge);
1063 goto err_unregister_host;
1066 dsi->next_bridge = devm_drm_panel_bridge_add(dev, panel);
1067 if (IS_ERR(dsi->next_bridge)) {
1068 ret = PTR_ERR(dsi->next_bridge);
1069 goto err_unregister_host;
1073 dsi->driver_data = of_device_get_match_data(dev);
1075 dsi->engine_clk = devm_clk_get(dev, "engine");
1076 if (IS_ERR(dsi->engine_clk)) {
1077 ret = PTR_ERR(dsi->engine_clk);
1079 if (ret != -EPROBE_DEFER)
1080 dev_err(dev, "Failed to get engine clock: %d\n", ret);
1081 goto err_unregister_host;
1084 dsi->digital_clk = devm_clk_get(dev, "digital");
1085 if (IS_ERR(dsi->digital_clk)) {
1086 ret = PTR_ERR(dsi->digital_clk);
1088 if (ret != -EPROBE_DEFER)
1089 dev_err(dev, "Failed to get digital clock: %d\n", ret);
1090 goto err_unregister_host;
1093 dsi->hs_clk = devm_clk_get(dev, "hs");
1094 if (IS_ERR(dsi->hs_clk)) {
1095 ret = PTR_ERR(dsi->hs_clk);
1096 dev_err(dev, "Failed to get hs clock: %d\n", ret);
1097 goto err_unregister_host;
1100 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1101 dsi->regs = devm_ioremap_resource(dev, regs);
1102 if (IS_ERR(dsi->regs)) {
1103 ret = PTR_ERR(dsi->regs);
1104 dev_err(dev, "Failed to ioremap memory: %d\n", ret);
1105 goto err_unregister_host;
1108 dsi->phy = devm_phy_get(dev, "dphy");
1109 if (IS_ERR(dsi->phy)) {
1110 ret = PTR_ERR(dsi->phy);
1111 dev_err(dev, "Failed to get MIPI-DPHY: %d\n", ret);
1112 goto err_unregister_host;
1115 comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DSI);
1117 dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
1119 goto err_unregister_host;
1122 ret = mtk_ddp_comp_init(dev, dev->of_node, &dsi->ddp_comp, comp_id,
1125 dev_err(dev, "Failed to initialize component: %d\n", ret);
1126 goto err_unregister_host;
1129 irq_num = platform_get_irq(pdev, 0);
1131 dev_err(&pdev->dev, "failed to get dsi irq_num: %d\n", irq_num);
1133 goto err_unregister_host;
1136 irq_set_status_flags(irq_num, IRQ_TYPE_LEVEL_LOW);
1137 ret = devm_request_irq(&pdev->dev, irq_num, mtk_dsi_irq,
1138 IRQF_TRIGGER_LOW, dev_name(&pdev->dev), dsi);
1140 dev_err(&pdev->dev, "failed to request mediatek dsi irq\n");
1141 goto err_unregister_host;
1144 init_waitqueue_head(&dsi->irq_wait_queue);
1146 platform_set_drvdata(pdev, dsi);
1148 dsi->bridge.funcs = &mtk_dsi_bridge_funcs;
1149 dsi->bridge.of_node = dev->of_node;
1150 dsi->bridge.type = DRM_MODE_CONNECTOR_DSI;
1152 drm_bridge_add(&dsi->bridge);
1154 ret = component_add(&pdev->dev, &mtk_dsi_component_ops);
1156 dev_err(&pdev->dev, "failed to add component: %d\n", ret);
1157 goto err_unregister_host;
1162 err_unregister_host:
1163 mipi_dsi_host_unregister(&dsi->host);
1167 static int mtk_dsi_remove(struct platform_device *pdev)
1169 struct mtk_dsi *dsi = platform_get_drvdata(pdev);
1171 mtk_output_dsi_disable(dsi);
1172 drm_bridge_remove(&dsi->bridge);
1173 component_del(&pdev->dev, &mtk_dsi_component_ops);
1174 mipi_dsi_host_unregister(&dsi->host);
1179 static const struct mtk_dsi_driver_data mt8173_dsi_driver_data = {
1180 .reg_cmdq_off = 0x200,
1183 static const struct mtk_dsi_driver_data mt2701_dsi_driver_data = {
1184 .reg_cmdq_off = 0x180,
1187 static const struct mtk_dsi_driver_data mt8183_dsi_driver_data = {
1188 .reg_cmdq_off = 0x200,
1189 .has_shadow_ctl = true,
1190 .has_size_ctl = true,
1193 static const struct of_device_id mtk_dsi_of_match[] = {
1194 { .compatible = "mediatek,mt2701-dsi",
1195 .data = &mt2701_dsi_driver_data },
1196 { .compatible = "mediatek,mt8173-dsi",
1197 .data = &mt8173_dsi_driver_data },
1198 { .compatible = "mediatek,mt8183-dsi",
1199 .data = &mt8183_dsi_driver_data },
1203 struct platform_driver mtk_dsi_driver = {
1204 .probe = mtk_dsi_probe,
1205 .remove = mtk_dsi_remove,
1208 .of_match_table = mtk_dsi_of_match,