2 * Copyright 2020 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <linux/firmware.h>
28 #include "amdgpu_uvd.h"
31 #include "uvd/uvd_3_1_d.h"
32 #include "uvd/uvd_3_1_sh_mask.h"
34 #include "oss/oss_1_0_d.h"
35 #include "oss/oss_1_0_sh_mask.h"
38 * uvd_v3_1_ring_get_rptr - get read pointer
40 * @ring: amdgpu_ring pointer
42 * Returns the current hardware read pointer
44 static uint64_t uvd_v3_1_ring_get_rptr(struct amdgpu_ring *ring)
46 struct amdgpu_device *adev = ring->adev;
48 return RREG32(mmUVD_RBC_RB_RPTR);
52 * uvd_v3_1_ring_get_wptr - get write pointer
54 * @ring: amdgpu_ring pointer
56 * Returns the current hardware write pointer
58 static uint64_t uvd_v3_1_ring_get_wptr(struct amdgpu_ring *ring)
60 struct amdgpu_device *adev = ring->adev;
62 return RREG32(mmUVD_RBC_RB_WPTR);
66 * uvd_v3_1_ring_set_wptr - set write pointer
68 * @ring: amdgpu_ring pointer
70 * Commits the write pointer to the hardware
72 static void uvd_v3_1_ring_set_wptr(struct amdgpu_ring *ring)
74 struct amdgpu_device *adev = ring->adev;
76 WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
80 * uvd_v3_1_ring_emit_ib - execute indirect buffer
82 * @ring: amdgpu_ring pointer
83 * @ib: indirect buffer to execute
85 * Write ring commands to execute the indirect buffer
87 static void uvd_v3_1_ring_emit_ib(struct amdgpu_ring *ring,
88 struct amdgpu_job *job,
92 amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_BASE, 0));
93 amdgpu_ring_write(ring, ib->gpu_addr);
94 amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
95 amdgpu_ring_write(ring, ib->length_dw);
99 * uvd_v3_1_ring_emit_fence - emit an fence & trap command
101 * @ring: amdgpu_ring pointer
102 * @fence: fence to emit
104 * Write a fence and a trap command to the ring.
106 static void uvd_v3_1_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
109 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
111 amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
112 amdgpu_ring_write(ring, seq);
113 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
114 amdgpu_ring_write(ring, addr & 0xffffffff);
115 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
116 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
117 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
118 amdgpu_ring_write(ring, 0);
120 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
121 amdgpu_ring_write(ring, 0);
122 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
123 amdgpu_ring_write(ring, 0);
124 amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
125 amdgpu_ring_write(ring, 2);
129 * uvd_v3_1_ring_test_ring - register write test
131 * @ring: amdgpu_ring pointer
133 * Test if we can successfully write to the context register
135 static int uvd_v3_1_ring_test_ring(struct amdgpu_ring *ring)
137 struct amdgpu_device *adev = ring->adev;
142 WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
143 r = amdgpu_ring_alloc(ring, 3);
147 amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
148 amdgpu_ring_write(ring, 0xDEADBEEF);
149 amdgpu_ring_commit(ring);
150 for (i = 0; i < adev->usec_timeout; i++) {
151 tmp = RREG32(mmUVD_CONTEXT_ID);
152 if (tmp == 0xDEADBEEF)
157 if (i >= adev->usec_timeout)
163 static void uvd_v3_1_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
167 WARN_ON(ring->wptr % 2 || count % 2);
169 for (i = 0; i < count / 2; i++) {
170 amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
171 amdgpu_ring_write(ring, 0);
175 static const struct amdgpu_ring_funcs uvd_v3_1_ring_funcs = {
176 .type = AMDGPU_RING_TYPE_UVD,
178 .support_64bit_ptrs = false,
179 .no_user_fence = true,
180 .get_rptr = uvd_v3_1_ring_get_rptr,
181 .get_wptr = uvd_v3_1_ring_get_wptr,
182 .set_wptr = uvd_v3_1_ring_set_wptr,
183 .parse_cs = amdgpu_uvd_ring_parse_cs,
185 14, /* uvd_v3_1_ring_emit_fence x1 no user fence */
186 .emit_ib_size = 4, /* uvd_v3_1_ring_emit_ib */
187 .emit_ib = uvd_v3_1_ring_emit_ib,
188 .emit_fence = uvd_v3_1_ring_emit_fence,
189 .test_ring = uvd_v3_1_ring_test_ring,
190 .test_ib = amdgpu_uvd_ring_test_ib,
191 .insert_nop = uvd_v3_1_ring_insert_nop,
192 .pad_ib = amdgpu_ring_generic_pad_ib,
193 .begin_use = amdgpu_uvd_ring_begin_use,
194 .end_use = amdgpu_uvd_ring_end_use,
197 static void uvd_v3_1_set_ring_funcs(struct amdgpu_device *adev)
199 adev->uvd.inst->ring.funcs = &uvd_v3_1_ring_funcs;
202 static void uvd_v3_1_set_dcm(struct amdgpu_device *adev,
207 WREG32_FIELD(UVD_CGC_GATE, REGS, 0);
209 tmp = RREG32(mmUVD_CGC_CTRL);
210 tmp &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK | UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
211 tmp |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
212 (1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT) |
213 (4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT);
217 tmp2 = UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK |
218 UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK |
219 (7 << UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT);
225 WREG32(mmUVD_CGC_CTRL, tmp);
226 WREG32_UVD_CTX(ixUVD_CGC_CTRL2, tmp2);
230 * uvd_v3_1_mc_resume - memory controller programming
232 * @adev: amdgpu_device pointer
234 * Let the UVD memory controller know it's offsets
236 static void uvd_v3_1_mc_resume(struct amdgpu_device *adev)
241 /* programm the VCPU memory controller bits 0-27 */
242 addr = (adev->uvd.inst->gpu_addr + AMDGPU_UVD_FIRMWARE_OFFSET) >> 3;
243 size = AMDGPU_UVD_FIRMWARE_SIZE(adev) >> 3;
244 WREG32(mmUVD_VCPU_CACHE_OFFSET0, addr);
245 WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
248 size = AMDGPU_UVD_HEAP_SIZE >> 3;
249 WREG32(mmUVD_VCPU_CACHE_OFFSET1, addr);
250 WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
253 size = (AMDGPU_UVD_STACK_SIZE +
254 (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles)) >> 3;
255 WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr);
256 WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
259 addr = (adev->uvd.inst->gpu_addr >> 28) & 0xF;
260 WREG32(mmUVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
263 addr = (adev->uvd.inst->gpu_addr >> 32) & 0xFF;
264 WREG32(mmUVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
266 WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
267 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
268 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
272 * uvd_v3_1_fw_validate - FW validation operation
274 * @adev: amdgpu_device pointer
276 * Initialate and check UVD validation.
278 static int uvd_v3_1_fw_validate(struct amdgpu_device *adev)
281 uint32_t ucode_len, i;
284 ptr = adev->uvd.inst[0].cpu_addr;
286 memcpy(&ucode_len, ptr, 4);
288 memcpy(&keysel, ptr, 4);
290 WREG32(mmUVD_FW_START, keysel);
292 for (i = 0; i < 10; ++i) {
294 if (RREG32(mmUVD_FW_STATUS) & UVD_FW_STATUS__DONE_MASK)
301 if (!(RREG32(mmUVD_FW_STATUS) & UVD_FW_STATUS__PASS_MASK))
304 for (i = 0; i < 10; ++i) {
306 if (!(RREG32(mmUVD_FW_STATUS) & UVD_FW_STATUS__BUSY_MASK))
317 * uvd_v3_1_start - start UVD block
319 * @adev: amdgpu_device pointer
321 * Setup and start the UVD block
323 static int uvd_v3_1_start(struct amdgpu_device *adev)
325 struct amdgpu_ring *ring = &adev->uvd.inst->ring;
329 /* disable byte swapping */
330 u32 lmi_swap_cntl = 0;
331 u32 mp_swap_cntl = 0;
334 WREG32_P(mmUVD_STATUS, 1<<2, ~(1<<2));
336 uvd_v3_1_set_dcm(adev, true);
337 WREG32(mmUVD_CGC_GATE, 0);
339 /* take UVD block out of reset */
340 WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
343 /* enable VCPU clock */
344 WREG32(mmUVD_VCPU_CNTL, 1 << 9);
346 /* disable interupt */
347 WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
350 /* swap (8 in 32) RB and IB */
354 WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
355 WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
357 /* initialize UVD memory controller */
358 WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
359 (1 << 21) | (1 << 9) | (1 << 20));
361 tmp = RREG32(mmUVD_MPC_CNTL);
362 WREG32(mmUVD_MPC_CNTL, tmp | 0x10);
364 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
365 WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
366 WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
367 WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
368 WREG32(mmUVD_MPC_SET_ALU, 0);
369 WREG32(mmUVD_MPC_SET_MUX, 0x88);
371 tmp = RREG32_UVD_CTX(ixUVD_LMI_CACHE_CTRL);
372 WREG32_UVD_CTX(ixUVD_LMI_CACHE_CTRL, tmp & (~0x10));
375 WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
377 WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK);
379 WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
381 WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
385 for (i = 0; i < 10; ++i) {
387 for (j = 0; j < 100; ++j) {
388 status = RREG32(mmUVD_STATUS);
397 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
398 WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
399 ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
401 WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
407 DRM_ERROR("UVD not responding, giving up!!!\n");
411 /* enable interupt */
412 WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1));
414 WREG32_P(mmUVD_STATUS, 0, ~(1<<2));
416 /* force RBC into idle state */
417 WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
419 /* Set the write pointer delay */
420 WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
422 /* programm the 4GB memory segment for rptr and ring buffer */
423 WREG32(mmUVD_LMI_EXT40_ADDR, upper_32_bits(ring->gpu_addr) |
424 (0x7 << 16) | (0x1 << 31));
426 /* Initialize the ring buffer's read and write pointers */
427 WREG32(mmUVD_RBC_RB_RPTR, 0x0);
429 ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
430 WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
432 /* set the ring address */
433 WREG32(mmUVD_RBC_RB_BASE, ring->gpu_addr);
435 /* Set ring buffer size */
436 rb_bufsz = order_base_2(ring->ring_size);
437 rb_bufsz = (0x1 << 8) | rb_bufsz;
438 WREG32_P(mmUVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
444 * uvd_v3_1_stop - stop UVD block
446 * @adev: amdgpu_device pointer
450 static void uvd_v3_1_stop(struct amdgpu_device *adev)
455 WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
457 for (i = 0; i < 10; ++i) {
458 for (j = 0; j < 100; ++j) {
459 status = RREG32(mmUVD_STATUS);
468 for (i = 0; i < 10; ++i) {
469 for (j = 0; j < 100; ++j) {
470 status = RREG32(mmUVD_LMI_STATUS);
479 /* Stall UMC and register bus before resetting VCPU */
480 WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
482 for (i = 0; i < 10; ++i) {
483 for (j = 0; j < 100; ++j) {
484 status = RREG32(mmUVD_LMI_STATUS);
493 WREG32_P(0x3D49, 0, ~(1 << 2));
495 WREG32_P(mmUVD_VCPU_CNTL, 0, ~(1 << 9));
497 /* put LMI, VCPU, RBC etc... into reset */
498 WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
499 UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
500 UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
502 WREG32(mmUVD_STATUS, 0);
504 uvd_v3_1_set_dcm(adev, false);
507 static int uvd_v3_1_set_interrupt_state(struct amdgpu_device *adev,
508 struct amdgpu_irq_src *source,
510 enum amdgpu_interrupt_state state)
515 static int uvd_v3_1_process_interrupt(struct amdgpu_device *adev,
516 struct amdgpu_irq_src *source,
517 struct amdgpu_iv_entry *entry)
519 DRM_DEBUG("IH: UVD TRAP\n");
520 amdgpu_fence_process(&adev->uvd.inst->ring);
525 static const struct amdgpu_irq_src_funcs uvd_v3_1_irq_funcs = {
526 .set = uvd_v3_1_set_interrupt_state,
527 .process = uvd_v3_1_process_interrupt,
530 static void uvd_v3_1_set_irq_funcs(struct amdgpu_device *adev)
532 adev->uvd.inst->irq.num_types = 1;
533 adev->uvd.inst->irq.funcs = &uvd_v3_1_irq_funcs;
537 static int uvd_v3_1_early_init(void *handle)
539 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
540 adev->uvd.num_uvd_inst = 1;
542 uvd_v3_1_set_ring_funcs(adev);
543 uvd_v3_1_set_irq_funcs(adev);
548 static int uvd_v3_1_sw_init(void *handle)
550 struct amdgpu_ring *ring;
551 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
555 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 124, &adev->uvd.inst->irq);
559 r = amdgpu_uvd_sw_init(adev);
563 ring = &adev->uvd.inst->ring;
564 sprintf(ring->name, "uvd");
565 r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0,
566 AMDGPU_RING_PRIO_DEFAULT);
570 r = amdgpu_uvd_resume(adev);
574 r = amdgpu_uvd_entity_init(adev);
579 static int uvd_v3_1_sw_fini(void *handle)
582 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
584 r = amdgpu_uvd_suspend(adev);
588 return amdgpu_uvd_sw_fini(adev);
591 static void uvd_v3_1_enable_mgcg(struct amdgpu_device *adev,
596 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
597 data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
599 WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
601 orig = data = RREG32(mmUVD_CGC_CTRL);
602 data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
604 WREG32(mmUVD_CGC_CTRL, data);
606 data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
608 WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
610 orig = data = RREG32(mmUVD_CGC_CTRL);
611 data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
613 WREG32(mmUVD_CGC_CTRL, data);
618 * uvd_v3_1_hw_init - start and test UVD block
620 * @adev: amdgpu_device pointer
622 * Initialize the hardware, boot up the VCPU and do some testing
624 static int uvd_v3_1_hw_init(void *handle)
626 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
627 struct amdgpu_ring *ring = &adev->uvd.inst->ring;
631 uvd_v3_1_mc_resume(adev);
633 r = uvd_v3_1_fw_validate(adev);
635 DRM_ERROR("amdgpu: UVD Firmware validate fail (%d).\n", r);
639 uvd_v3_1_enable_mgcg(adev, true);
640 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
642 uvd_v3_1_start(adev);
644 r = amdgpu_ring_test_helper(ring);
646 DRM_ERROR("amdgpu: UVD ring test fail (%d).\n", r);
650 r = amdgpu_ring_alloc(ring, 10);
652 DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
656 tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
657 amdgpu_ring_write(ring, tmp);
658 amdgpu_ring_write(ring, 0xFFFFF);
660 tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
661 amdgpu_ring_write(ring, tmp);
662 amdgpu_ring_write(ring, 0xFFFFF);
664 tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
665 amdgpu_ring_write(ring, tmp);
666 amdgpu_ring_write(ring, 0xFFFFF);
668 /* Clear timeout status bits */
669 amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
670 amdgpu_ring_write(ring, 0x8);
672 amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
673 amdgpu_ring_write(ring, 3);
675 amdgpu_ring_commit(ring);
679 DRM_INFO("UVD initialized successfully.\n");
685 * uvd_v3_1_hw_fini - stop the hardware block
687 * @adev: amdgpu_device pointer
689 * Stop the UVD block, mark ring as not ready any more
691 static int uvd_v3_1_hw_fini(void *handle)
693 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
695 if (RREG32(mmUVD_STATUS) != 0)
701 static int uvd_v3_1_suspend(void *handle)
704 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
706 r = uvd_v3_1_hw_fini(adev);
710 return amdgpu_uvd_suspend(adev);
713 static int uvd_v3_1_resume(void *handle)
716 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
718 r = amdgpu_uvd_resume(adev);
722 return uvd_v3_1_hw_init(adev);
725 static bool uvd_v3_1_is_idle(void *handle)
727 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
729 return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
732 static int uvd_v3_1_wait_for_idle(void *handle)
735 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
737 for (i = 0; i < adev->usec_timeout; i++) {
738 if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
744 static int uvd_v3_1_soft_reset(void *handle)
746 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
750 WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
751 ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
754 return uvd_v3_1_start(adev);
757 static int uvd_v3_1_set_clockgating_state(void *handle,
758 enum amd_clockgating_state state)
763 static int uvd_v3_1_set_powergating_state(void *handle,
764 enum amd_powergating_state state)
769 static const struct amd_ip_funcs uvd_v3_1_ip_funcs = {
771 .early_init = uvd_v3_1_early_init,
773 .sw_init = uvd_v3_1_sw_init,
774 .sw_fini = uvd_v3_1_sw_fini,
775 .hw_init = uvd_v3_1_hw_init,
776 .hw_fini = uvd_v3_1_hw_fini,
777 .suspend = uvd_v3_1_suspend,
778 .resume = uvd_v3_1_resume,
779 .is_idle = uvd_v3_1_is_idle,
780 .wait_for_idle = uvd_v3_1_wait_for_idle,
781 .soft_reset = uvd_v3_1_soft_reset,
782 .set_clockgating_state = uvd_v3_1_set_clockgating_state,
783 .set_powergating_state = uvd_v3_1_set_powergating_state,
786 const struct amdgpu_ip_block_version uvd_v3_1_ip_block =
788 .type = AMD_IP_BLOCK_TYPE_UVD,
792 .funcs = &uvd_v3_1_ip_funcs,